xref: /linux/drivers/char/agp/amd-k7-agp.c (revision c78679d1)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  * AMD K7 AGPGART routines.
31da177e4SLinus Torvalds  */
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds #include <linux/module.h>
61da177e4SLinus Torvalds #include <linux/pci.h>
71da177e4SLinus Torvalds #include <linux/init.h>
81da177e4SLinus Torvalds #include <linux/agp_backend.h>
91da177e4SLinus Torvalds #include <linux/page-flags.h>
101da177e4SLinus Torvalds #include <linux/mm.h>
115a0e3ad6STejun Heo #include <linux/slab.h>
12e47036b4SLaura Abbott #include <asm/set_memory.h>
131da177e4SLinus Torvalds #include "agp.h"
141da177e4SLinus Torvalds 
15d68c5a27SBjorn Helgaas #define AMD_MMBASE_BAR	1
161da177e4SLinus Torvalds #define AMD_APSIZE	0xac
171da177e4SLinus Torvalds #define AMD_MODECNTL	0xb0
181da177e4SLinus Torvalds #define AMD_MODECNTL2	0xb2
191da177e4SLinus Torvalds #define AMD_GARTENABLE	0x02	/* In mmio region (16-bit register) */
201da177e4SLinus Torvalds #define AMD_ATTBASE	0x04	/* In mmio region (32-bit register) */
211da177e4SLinus Torvalds #define AMD_TLBFLUSH	0x0c	/* In mmio region (32-bit register) */
221da177e4SLinus Torvalds #define AMD_CACHEENTRY	0x10	/* In mmio region (32-bit register) */
231da177e4SLinus Torvalds 
24b8ca53f4SArvind Yadav static const struct pci_device_id agp_amdk7_pci_table[];
251da177e4SLinus Torvalds 
261da177e4SLinus Torvalds struct amd_page_map {
271da177e4SLinus Torvalds 	unsigned long *real;
281da177e4SLinus Torvalds 	unsigned long __iomem *remapped;
291da177e4SLinus Torvalds };
301da177e4SLinus Torvalds 
311da177e4SLinus Torvalds static struct _amd_irongate_private {
321da177e4SLinus Torvalds 	volatile u8 __iomem *registers;
331da177e4SLinus Torvalds 	struct amd_page_map **gatt_pages;
341da177e4SLinus Torvalds 	int num_tables;
351da177e4SLinus Torvalds } amd_irongate_private;
361da177e4SLinus Torvalds 
amd_create_page_map(struct amd_page_map * page_map)371da177e4SLinus Torvalds static int amd_create_page_map(struct amd_page_map *page_map)
381da177e4SLinus Torvalds {
391da177e4SLinus Torvalds 	int i;
401da177e4SLinus Torvalds 
411da177e4SLinus Torvalds 	page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
421da177e4SLinus Torvalds 	if (page_map->real == NULL)
431da177e4SLinus Torvalds 		return -ENOMEM;
441da177e4SLinus Torvalds 
4544a207fcSDave Airlie 	set_memory_uc((unsigned long)page_map->real, 1);
46fcea424dSArjan van dev Ven 	page_map->remapped = page_map->real;
471da177e4SLinus Torvalds 
481da177e4SLinus Torvalds 	for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
491da177e4SLinus Torvalds 		writel(agp_bridge->scratch_page, page_map->remapped+i);
501da177e4SLinus Torvalds 		readl(page_map->remapped+i);	/* PCI Posting. */
511da177e4SLinus Torvalds 	}
521da177e4SLinus Torvalds 
531da177e4SLinus Torvalds 	return 0;
541da177e4SLinus Torvalds }
551da177e4SLinus Torvalds 
amd_free_page_map(struct amd_page_map * page_map)561da177e4SLinus Torvalds static void amd_free_page_map(struct amd_page_map *page_map)
571da177e4SLinus Torvalds {
5844a207fcSDave Airlie 	set_memory_wb((unsigned long)page_map->real, 1);
591da177e4SLinus Torvalds 	free_page((unsigned long) page_map->real);
601da177e4SLinus Torvalds }
611da177e4SLinus Torvalds 
amd_free_gatt_pages(void)621da177e4SLinus Torvalds static void amd_free_gatt_pages(void)
631da177e4SLinus Torvalds {
641da177e4SLinus Torvalds 	int i;
651da177e4SLinus Torvalds 	struct amd_page_map **tables;
661da177e4SLinus Torvalds 	struct amd_page_map *entry;
671da177e4SLinus Torvalds 
681da177e4SLinus Torvalds 	tables = amd_irongate_private.gatt_pages;
691da177e4SLinus Torvalds 	for (i = 0; i < amd_irongate_private.num_tables; i++) {
701da177e4SLinus Torvalds 		entry = tables[i];
711da177e4SLinus Torvalds 		if (entry != NULL) {
721da177e4SLinus Torvalds 			if (entry->real != NULL)
731da177e4SLinus Torvalds 				amd_free_page_map(entry);
741da177e4SLinus Torvalds 			kfree(entry);
751da177e4SLinus Torvalds 		}
761da177e4SLinus Torvalds 	}
771da177e4SLinus Torvalds 	kfree(tables);
781da177e4SLinus Torvalds 	amd_irongate_private.gatt_pages = NULL;
791da177e4SLinus Torvalds }
801da177e4SLinus Torvalds 
amd_create_gatt_pages(int nr_tables)811da177e4SLinus Torvalds static int amd_create_gatt_pages(int nr_tables)
821da177e4SLinus Torvalds {
831da177e4SLinus Torvalds 	struct amd_page_map **tables;
841da177e4SLinus Torvalds 	struct amd_page_map *entry;
851da177e4SLinus Torvalds 	int retval = 0;
861da177e4SLinus Torvalds 	int i;
871da177e4SLinus Torvalds 
886396bb22SKees Cook 	tables = kcalloc(nr_tables + 1, sizeof(struct amd_page_map *),
896396bb22SKees Cook 			 GFP_KERNEL);
901da177e4SLinus Torvalds 	if (tables == NULL)
911da177e4SLinus Torvalds 		return -ENOMEM;
921da177e4SLinus Torvalds 
931da177e4SLinus Torvalds 	for (i = 0; i < nr_tables; i++) {
940ea27d9fSDave Jones 		entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
95bdc3e603SJesper Juhl 		tables[i] = entry;
961da177e4SLinus Torvalds 		if (entry == NULL) {
971da177e4SLinus Torvalds 			retval = -ENOMEM;
981da177e4SLinus Torvalds 			break;
991da177e4SLinus Torvalds 		}
1001da177e4SLinus Torvalds 		retval = amd_create_page_map(entry);
1011da177e4SLinus Torvalds 		if (retval != 0)
1021da177e4SLinus Torvalds 			break;
1031da177e4SLinus Torvalds 	}
104bdc3e603SJesper Juhl 	amd_irongate_private.num_tables = i;
1051da177e4SLinus Torvalds 	amd_irongate_private.gatt_pages = tables;
1061da177e4SLinus Torvalds 
1071da177e4SLinus Torvalds 	if (retval != 0)
1081da177e4SLinus Torvalds 		amd_free_gatt_pages();
1091da177e4SLinus Torvalds 
1101da177e4SLinus Torvalds 	return retval;
1111da177e4SLinus Torvalds }
1121da177e4SLinus Torvalds 
113d6e05edcSAndreas Mohr /* Since we don't need contiguous memory we just try
1141da177e4SLinus Torvalds  * to get the gatt table once
1151da177e4SLinus Torvalds  */
1161da177e4SLinus Torvalds 
1171da177e4SLinus Torvalds #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
1181da177e4SLinus Torvalds #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
1191da177e4SLinus Torvalds 	GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
1201da177e4SLinus Torvalds #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
1211da177e4SLinus Torvalds #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
1221da177e4SLinus Torvalds 	GET_PAGE_DIR_IDX(addr)]->remapped)
1231da177e4SLinus Torvalds 
amd_create_gatt_table(struct agp_bridge_data * bridge)1241da177e4SLinus Torvalds static int amd_create_gatt_table(struct agp_bridge_data *bridge)
1251da177e4SLinus Torvalds {
1261da177e4SLinus Torvalds 	struct aper_size_info_lvl2 *value;
1271da177e4SLinus Torvalds 	struct amd_page_map page_dir;
12861cf0593SJerome Glisse 	unsigned long __iomem *cur_gatt;
1291da177e4SLinus Torvalds 	unsigned long addr;
1301da177e4SLinus Torvalds 	int retval;
1311da177e4SLinus Torvalds 	int i;
1321da177e4SLinus Torvalds 
1331da177e4SLinus Torvalds 	value = A_SIZE_LVL2(agp_bridge->current_size);
1341da177e4SLinus Torvalds 	retval = amd_create_page_map(&page_dir);
1351da177e4SLinus Torvalds 	if (retval != 0)
1361da177e4SLinus Torvalds 		return retval;
1371da177e4SLinus Torvalds 
1381da177e4SLinus Torvalds 	retval = amd_create_gatt_pages(value->num_entries / 1024);
1391da177e4SLinus Torvalds 	if (retval != 0) {
1401da177e4SLinus Torvalds 		amd_free_page_map(&page_dir);
1411da177e4SLinus Torvalds 		return retval;
1421da177e4SLinus Torvalds 	}
1431da177e4SLinus Torvalds 
1441da177e4SLinus Torvalds 	agp_bridge->gatt_table_real = (u32 *)page_dir.real;
1451da177e4SLinus Torvalds 	agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
1466a12235cSDavid Woodhouse 	agp_bridge->gatt_bus_addr = virt_to_phys(page_dir.real);
1471da177e4SLinus Torvalds 
1481da177e4SLinus Torvalds 	/* Get the address for the gart region.
1491da177e4SLinus Torvalds 	 * This is a bus address even on the alpha, b/c its
1501da177e4SLinus Torvalds 	 * used to program the agp master not the cpu
1511da177e4SLinus Torvalds 	 */
1521da177e4SLinus Torvalds 
153e501b3d8SBjorn Helgaas 	addr = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
1541da177e4SLinus Torvalds 	agp_bridge->gart_bus_addr = addr;
1551da177e4SLinus Torvalds 
1561da177e4SLinus Torvalds 	/* Calculate the agp offset */
1571da177e4SLinus Torvalds 	for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
1586a12235cSDavid Woodhouse 		writel(virt_to_phys(amd_irongate_private.gatt_pages[i]->real) | 1,
1591da177e4SLinus Torvalds 			page_dir.remapped+GET_PAGE_DIR_OFF(addr));
1601da177e4SLinus Torvalds 		readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr));	/* PCI Posting. */
1611da177e4SLinus Torvalds 	}
1621da177e4SLinus Torvalds 
16361cf0593SJerome Glisse 	for (i = 0; i < value->num_entries; i++) {
16461cf0593SJerome Glisse 		addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
16561cf0593SJerome Glisse 		cur_gatt = GET_GATT(addr);
16661cf0593SJerome Glisse 		writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
16761cf0593SJerome Glisse 		readl(cur_gatt+GET_GATT_OFF(addr));	/* PCI Posting. */
16861cf0593SJerome Glisse 	}
16961cf0593SJerome Glisse 
1701da177e4SLinus Torvalds 	return 0;
1711da177e4SLinus Torvalds }
1721da177e4SLinus Torvalds 
amd_free_gatt_table(struct agp_bridge_data * bridge)1731da177e4SLinus Torvalds static int amd_free_gatt_table(struct agp_bridge_data *bridge)
1741da177e4SLinus Torvalds {
1751da177e4SLinus Torvalds 	struct amd_page_map page_dir;
1761da177e4SLinus Torvalds 
1771da177e4SLinus Torvalds 	page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
1781da177e4SLinus Torvalds 	page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
1791da177e4SLinus Torvalds 
1801da177e4SLinus Torvalds 	amd_free_gatt_pages();
1811da177e4SLinus Torvalds 	amd_free_page_map(&page_dir);
1821da177e4SLinus Torvalds 	return 0;
1831da177e4SLinus Torvalds }
1841da177e4SLinus Torvalds 
amd_irongate_fetch_size(void)1851da177e4SLinus Torvalds static int amd_irongate_fetch_size(void)
1861da177e4SLinus Torvalds {
1871da177e4SLinus Torvalds 	int i;
1881da177e4SLinus Torvalds 	u32 temp;
1891da177e4SLinus Torvalds 	struct aper_size_info_lvl2 *values;
1901da177e4SLinus Torvalds 
1911da177e4SLinus Torvalds 	pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
1921da177e4SLinus Torvalds 	temp = (temp & 0x0000000e);
1931da177e4SLinus Torvalds 	values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
1941da177e4SLinus Torvalds 	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1951da177e4SLinus Torvalds 		if (temp == values[i].size_value) {
1961da177e4SLinus Torvalds 			agp_bridge->previous_size =
1971da177e4SLinus Torvalds 			    agp_bridge->current_size = (void *) (values + i);
1981da177e4SLinus Torvalds 
1991da177e4SLinus Torvalds 			agp_bridge->aperture_size_idx = i;
2001da177e4SLinus Torvalds 			return values[i].size;
2011da177e4SLinus Torvalds 		}
2021da177e4SLinus Torvalds 	}
2031da177e4SLinus Torvalds 
2041da177e4SLinus Torvalds 	return 0;
2051da177e4SLinus Torvalds }
2061da177e4SLinus Torvalds 
amd_irongate_configure(void)2071da177e4SLinus Torvalds static int amd_irongate_configure(void)
2081da177e4SLinus Torvalds {
2091da177e4SLinus Torvalds 	struct aper_size_info_lvl2 *current_size;
210d68c5a27SBjorn Helgaas 	phys_addr_t reg;
2111da177e4SLinus Torvalds 	u32 temp;
2121da177e4SLinus Torvalds 	u16 enable_reg;
2131da177e4SLinus Torvalds 
2141da177e4SLinus Torvalds 	current_size = A_SIZE_LVL2(agp_bridge->current_size);
2151da177e4SLinus Torvalds 
2162a32c3c8SStuart Bennett 	if (!amd_irongate_private.registers) {
2171da177e4SLinus Torvalds 		/* Get the memory mapped registers */
218d68c5a27SBjorn Helgaas 		reg = pci_resource_start(agp_bridge->dev, AMD_MMBASE_BAR);
219d68c5a27SBjorn Helgaas 		amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(reg, 4096);
2205bdbc7dcSScott Thompson 		if (!amd_irongate_private.registers)
2215bdbc7dcSScott Thompson 			return -ENOMEM;
2222a32c3c8SStuart Bennett 	}
2231da177e4SLinus Torvalds 
2241da177e4SLinus Torvalds 	/* Write out the address of the gatt table */
2251da177e4SLinus Torvalds 	writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
2261da177e4SLinus Torvalds 	readl(amd_irongate_private.registers+AMD_ATTBASE);	/* PCI Posting. */
2271da177e4SLinus Torvalds 
2281da177e4SLinus Torvalds 	/* Write the Sync register */
2291da177e4SLinus Torvalds 	pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
2301da177e4SLinus Torvalds 
2311da177e4SLinus Torvalds 	/* Set indexing mode */
2321da177e4SLinus Torvalds 	pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
2331da177e4SLinus Torvalds 
2341da177e4SLinus Torvalds 	/* Write the enable register */
2351da177e4SLinus Torvalds 	enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
2361da177e4SLinus Torvalds 	enable_reg = (enable_reg | 0x0004);
2371da177e4SLinus Torvalds 	writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
2381da177e4SLinus Torvalds 	readw(amd_irongate_private.registers+AMD_GARTENABLE);	/* PCI Posting. */
2391da177e4SLinus Torvalds 
2401da177e4SLinus Torvalds 	/* Write out the size register */
2411da177e4SLinus Torvalds 	pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
2421da177e4SLinus Torvalds 	temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
2431da177e4SLinus Torvalds 	pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
2441da177e4SLinus Torvalds 
2451da177e4SLinus Torvalds 	/* Flush the tlb */
2461da177e4SLinus Torvalds 	writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
2471da177e4SLinus Torvalds 	readl(amd_irongate_private.registers+AMD_TLBFLUSH);	/* PCI Posting.*/
2481da177e4SLinus Torvalds 	return 0;
2491da177e4SLinus Torvalds }
2501da177e4SLinus Torvalds 
amd_irongate_cleanup(void)2511da177e4SLinus Torvalds static void amd_irongate_cleanup(void)
2521da177e4SLinus Torvalds {
2531da177e4SLinus Torvalds 	struct aper_size_info_lvl2 *previous_size;
2541da177e4SLinus Torvalds 	u32 temp;
2551da177e4SLinus Torvalds 	u16 enable_reg;
2561da177e4SLinus Torvalds 
2571da177e4SLinus Torvalds 	previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
2581da177e4SLinus Torvalds 
2591da177e4SLinus Torvalds 	enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
2601da177e4SLinus Torvalds 	enable_reg = (enable_reg & ~(0x0004));
2611da177e4SLinus Torvalds 	writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
2621da177e4SLinus Torvalds 	readw(amd_irongate_private.registers+AMD_GARTENABLE);	/* PCI Posting. */
2631da177e4SLinus Torvalds 
2641da177e4SLinus Torvalds 	/* Write back the previous size and disable gart translation */
2651da177e4SLinus Torvalds 	pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
2661da177e4SLinus Torvalds 	temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
2671da177e4SLinus Torvalds 	pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
2681da177e4SLinus Torvalds 	iounmap((void __iomem *) amd_irongate_private.registers);
2691da177e4SLinus Torvalds }
2701da177e4SLinus Torvalds 
2711da177e4SLinus Torvalds /*
2721da177e4SLinus Torvalds  * This routine could be implemented by taking the addresses
2731da177e4SLinus Torvalds  * written to the GATT, and flushing them individually.  However
2741da177e4SLinus Torvalds  * currently it just flushes the whole table.  Which is probably
27525985edcSLucas De Marchi  * more efficient, since agp_memory blocks can be a large number of
2761da177e4SLinus Torvalds  * entries.
2771da177e4SLinus Torvalds  */
2781da177e4SLinus Torvalds 
amd_irongate_tlbflush(struct agp_memory * temp)2791da177e4SLinus Torvalds static void amd_irongate_tlbflush(struct agp_memory *temp)
2801da177e4SLinus Torvalds {
2811da177e4SLinus Torvalds 	writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
2821da177e4SLinus Torvalds 	readl(amd_irongate_private.registers+AMD_TLBFLUSH);	/* PCI Posting. */
2831da177e4SLinus Torvalds }
2841da177e4SLinus Torvalds 
amd_insert_memory(struct agp_memory * mem,off_t pg_start,int type)2851da177e4SLinus Torvalds static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
2861da177e4SLinus Torvalds {
2871da177e4SLinus Torvalds 	int i, j, num_entries;
2881da177e4SLinus Torvalds 	unsigned long __iomem *cur_gatt;
2891da177e4SLinus Torvalds 	unsigned long addr;
2901da177e4SLinus Torvalds 
2911da177e4SLinus Torvalds 	num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
2921da177e4SLinus Torvalds 
293f6086134SFrancisco Jerez 	if (type != mem->type ||
294f6086134SFrancisco Jerez 	    agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
2951da177e4SLinus Torvalds 		return -EINVAL;
2961da177e4SLinus Torvalds 
2971da177e4SLinus Torvalds 	if ((pg_start + mem->page_count) > num_entries)
2981da177e4SLinus Torvalds 		return -EINVAL;
2991da177e4SLinus Torvalds 
3001da177e4SLinus Torvalds 	j = pg_start;
3011da177e4SLinus Torvalds 	while (j < (pg_start + mem->page_count)) {
3021da177e4SLinus Torvalds 		addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
3031da177e4SLinus Torvalds 		cur_gatt = GET_GATT(addr);
3041da177e4SLinus Torvalds 		if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
3051da177e4SLinus Torvalds 			return -EBUSY;
3061da177e4SLinus Torvalds 		j++;
3071da177e4SLinus Torvalds 	}
3081da177e4SLinus Torvalds 
309c7258012SJoe Perches 	if (!mem->is_flushed) {
3101da177e4SLinus Torvalds 		global_cache_flush();
311c7258012SJoe Perches 		mem->is_flushed = true;
3121da177e4SLinus Torvalds 	}
3131da177e4SLinus Torvalds 
3141da177e4SLinus Torvalds 	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
3151da177e4SLinus Torvalds 		addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
3161da177e4SLinus Torvalds 		cur_gatt = GET_GATT(addr);
3171da177e4SLinus Torvalds 		writel(agp_generic_mask_memory(agp_bridge,
3186a12235cSDavid Woodhouse 					       page_to_phys(mem->pages[i]),
3192a4ceb6dSDavid Woodhouse 					       mem->type),
3202a4ceb6dSDavid Woodhouse 		       cur_gatt+GET_GATT_OFF(addr));
3211da177e4SLinus Torvalds 		readl(cur_gatt+GET_GATT_OFF(addr));	/* PCI Posting. */
3221da177e4SLinus Torvalds 	}
3231da177e4SLinus Torvalds 	amd_irongate_tlbflush(mem);
3241da177e4SLinus Torvalds 	return 0;
3251da177e4SLinus Torvalds }
3261da177e4SLinus Torvalds 
amd_remove_memory(struct agp_memory * mem,off_t pg_start,int type)3271da177e4SLinus Torvalds static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
3281da177e4SLinus Torvalds {
3291da177e4SLinus Torvalds 	int i;
3301da177e4SLinus Torvalds 	unsigned long __iomem *cur_gatt;
3311da177e4SLinus Torvalds 	unsigned long addr;
3321da177e4SLinus Torvalds 
333f6086134SFrancisco Jerez 	if (type != mem->type ||
334f6086134SFrancisco Jerez 	    agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
3351da177e4SLinus Torvalds 		return -EINVAL;
3361da177e4SLinus Torvalds 
3371da177e4SLinus Torvalds 	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
3381da177e4SLinus Torvalds 		addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
3391da177e4SLinus Torvalds 		cur_gatt = GET_GATT(addr);
3401da177e4SLinus Torvalds 		writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
3411da177e4SLinus Torvalds 		readl(cur_gatt+GET_GATT_OFF(addr));	/* PCI Posting. */
3421da177e4SLinus Torvalds 	}
3431da177e4SLinus Torvalds 
3441da177e4SLinus Torvalds 	amd_irongate_tlbflush(mem);
3451da177e4SLinus Torvalds 	return 0;
3461da177e4SLinus Torvalds }
3471da177e4SLinus Torvalds 
348e5524f35SDave Jones static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
3491da177e4SLinus Torvalds {
3501da177e4SLinus Torvalds 	{2048, 524288, 0x0000000c},
3511da177e4SLinus Torvalds 	{1024, 262144, 0x0000000a},
3521da177e4SLinus Torvalds 	{512, 131072, 0x00000008},
3531da177e4SLinus Torvalds 	{256, 65536, 0x00000006},
3541da177e4SLinus Torvalds 	{128, 32768, 0x00000004},
3551da177e4SLinus Torvalds 	{64, 16384, 0x00000002},
3561da177e4SLinus Torvalds 	{32, 8192, 0x00000000}
3571da177e4SLinus Torvalds };
3581da177e4SLinus Torvalds 
359e5524f35SDave Jones static const struct gatt_mask amd_irongate_masks[] =
3601da177e4SLinus Torvalds {
3611da177e4SLinus Torvalds 	{.mask = 1, .type = 0}
3621da177e4SLinus Torvalds };
3631da177e4SLinus Torvalds 
364e5524f35SDave Jones static const struct agp_bridge_driver amd_irongate_driver = {
3651da177e4SLinus Torvalds 	.owner			= THIS_MODULE,
3661da177e4SLinus Torvalds 	.aperture_sizes		= amd_irongate_sizes,
3671da177e4SLinus Torvalds 	.size_type		= LVL2_APER_SIZE,
3681da177e4SLinus Torvalds 	.num_aperture_sizes	= 7,
36961cf0593SJerome Glisse 	.needs_scratch_page	= true,
3701da177e4SLinus Torvalds 	.configure		= amd_irongate_configure,
3711da177e4SLinus Torvalds 	.fetch_size		= amd_irongate_fetch_size,
3721da177e4SLinus Torvalds 	.cleanup		= amd_irongate_cleanup,
3731da177e4SLinus Torvalds 	.tlb_flush		= amd_irongate_tlbflush,
3741da177e4SLinus Torvalds 	.mask_memory		= agp_generic_mask_memory,
3751da177e4SLinus Torvalds 	.masks			= amd_irongate_masks,
3761da177e4SLinus Torvalds 	.agp_enable		= agp_generic_enable,
3771da177e4SLinus Torvalds 	.cache_flush		= global_cache_flush,
3781da177e4SLinus Torvalds 	.create_gatt_table	= amd_create_gatt_table,
3791da177e4SLinus Torvalds 	.free_gatt_table	= amd_free_gatt_table,
3801da177e4SLinus Torvalds 	.insert_memory		= amd_insert_memory,
3811da177e4SLinus Torvalds 	.remove_memory		= amd_remove_memory,
3821da177e4SLinus Torvalds 	.alloc_by_type		= agp_generic_alloc_by_type,
3831da177e4SLinus Torvalds 	.free_by_type		= agp_generic_free_by_type,
3841da177e4SLinus Torvalds 	.agp_alloc_page		= agp_generic_alloc_page,
3855f310b63SRene Herman 	.agp_alloc_pages	= agp_generic_alloc_pages,
3861da177e4SLinus Torvalds 	.agp_destroy_page	= agp_generic_destroy_page,
3875f310b63SRene Herman 	.agp_destroy_pages	= agp_generic_destroy_pages,
388a030ce44SThomas Hellstrom 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
3891da177e4SLinus Torvalds };
3901da177e4SLinus Torvalds 
3910bbed20eSBill Pemberton static struct agp_device_ids amd_agp_device_ids[] =
3921da177e4SLinus Torvalds {
3931da177e4SLinus Torvalds 	{
3941da177e4SLinus Torvalds 		.device_id	= PCI_DEVICE_ID_AMD_FE_GATE_7006,
3951da177e4SLinus Torvalds 		.chipset_name	= "Irongate",
3961da177e4SLinus Torvalds 	},
3971da177e4SLinus Torvalds 	{
3981da177e4SLinus Torvalds 		.device_id	= PCI_DEVICE_ID_AMD_FE_GATE_700E,
3991da177e4SLinus Torvalds 		.chipset_name	= "761",
4001da177e4SLinus Torvalds 	},
4011da177e4SLinus Torvalds 	{
4021da177e4SLinus Torvalds 		.device_id	= PCI_DEVICE_ID_AMD_FE_GATE_700C,
4031da177e4SLinus Torvalds 		.chipset_name	= "760MP",
4041da177e4SLinus Torvalds 	},
4051da177e4SLinus Torvalds 	{ }, /* dummy final entry, always present */
4061da177e4SLinus Torvalds };
4071da177e4SLinus Torvalds 
agp_amdk7_probe(struct pci_dev * pdev,const struct pci_device_id * ent)408bcd2982aSGreg Kroah-Hartman static int agp_amdk7_probe(struct pci_dev *pdev,
4091da177e4SLinus Torvalds 			   const struct pci_device_id *ent)
4101da177e4SLinus Torvalds {
4111da177e4SLinus Torvalds 	struct agp_bridge_data *bridge;
4121da177e4SLinus Torvalds 	u8 cap_ptr;
4131da177e4SLinus Torvalds 	int j;
4141da177e4SLinus Torvalds 
4151da177e4SLinus Torvalds 	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
4161da177e4SLinus Torvalds 	if (!cap_ptr)
4171da177e4SLinus Torvalds 		return -ENODEV;
4181da177e4SLinus Torvalds 
4191da177e4SLinus Torvalds 	j = ent - agp_amdk7_pci_table;
420e3cf6951SBjorn Helgaas 	dev_info(&pdev->dev, "AMD %s chipset\n",
4211da177e4SLinus Torvalds 		 amd_agp_device_ids[j].chipset_name);
4221da177e4SLinus Torvalds 
4231da177e4SLinus Torvalds 	bridge = agp_alloc_bridge();
4241da177e4SLinus Torvalds 	if (!bridge)
4251da177e4SLinus Torvalds 		return -ENOMEM;
4261da177e4SLinus Torvalds 
4271da177e4SLinus Torvalds 	bridge->driver = &amd_irongate_driver;
42832e4d9dfSJulia Lawall 	bridge->dev_private_data = &amd_irongate_private;
4291da177e4SLinus Torvalds 	bridge->dev = pdev;
4301da177e4SLinus Torvalds 	bridge->capndx = cap_ptr;
4311da177e4SLinus Torvalds 
4321da177e4SLinus Torvalds 	/* 751 Errata (22564_B-1.PDF)
4331da177e4SLinus Torvalds 	   erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
4341da177e4SLinus Torvalds 	   system controller may experience noise due to strong drive strengths
4351da177e4SLinus Torvalds 	 */
4361da177e4SLinus Torvalds 	if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
4371da177e4SLinus Torvalds 		struct pci_dev *gfxcard=NULL;
4384ab92bcfSHarvey Harrison 
4394ab92bcfSHarvey Harrison 		cap_ptr = 0;
4401da177e4SLinus Torvalds 		while (!cap_ptr) {
4411da177e4SLinus Torvalds 			gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
4421da177e4SLinus Torvalds 			if (!gfxcard) {
443e3cf6951SBjorn Helgaas 				dev_info(&pdev->dev, "no AGP VGA controller\n");
4441da177e4SLinus Torvalds 				return -ENODEV;
4451da177e4SLinus Torvalds 			}
4461da177e4SLinus Torvalds 			cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
4471da177e4SLinus Torvalds 		}
4481da177e4SLinus Torvalds 
4491da177e4SLinus Torvalds 		/* With so many variants of NVidia cards, it's simpler just
4501da177e4SLinus Torvalds 		   to blacklist them all, and then whitelist them as needed
4511da177e4SLinus Torvalds 		   (if necessary at all). */
4521da177e4SLinus Torvalds 		if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
4531da177e4SLinus Torvalds 			agp_bridge->flags |= AGP_ERRATA_1X;
454e3cf6951SBjorn Helgaas 			dev_info(&pdev->dev, "AMD 751 chipset with NVidia GeForce; forcing 1X due to errata\n");
4551da177e4SLinus Torvalds 		}
4561da177e4SLinus Torvalds 		pci_dev_put(gfxcard);
4571da177e4SLinus Torvalds 	}
4581da177e4SLinus Torvalds 
4591da177e4SLinus Torvalds 	/* 761 Errata (23613_F.pdf)
4601da177e4SLinus Torvalds 	 * Revisions B0/B1 were a disaster.
4611da177e4SLinus Torvalds 	 * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
4621da177e4SLinus Torvalds 	 * erratum 45: Timing problem prevents fast writes -- Disable fast write.
4631da177e4SLinus Torvalds 	 * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
4641da177e4SLinus Torvalds 	 * With this lot disabled, we should prevent lockups. */
4651da177e4SLinus Torvalds 	if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
46644c10138SAuke Kok 		if (pdev->revision == 0x10 || pdev->revision == 0x11) {
4671da177e4SLinus Torvalds 			agp_bridge->flags = AGP_ERRATA_FASTWRITES;
4681da177e4SLinus Torvalds 			agp_bridge->flags |= AGP_ERRATA_SBA;
4691da177e4SLinus Torvalds 			agp_bridge->flags |= AGP_ERRATA_1X;
470e3cf6951SBjorn Helgaas 			dev_info(&pdev->dev, "AMD 761 chipset with errata; disabling AGP fast writes & SBA and forcing to 1X\n");
4711da177e4SLinus Torvalds 		}
4721da177e4SLinus Torvalds 	}
4731da177e4SLinus Torvalds 
4741da177e4SLinus Torvalds 	/* Fill in the mode register */
4751da177e4SLinus Torvalds 	pci_read_config_dword(pdev,
4761da177e4SLinus Torvalds 			bridge->capndx+PCI_AGP_STATUS,
4771da177e4SLinus Torvalds 			&bridge->mode);
4781da177e4SLinus Torvalds 
4791da177e4SLinus Torvalds 	pci_set_drvdata(pdev, bridge);
4801da177e4SLinus Torvalds 	return agp_add_bridge(bridge);
4811da177e4SLinus Torvalds }
4821da177e4SLinus Torvalds 
agp_amdk7_remove(struct pci_dev * pdev)48339af33fcSBill Pemberton static void agp_amdk7_remove(struct pci_dev *pdev)
4841da177e4SLinus Torvalds {
4851da177e4SLinus Torvalds 	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
4861da177e4SLinus Torvalds 
4871da177e4SLinus Torvalds 	agp_remove_bridge(bridge);
4881da177e4SLinus Torvalds 	agp_put_bridge(bridge);
4891da177e4SLinus Torvalds }
4901da177e4SLinus Torvalds 
agp_amdk7_resume(struct device * dev)491*c78679d1SBjorn Helgaas static int agp_amdk7_resume(struct device *dev)
4922a32c3c8SStuart Bennett {
4932a32c3c8SStuart Bennett 	return amd_irongate_driver.configure();
4942a32c3c8SStuart Bennett }
4952a32c3c8SStuart Bennett 
4961da177e4SLinus Torvalds /* must be the same order as name table above */
497b8ca53f4SArvind Yadav static const struct pci_device_id agp_amdk7_pci_table[] = {
4981da177e4SLinus Torvalds 	{
4991da177e4SLinus Torvalds 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
5001da177e4SLinus Torvalds 	.class_mask	= ~0,
5011da177e4SLinus Torvalds 	.vendor		= PCI_VENDOR_ID_AMD,
5021da177e4SLinus Torvalds 	.device		= PCI_DEVICE_ID_AMD_FE_GATE_7006,
5031da177e4SLinus Torvalds 	.subvendor	= PCI_ANY_ID,
5041da177e4SLinus Torvalds 	.subdevice	= PCI_ANY_ID,
5051da177e4SLinus Torvalds 	},
5061da177e4SLinus Torvalds 	{
5071da177e4SLinus Torvalds 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
5081da177e4SLinus Torvalds 	.class_mask	= ~0,
5091da177e4SLinus Torvalds 	.vendor		= PCI_VENDOR_ID_AMD,
5101da177e4SLinus Torvalds 	.device		= PCI_DEVICE_ID_AMD_FE_GATE_700E,
5111da177e4SLinus Torvalds 	.subvendor	= PCI_ANY_ID,
5121da177e4SLinus Torvalds 	.subdevice	= PCI_ANY_ID,
5131da177e4SLinus Torvalds 	},
5141da177e4SLinus Torvalds 	{
5151da177e4SLinus Torvalds 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
5161da177e4SLinus Torvalds 	.class_mask	= ~0,
5171da177e4SLinus Torvalds 	.vendor		= PCI_VENDOR_ID_AMD,
5181da177e4SLinus Torvalds 	.device		= PCI_DEVICE_ID_AMD_FE_GATE_700C,
5191da177e4SLinus Torvalds 	.subvendor	= PCI_ANY_ID,
5201da177e4SLinus Torvalds 	.subdevice	= PCI_ANY_ID,
5211da177e4SLinus Torvalds 	},
5221da177e4SLinus Torvalds 	{ }
5231da177e4SLinus Torvalds };
5241da177e4SLinus Torvalds 
5251da177e4SLinus Torvalds MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
5261da177e4SLinus Torvalds 
527*c78679d1SBjorn Helgaas static DEFINE_SIMPLE_DEV_PM_OPS(agp_amdk7_pm_ops, NULL, agp_amdk7_resume);
528*c78679d1SBjorn Helgaas 
5291da177e4SLinus Torvalds static struct pci_driver agp_amdk7_pci_driver = {
5301da177e4SLinus Torvalds 	.name		= "agpgart-amdk7",
5311da177e4SLinus Torvalds 	.id_table	= agp_amdk7_pci_table,
5321da177e4SLinus Torvalds 	.probe		= agp_amdk7_probe,
5331da177e4SLinus Torvalds 	.remove		= agp_amdk7_remove,
534*c78679d1SBjorn Helgaas 	.driver.pm	= &agp_amdk7_pm_ops,
5351da177e4SLinus Torvalds };
5361da177e4SLinus Torvalds 
agp_amdk7_init(void)5371da177e4SLinus Torvalds static int __init agp_amdk7_init(void)
5381da177e4SLinus Torvalds {
5391da177e4SLinus Torvalds 	if (agp_off)
5401da177e4SLinus Torvalds 		return -EINVAL;
5411da177e4SLinus Torvalds 	return pci_register_driver(&agp_amdk7_pci_driver);
5421da177e4SLinus Torvalds }
5431da177e4SLinus Torvalds 
agp_amdk7_cleanup(void)5441da177e4SLinus Torvalds static void __exit agp_amdk7_cleanup(void)
5451da177e4SLinus Torvalds {
5461da177e4SLinus Torvalds 	pci_unregister_driver(&agp_amdk7_pci_driver);
5471da177e4SLinus Torvalds }
5481da177e4SLinus Torvalds 
5491da177e4SLinus Torvalds module_init(agp_amdk7_init);
5501da177e4SLinus Torvalds module_exit(agp_amdk7_cleanup);
5511da177e4SLinus Torvalds 
5521da177e4SLinus Torvalds MODULE_LICENSE("GPL and additional rights");
553