xref: /linux/drivers/clk/rockchip/clk-rk3308.c (revision c0c81245)
1ac68dfd3SFinley Xiao // SPDX-License-Identifier: GPL-2.0-or-later
2ac68dfd3SFinley Xiao /*
3ac68dfd3SFinley Xiao  * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
4ac68dfd3SFinley Xiao  * Author: Finley Xiao <finley.xiao@rock-chips.com>
5ac68dfd3SFinley Xiao  */
6ac68dfd3SFinley Xiao 
7ac68dfd3SFinley Xiao #include <linux/clk-provider.h>
8ac68dfd3SFinley Xiao #include <linux/io.h>
9ac68dfd3SFinley Xiao #include <linux/of.h>
10ac68dfd3SFinley Xiao #include <linux/of_address.h>
11ac68dfd3SFinley Xiao #include <linux/syscore_ops.h>
12ac68dfd3SFinley Xiao #include <dt-bindings/clock/rk3308-cru.h>
13ac68dfd3SFinley Xiao #include "clk.h"
14ac68dfd3SFinley Xiao 
15ac68dfd3SFinley Xiao #define RK3308_GRF_SOC_STATUS0		0x380
16ac68dfd3SFinley Xiao 
17ac68dfd3SFinley Xiao enum rk3308_plls {
18ac68dfd3SFinley Xiao 	apll, dpll, vpll0, vpll1,
19ac68dfd3SFinley Xiao };
20ac68dfd3SFinley Xiao 
21ac68dfd3SFinley Xiao static struct rockchip_pll_rate_table rk3308_pll_rates[] = {
22ac68dfd3SFinley Xiao 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
23ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
24ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
25ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
26ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
27ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
28ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
29ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
30ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
31ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
32ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
33ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
34ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
35ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
36ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
37ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
38ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
39ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
40ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
41ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
42ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
43ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
44ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
45ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
46ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
47ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
48ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
49ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
50ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
51ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
52ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
53ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
54ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
55ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
56ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
57ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
58ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
59ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
60ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
61ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
62ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
63ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
64ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
65ac68dfd3SFinley Xiao 	RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
66ac68dfd3SFinley Xiao 	{ /* sentinel */ },
67ac68dfd3SFinley Xiao };
68ac68dfd3SFinley Xiao 
69ac68dfd3SFinley Xiao #define RK3308_DIV_ACLKM_MASK		0x7
70ac68dfd3SFinley Xiao #define RK3308_DIV_ACLKM_SHIFT		12
71ac68dfd3SFinley Xiao #define RK3308_DIV_PCLK_DBG_MASK	0xf
72ac68dfd3SFinley Xiao #define RK3308_DIV_PCLK_DBG_SHIFT	8
73ac68dfd3SFinley Xiao 
74ac68dfd3SFinley Xiao #define RK3308_CLKSEL0(_aclk_core, _pclk_dbg)				\
75ac68dfd3SFinley Xiao {									\
76ac68dfd3SFinley Xiao 	.reg = RK3308_CLKSEL_CON(0),					\
77ac68dfd3SFinley Xiao 	.val = HIWORD_UPDATE(_aclk_core, RK3308_DIV_ACLKM_MASK,		\
78ac68dfd3SFinley Xiao 			     RK3308_DIV_ACLKM_SHIFT) |			\
79ac68dfd3SFinley Xiao 	       HIWORD_UPDATE(_pclk_dbg, RK3308_DIV_PCLK_DBG_MASK,	\
80ac68dfd3SFinley Xiao 			     RK3308_DIV_PCLK_DBG_SHIFT),		\
81ac68dfd3SFinley Xiao }
82ac68dfd3SFinley Xiao 
83ac68dfd3SFinley Xiao #define RK3308_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
84ac68dfd3SFinley Xiao {									\
85ac68dfd3SFinley Xiao 	.prate = _prate,						\
86ac68dfd3SFinley Xiao 	.divs = {							\
87ac68dfd3SFinley Xiao 		RK3308_CLKSEL0(_aclk_core, _pclk_dbg),			\
88ac68dfd3SFinley Xiao 	},								\
89ac68dfd3SFinley Xiao }
90ac68dfd3SFinley Xiao 
91ac68dfd3SFinley Xiao static struct rockchip_cpuclk_rate_table rk3308_cpuclk_rates[] __initdata = {
92ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1608000000, 1, 7),
93ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1512000000, 1, 7),
94ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1488000000, 1, 5),
95ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1416000000, 1, 5),
96ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1392000000, 1, 5),
97ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1296000000, 1, 5),
98ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1200000000, 1, 5),
99ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1104000000, 1, 5),
100ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(1008000000, 1, 5),
101ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(912000000, 1, 5),
102ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(816000000, 1, 3),
103ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(696000000, 1, 3),
104ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(600000000, 1, 3),
105ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(408000000, 1, 1),
106ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(312000000, 1, 1),
107ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(216000000,  1, 1),
108ac68dfd3SFinley Xiao 	RK3308_CPUCLK_RATE(96000000, 1, 1),
109ac68dfd3SFinley Xiao };
110ac68dfd3SFinley Xiao 
111ac68dfd3SFinley Xiao static const struct rockchip_cpuclk_reg_data rk3308_cpuclk_data = {
112a3561e77SElaine Zhang 	.core_reg[0] = RK3308_CLKSEL_CON(0),
113a3561e77SElaine Zhang 	.div_core_shift[0] = 0,
114a3561e77SElaine Zhang 	.div_core_mask[0] = 0xf,
115a3561e77SElaine Zhang 	.num_cores = 1,
116ac68dfd3SFinley Xiao 	.mux_core_alt = 1,
117ac68dfd3SFinley Xiao 	.mux_core_main = 0,
118ac68dfd3SFinley Xiao 	.mux_core_shift = 6,
119ac68dfd3SFinley Xiao 	.mux_core_mask = 0x3,
120ac68dfd3SFinley Xiao };
121ac68dfd3SFinley Xiao 
122ac68dfd3SFinley Xiao PNAME(mux_pll_p)		= { "xin24m" };
123ac68dfd3SFinley Xiao PNAME(mux_usb480m_p)		= { "xin24m", "usb480m_phy", "clk_rtc32k" };
124ac68dfd3SFinley Xiao PNAME(mux_armclk_p)		= { "apll_core", "vpll0_core", "vpll1_core" };
125ac68dfd3SFinley Xiao PNAME(mux_dpll_vpll0_p)		= { "dpll", "vpll0" };
126ac68dfd3SFinley Xiao PNAME(mux_dpll_vpll0_xin24m_p)	= { "dpll", "vpll0", "xin24m" };
127ac68dfd3SFinley Xiao PNAME(mux_dpll_vpll0_vpll1_p)	= { "dpll", "vpll0", "vpll1" };
128ac68dfd3SFinley Xiao PNAME(mux_dpll_vpll0_vpll1_xin24m_p)	= { "dpll", "vpll0", "vpll1", "xin24m" };
129ac68dfd3SFinley Xiao PNAME(mux_dpll_vpll0_vpll1_usb480m_xin24m_p)	= { "dpll", "vpll0", "vpll1", "usb480m", "xin24m" };
130ac68dfd3SFinley Xiao PNAME(mux_vpll0_vpll1_p)	= { "vpll0", "vpll1" };
131ac68dfd3SFinley Xiao PNAME(mux_vpll0_vpll1_xin24m_p)	= { "vpll0", "vpll1", "xin24m" };
132ac68dfd3SFinley Xiao PNAME(mux_uart0_p)		= { "clk_uart0_src", "dummy", "clk_uart0_frac" };
133ac68dfd3SFinley Xiao PNAME(mux_uart1_p)		= { "clk_uart1_src", "dummy", "clk_uart1_frac" };
134ac68dfd3SFinley Xiao PNAME(mux_uart2_p)		= { "clk_uart2_src", "dummy", "clk_uart2_frac" };
135ac68dfd3SFinley Xiao PNAME(mux_uart3_p)		= { "clk_uart3_src", "dummy", "clk_uart3_frac" };
136ac68dfd3SFinley Xiao PNAME(mux_uart4_p)		= { "clk_uart4_src", "dummy", "clk_uart4_frac" };
137ac68dfd3SFinley Xiao PNAME(mux_dclk_vop_p)		= { "dclk_vop_src", "dclk_vop_frac", "xin24m" };
138ac68dfd3SFinley Xiao PNAME(mux_nandc_p)		= { "clk_nandc_div", "clk_nandc_div50" };
139ac68dfd3SFinley Xiao PNAME(mux_sdmmc_p)		= { "clk_sdmmc_div", "clk_sdmmc_div50" };
140ac68dfd3SFinley Xiao PNAME(mux_sdio_p)		= { "clk_sdio_div", "clk_sdio_div50" };
141ac68dfd3SFinley Xiao PNAME(mux_emmc_p)		= { "clk_emmc_div", "clk_emmc_div50" };
142ac68dfd3SFinley Xiao PNAME(mux_mac_p)		= { "clk_mac_src", "mac_clkin" };
143ac68dfd3SFinley Xiao PNAME(mux_mac_rmii_sel_p)	= { "clk_mac_rx_tx_div20", "clk_mac_rx_tx_div2" };
144ac68dfd3SFinley Xiao PNAME(mux_ddrstdby_p)		= { "clk_ddrphy1x_out", "clk_ddr_stdby_div4" };
145ac68dfd3SFinley Xiao PNAME(mux_rtc32k_p)		= { "xin32k", "clk_pvtm_32k", "clk_rtc32k_frac", "clk_rtc32k_div" };
146ac68dfd3SFinley Xiao PNAME(mux_usbphy_ref_p)		= { "xin24m", "clk_usbphy_ref_src" };
147ac68dfd3SFinley Xiao PNAME(mux_wifi_src_p)		= { "clk_wifi_dpll", "clk_wifi_vpll0" };
148ac68dfd3SFinley Xiao PNAME(mux_wifi_p)		= { "clk_wifi_osc", "clk_wifi_src" };
149ac68dfd3SFinley Xiao PNAME(mux_pdm_p)		= { "clk_pdm_src", "clk_pdm_frac" };
150ac68dfd3SFinley Xiao PNAME(mux_i2s0_8ch_tx_p)	= { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "mclk_i2s0_8ch_in" };
151ac68dfd3SFinley Xiao PNAME(mux_i2s0_8ch_tx_rx_p)	= { "clk_i2s0_8ch_tx_mux", "clk_i2s0_8ch_rx_mux"};
152ac68dfd3SFinley Xiao PNAME(mux_i2s0_8ch_tx_out_p)	= { "clk_i2s0_8ch_tx", "xin12m" };
153ac68dfd3SFinley Xiao PNAME(mux_i2s0_8ch_rx_p)	= { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "mclk_i2s0_8ch_in" };
154ac68dfd3SFinley Xiao PNAME(mux_i2s0_8ch_rx_tx_p)	= { "clk_i2s0_8ch_rx_mux", "clk_i2s0_8ch_tx_mux"};
155ac68dfd3SFinley Xiao PNAME(mux_i2s1_8ch_tx_p)	= { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "mclk_i2s1_8ch_in" };
156ac68dfd3SFinley Xiao PNAME(mux_i2s1_8ch_tx_rx_p)	= { "clk_i2s1_8ch_tx_mux", "clk_i2s1_8ch_rx_mux"};
157ac68dfd3SFinley Xiao PNAME(mux_i2s1_8ch_tx_out_p)	= { "clk_i2s1_8ch_tx", "xin12m" };
158ac68dfd3SFinley Xiao PNAME(mux_i2s1_8ch_rx_p)	= { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "mclk_i2s1_8ch_in" };
159ac68dfd3SFinley Xiao PNAME(mux_i2s1_8ch_rx_tx_p)	= { "clk_i2s1_8ch_rx_mux", "clk_i2s1_8ch_tx_mux"};
160ac68dfd3SFinley Xiao PNAME(mux_i2s2_8ch_tx_p)	= { "clk_i2s2_8ch_tx_src", "clk_i2s2_8ch_tx_frac", "mclk_i2s2_8ch_in" };
161ac68dfd3SFinley Xiao PNAME(mux_i2s2_8ch_tx_rx_p)	= { "clk_i2s2_8ch_tx_mux", "clk_i2s2_8ch_rx_mux"};
162ac68dfd3SFinley Xiao PNAME(mux_i2s2_8ch_tx_out_p)	= { "clk_i2s2_8ch_tx", "xin12m" };
163ac68dfd3SFinley Xiao PNAME(mux_i2s2_8ch_rx_p)	= { "clk_i2s2_8ch_rx_src", "clk_i2s2_8ch_rx_frac", "mclk_i2s2_8ch_in" };
164ac68dfd3SFinley Xiao PNAME(mux_i2s2_8ch_rx_tx_p)	= { "clk_i2s2_8ch_rx_mux", "clk_i2s2_8ch_tx_mux"};
165ac68dfd3SFinley Xiao PNAME(mux_i2s3_8ch_tx_p)	= { "clk_i2s3_8ch_tx_src", "clk_i2s3_8ch_tx_frac", "mclk_i2s3_8ch_in" };
166ac68dfd3SFinley Xiao PNAME(mux_i2s3_8ch_tx_rx_p)	= { "clk_i2s3_8ch_tx_mux", "clk_i2s3_8ch_rx_mux"};
167ac68dfd3SFinley Xiao PNAME(mux_i2s3_8ch_tx_out_p)	= { "clk_i2s3_8ch_tx", "xin12m" };
168ac68dfd3SFinley Xiao PNAME(mux_i2s3_8ch_rx_p)	= { "clk_i2s3_8ch_rx_src", "clk_i2s3_8ch_rx_frac", "mclk_i2s3_8ch_in" };
169ac68dfd3SFinley Xiao PNAME(mux_i2s3_8ch_rx_tx_p)	= { "clk_i2s3_8ch_rx_mux", "clk_i2s3_8ch_tx_mux"};
170ac68dfd3SFinley Xiao PNAME(mux_i2s0_2ch_p)		= { "clk_i2s0_2ch_src", "clk_i2s0_2ch_frac", "mclk_i2s0_2ch_in" };
171ac68dfd3SFinley Xiao PNAME(mux_i2s0_2ch_out_p)	= { "clk_i2s0_2ch", "xin12m" };
172ac68dfd3SFinley Xiao PNAME(mux_i2s1_2ch_p)		= { "clk_i2s1_2ch_src", "clk_i2s1_2ch_frac", "mclk_i2s1_2ch_in"};
173ac68dfd3SFinley Xiao PNAME(mux_i2s1_2ch_out_p)	= { "clk_i2s1_2ch", "xin12m" };
174ac68dfd3SFinley Xiao PNAME(mux_spdif_tx_src_p)	= { "clk_spdif_tx_div", "clk_spdif_tx_div50" };
175ac68dfd3SFinley Xiao PNAME(mux_spdif_tx_p)		= { "clk_spdif_tx_src", "clk_spdif_tx_frac", "mclk_i2s0_2ch_in" };
176ac68dfd3SFinley Xiao PNAME(mux_spdif_rx_src_p)	= { "clk_spdif_rx_div", "clk_spdif_rx_div50" };
177ac68dfd3SFinley Xiao PNAME(mux_spdif_rx_p)		= { "clk_spdif_rx_src", "clk_spdif_rx_frac" };
178ac68dfd3SFinley Xiao 
179ac68dfd3SFinley Xiao static struct rockchip_pll_clock rk3308_pll_clks[] __initdata = {
180ac68dfd3SFinley Xiao 	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
181ac68dfd3SFinley Xiao 		     0, RK3308_PLL_CON(0),
182ac68dfd3SFinley Xiao 		     RK3308_MODE_CON, 0, 0, 0, rk3308_pll_rates),
183ac68dfd3SFinley Xiao 	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
184ac68dfd3SFinley Xiao 		     0, RK3308_PLL_CON(8),
185ac68dfd3SFinley Xiao 		     RK3308_MODE_CON, 2, 1, 0, rk3308_pll_rates),
186ac68dfd3SFinley Xiao 	[vpll0] = PLL(pll_rk3328, PLL_VPLL0, "vpll0", mux_pll_p,
187ac68dfd3SFinley Xiao 		     0, RK3308_PLL_CON(16),
188ac68dfd3SFinley Xiao 		     RK3308_MODE_CON, 4, 2, 0, rk3308_pll_rates),
189ac68dfd3SFinley Xiao 	[vpll1] = PLL(pll_rk3328, PLL_VPLL1, "vpll1", mux_pll_p,
190ac68dfd3SFinley Xiao 		     0, RK3308_PLL_CON(24),
191ac68dfd3SFinley Xiao 		     RK3308_MODE_CON, 6, 3, 0, rk3308_pll_rates),
192ac68dfd3SFinley Xiao };
193ac68dfd3SFinley Xiao 
194ac68dfd3SFinley Xiao #define MFLAGS CLK_MUX_HIWORD_MASK
195ac68dfd3SFinley Xiao #define DFLAGS CLK_DIVIDER_HIWORD_MASK
196ac68dfd3SFinley Xiao #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
197ac68dfd3SFinley Xiao 
198ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_uart0_fracmux __initdata =
199ac68dfd3SFinley Xiao 	MUX(0, "clk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
200ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(11), 14, 2, MFLAGS);
201ac68dfd3SFinley Xiao 
202ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_uart1_fracmux __initdata =
203ac68dfd3SFinley Xiao 	MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
204ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(14), 14, 2, MFLAGS);
205ac68dfd3SFinley Xiao 
206ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_uart2_fracmux __initdata =
207ac68dfd3SFinley Xiao 	MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
208ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(17), 14, 2, MFLAGS);
209ac68dfd3SFinley Xiao 
210ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_uart3_fracmux __initdata =
211ac68dfd3SFinley Xiao 	MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
212ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(20), 14, 2, MFLAGS);
213ac68dfd3SFinley Xiao 
214ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_uart4_fracmux __initdata =
215ac68dfd3SFinley Xiao 	MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
216ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(23), 14, 2, MFLAGS);
217ac68dfd3SFinley Xiao 
218ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_dclk_vop_fracmux __initdata =
219ac68dfd3SFinley Xiao 	MUX(0, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
220ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(8), 14, 2, MFLAGS);
221ac68dfd3SFinley Xiao 
222ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_rtc32k_fracmux __initdata =
223ac68dfd3SFinley Xiao 	MUX(SCLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
224ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(2), 8, 2, MFLAGS);
225ac68dfd3SFinley Xiao 
226ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_pdm_fracmux __initdata =
227ac68dfd3SFinley Xiao 	MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
228ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(46), 15, 1, MFLAGS);
229ac68dfd3SFinley Xiao 
230ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s0_8ch_tx_fracmux __initdata =
231ac68dfd3SFinley Xiao 	MUX(SCLK_I2S0_8CH_TX_MUX, "clk_i2s0_8ch_tx_mux", mux_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
232ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(52), 10, 2, MFLAGS);
233ac68dfd3SFinley Xiao 
234ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s0_8ch_rx_fracmux __initdata =
235ac68dfd3SFinley Xiao 	MUX(SCLK_I2S0_8CH_RX_MUX, "clk_i2s0_8ch_rx_mux", mux_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
236ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(54), 10, 2, MFLAGS);
237ac68dfd3SFinley Xiao 
238ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s1_8ch_tx_fracmux __initdata =
239ac68dfd3SFinley Xiao 	MUX(SCLK_I2S1_8CH_TX_MUX, "clk_i2s1_8ch_tx_mux", mux_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
240ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(56), 10, 2, MFLAGS);
241ac68dfd3SFinley Xiao 
242ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s1_8ch_rx_fracmux __initdata =
243ac68dfd3SFinley Xiao 	MUX(SCLK_I2S1_8CH_RX_MUX, "clk_i2s1_8ch_rx_mux", mux_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
244ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(58), 10, 2, MFLAGS);
245ac68dfd3SFinley Xiao 
246ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s2_8ch_tx_fracmux __initdata =
247ac68dfd3SFinley Xiao 	MUX(SCLK_I2S2_8CH_TX_MUX, "clk_i2s2_8ch_tx_mux", mux_i2s2_8ch_tx_p, CLK_SET_RATE_PARENT,
248ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(60), 10, 2, MFLAGS);
249ac68dfd3SFinley Xiao 
250ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s2_8ch_rx_fracmux __initdata =
251ac68dfd3SFinley Xiao 	MUX(SCLK_I2S2_8CH_RX_MUX, "clk_i2s2_8ch_rx_mux", mux_i2s2_8ch_rx_p, CLK_SET_RATE_PARENT,
252ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(62), 10, 2, MFLAGS);
253ac68dfd3SFinley Xiao 
254ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s3_8ch_tx_fracmux __initdata =
255ac68dfd3SFinley Xiao 	MUX(SCLK_I2S3_8CH_TX_MUX, "clk_i2s3_8ch_tx_mux", mux_i2s3_8ch_tx_p, CLK_SET_RATE_PARENT,
256ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(64), 10, 2, MFLAGS);
257ac68dfd3SFinley Xiao 
258ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s3_8ch_rx_fracmux __initdata =
259ac68dfd3SFinley Xiao 	MUX(SCLK_I2S3_8CH_RX_MUX, "clk_i2s3_8ch_rx_mux", mux_i2s3_8ch_rx_p, CLK_SET_RATE_PARENT,
260ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(66), 10, 2, MFLAGS);
261ac68dfd3SFinley Xiao 
262ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s0_2ch_fracmux __initdata =
263ac68dfd3SFinley Xiao 	MUX(0, "clk_i2s0_2ch_mux", mux_i2s0_2ch_p, CLK_SET_RATE_PARENT,
264ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(68), 10, 2, MFLAGS);
265ac68dfd3SFinley Xiao 
266ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_i2s1_2ch_fracmux __initdata =
267ac68dfd3SFinley Xiao 	MUX(0, "clk_i2s1_2ch_mux", mux_i2s1_2ch_p, CLK_SET_RATE_PARENT,
268ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(70), 10, 2, MFLAGS);
269ac68dfd3SFinley Xiao 
270ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_spdif_tx_fracmux __initdata =
271ac68dfd3SFinley Xiao 	MUX(0, "clk_spdif_tx_mux", mux_spdif_tx_p, CLK_SET_RATE_PARENT,
272ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(48), 14, 2, MFLAGS);
273ac68dfd3SFinley Xiao 
274ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_spdif_rx_fracmux __initdata =
275ac68dfd3SFinley Xiao 	MUX(0, "clk_spdif_rx_mux", mux_spdif_rx_p, CLK_SET_RATE_PARENT,
276ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(50), 15, 1, MFLAGS);
277ac68dfd3SFinley Xiao 
278ac68dfd3SFinley Xiao 
279ac68dfd3SFinley Xiao static struct rockchip_clk_branch rk3308_clk_branches[] __initdata = {
280ac68dfd3SFinley Xiao 	/*
281ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 1
282ac68dfd3SFinley Xiao 	 */
283ac68dfd3SFinley Xiao 
284ac68dfd3SFinley Xiao 	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
285ac68dfd3SFinley Xiao 			RK3308_MODE_CON, 8, 2, MFLAGS),
286ac68dfd3SFinley Xiao 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
287ac68dfd3SFinley Xiao 
288ac68dfd3SFinley Xiao 	/*
289ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 2
290ac68dfd3SFinley Xiao 	 */
291ac68dfd3SFinley Xiao 
292ac68dfd3SFinley Xiao 	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
293ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 0, GFLAGS),
294ac68dfd3SFinley Xiao 	GATE(0, "vpll0_core", "vpll0", CLK_IGNORE_UNUSED,
295ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 0, GFLAGS),
296ac68dfd3SFinley Xiao 	GATE(0, "vpll1_core", "vpll1", CLK_IGNORE_UNUSED,
297ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 0, GFLAGS),
298ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(0, "pclk_core_dbg", "armclk", CLK_IGNORE_UNUSED,
299ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
300ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 2, GFLAGS),
301ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
302ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
303ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 1, GFLAGS),
304ac68dfd3SFinley Xiao 
305ac68dfd3SFinley Xiao 	GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
306ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 3, GFLAGS),
307ac68dfd3SFinley Xiao 
308ac68dfd3SFinley Xiao 	GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
309ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 4, GFLAGS),
310ac68dfd3SFinley Xiao 
311ac68dfd3SFinley Xiao 	/*
312ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 3
313ac68dfd3SFinley Xiao 	 */
314ac68dfd3SFinley Xiao 
315ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(ACLK_BUS_SRC, "clk_bus_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
316ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(5), 6, 2, MFLAGS,
317ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 0, GFLAGS),
318ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
319ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(6), 8, 5, DFLAGS,
320ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 3, GFLAGS),
321ac68dfd3SFinley Xiao 	GATE(PCLK_DDR, "pclk_ddr", "pclk_bus", CLK_IGNORE_UNUSED,
322ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 15, GFLAGS),
323ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
324ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(6), 0, 5, DFLAGS,
325ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 2, GFLAGS),
326ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(ACLK_BUS, "aclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
327ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(5), 0, 5, DFLAGS,
328ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 1, GFLAGS),
329ac68dfd3SFinley Xiao 
330ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_uart0_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
331ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(10), 13, 3, MFLAGS, 0, 5, DFLAGS,
332ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 9, GFLAGS),
333ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_src", CLK_SET_RATE_PARENT,
334ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(12), 0,
335ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 11, GFLAGS,
336ac68dfd3SFinley Xiao 			&rk3308_uart0_fracmux),
337ac68dfd3SFinley Xiao 	GATE(SCLK_UART0, "clk_uart0", "clk_uart0_mux", 0,
338ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 12, GFLAGS),
339ac68dfd3SFinley Xiao 
340ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_uart1_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
341ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(13), 13, 3, MFLAGS, 0, 5, DFLAGS,
342ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 13, GFLAGS),
343ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
344ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(15), 0,
345ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 15, GFLAGS,
346ac68dfd3SFinley Xiao 			&rk3308_uart1_fracmux),
347ac68dfd3SFinley Xiao 	GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", 0,
348ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 0, GFLAGS),
349ac68dfd3SFinley Xiao 
350ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_uart2_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
351ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(16), 13, 3, MFLAGS, 0, 5, DFLAGS,
352ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 1, GFLAGS),
353ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
354ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(18), 0,
355ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 3, GFLAGS,
356ac68dfd3SFinley Xiao 			&rk3308_uart2_fracmux),
357ac68dfd3SFinley Xiao 	GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT,
358ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 4, GFLAGS),
359ac68dfd3SFinley Xiao 
360ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_uart3_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
361ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(19), 13, 3, MFLAGS, 0, 5, DFLAGS,
362ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 5, GFLAGS),
363ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
364ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(21), 0,
365ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 7, GFLAGS,
366ac68dfd3SFinley Xiao 			&rk3308_uart3_fracmux),
367ac68dfd3SFinley Xiao 	GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
368ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 8, GFLAGS),
369ac68dfd3SFinley Xiao 
370ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_uart4_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
371ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(22), 13, 3, MFLAGS, 0, 5, DFLAGS,
372ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 9, GFLAGS),
373ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
374ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(24), 0,
375ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 11, GFLAGS,
376ac68dfd3SFinley Xiao 			&rk3308_uart4_fracmux),
377ac68dfd3SFinley Xiao 	GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", 0,
378ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 12, GFLAGS),
379ac68dfd3SFinley Xiao 
380ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_dpll_vpll0_xin24m_p, 0,
381ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(25), 14, 2, MFLAGS, 0, 7, DFLAGS,
382ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 13, GFLAGS),
383ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_dpll_vpll0_xin24m_p, 0,
384ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(26), 14, 2, MFLAGS, 0, 7, DFLAGS,
385ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 14, GFLAGS),
386ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_dpll_vpll0_xin24m_p, 0,
387ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(27), 14, 2, MFLAGS, 0, 7, DFLAGS,
388ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(2), 15, GFLAGS),
389ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_dpll_vpll0_xin24m_p, 0,
390ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(28), 14, 2, MFLAGS, 0, 7, DFLAGS,
391ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 0, GFLAGS),
392ac68dfd3SFinley Xiao 
393ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_dpll_vpll0_xin24m_p, 0,
394ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(29), 14, 2, MFLAGS, 0, 7, DFLAGS,
395ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 1, GFLAGS),
396ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_dpll_vpll0_xin24m_p, 0,
397ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(74), 14, 2, MFLAGS, 0, 7, DFLAGS,
398ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(15), 0, GFLAGS),
399ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_PWM2, "clk_pwm2", mux_dpll_vpll0_xin24m_p, 0,
400ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(75), 14, 2, MFLAGS, 0, 7, DFLAGS,
401ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(15), 1, GFLAGS),
402ac68dfd3SFinley Xiao 
403ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
404ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(30), 14, 2, MFLAGS, 0, 7, DFLAGS,
405ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 2, GFLAGS),
406ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
407ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(31), 14, 2, MFLAGS, 0, 7, DFLAGS,
408ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 3, GFLAGS),
409ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPI2, "clk_spi2", mux_dpll_vpll0_xin24m_p, 0,
410ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(32), 14, 2, MFLAGS, 0, 7, DFLAGS,
411ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 4, GFLAGS),
412ac68dfd3SFinley Xiao 
413ac68dfd3SFinley Xiao 	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
414ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 10, GFLAGS),
415ac68dfd3SFinley Xiao 	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
416ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 11, GFLAGS),
417ac68dfd3SFinley Xiao 	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
418ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 12, GFLAGS),
419ac68dfd3SFinley Xiao 	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
420ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 13, GFLAGS),
421ac68dfd3SFinley Xiao 	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
422ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 14, GFLAGS),
423ac68dfd3SFinley Xiao 	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
424ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 15, GFLAGS),
425ac68dfd3SFinley Xiao 
426ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
427ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(33), 0, 11, DFLAGS,
428ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 5, GFLAGS),
429ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
430ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(34), 0, 11, DFLAGS,
431ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 6, GFLAGS),
432ac68dfd3SFinley Xiao 
433ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
434ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(35), 0, 4, DFLAGS,
435ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 7, GFLAGS),
436ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
437ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(35), 4, 2, DFLAGS,
438ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 8, GFLAGS),
439ac68dfd3SFinley Xiao 
440ac68dfd3SFinley Xiao 	GATE(SCLK_CPU_BOOST, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED,
441ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(3), 9, GFLAGS),
442ac68dfd3SFinley Xiao 
443ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_dpll_vpll0_vpll1_p, 0,
444ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
445ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 4, GFLAGS),
446ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_dpll_vpll0_vpll1_p, 0,
447ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(7), 14, 2, MFLAGS, 8, 5, DFLAGS,
448ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 5, GFLAGS),
449ac68dfd3SFinley Xiao 
450ac68dfd3SFinley Xiao 	COMPOSITE(0, "dclk_vop_src", mux_dpll_vpll0_vpll1_p, 0,
451ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(8), 10, 2, MFLAGS, 0, 8, DFLAGS,
452ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 6, GFLAGS),
453ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", CLK_SET_RATE_PARENT,
454ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(9), 0,
455ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 7, GFLAGS,
456ac68dfd3SFinley Xiao 			&rk3308_dclk_vop_fracmux),
457ac68dfd3SFinley Xiao 	GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
458ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(1), 8, GFLAGS),
459ac68dfd3SFinley Xiao 
460ac68dfd3SFinley Xiao 	/*
461ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 4
462ac68dfd3SFinley Xiao 	 */
463ac68dfd3SFinley Xiao 
464ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(ACLK_PERI_SRC, "clk_peri_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
465ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(36), 6, 2, MFLAGS,
466ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 0, GFLAGS),
467ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(ACLK_PERI, "aclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
468ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(36), 0, 5, DFLAGS,
469ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 1, GFLAGS),
470ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
471ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(37), 0, 5, DFLAGS,
472ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 2, GFLAGS),
473ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
474ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(37), 8, 5, DFLAGS,
475ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 3, GFLAGS),
476ac68dfd3SFinley Xiao 
477ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
478ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
479ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 4, GFLAGS),
480ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
481ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
482ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 4, GFLAGS),
483ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
484ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(38), 15, 1, MFLAGS,
485ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 5, GFLAGS),
486ac68dfd3SFinley Xiao 
487ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
488ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
489ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 6, GFLAGS),
490ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
491ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
492ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 6, GFLAGS),
493ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
494ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(39), 15, 1, MFLAGS,
495ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 7, GFLAGS),
496ac68dfd3SFinley Xiao 	MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK3308_SDMMC_CON0, 1),
497ac68dfd3SFinley Xiao 	MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK3308_SDMMC_CON1, 1),
498ac68dfd3SFinley Xiao 
499ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
500ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
501ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 8, GFLAGS),
502ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SDIO_DIV50, "clk_sdio_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
503ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
504ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 8, GFLAGS),
505ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
506ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(40), 15, 1, MFLAGS,
507ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 9, GFLAGS),
508ac68dfd3SFinley Xiao 	MMC(SCLK_SDIO_DRV,		"sdio_drv",    "clk_sdio",	RK3308_SDIO_CON0,  1),
509ac68dfd3SFinley Xiao 	MMC(SCLK_SDIO_SAMPLE,	"sdio_sample", "clk_sdio",	RK3308_SDIO_CON1,  1),
510ac68dfd3SFinley Xiao 
511ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
512ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
513ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 10, GFLAGS),
514ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
515ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
516ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 10, GFLAGS),
517ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
518ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(41), 15, 1, MFLAGS,
519ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 11, GFLAGS),
520ac68dfd3SFinley Xiao 	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "clk_emmc",  RK3308_EMMC_CON0,  1),
521ac68dfd3SFinley Xiao 	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "clk_emmc",  RK3308_EMMC_CON1,  1),
522ac68dfd3SFinley Xiao 
523ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SFC, "clk_sfc", mux_dpll_vpll0_vpll1_p, 0,
524ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(42), 14, 2, MFLAGS, 0, 7, DFLAGS,
525ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 12, GFLAGS),
526ac68dfd3SFinley Xiao 
527ac68dfd3SFinley Xiao 	GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k", 0,
528ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 13, GFLAGS),
529ac68dfd3SFinley Xiao 
530ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_MAC_SRC, "clk_mac_src", mux_dpll_vpll0_vpll1_p, 0,
531ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
532ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 14, GFLAGS),
533ac68dfd3SFinley Xiao 	MUX(SCLK_MAC, "clk_mac", mux_mac_p,  CLK_SET_RATE_PARENT,
534ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(43), 14, 1, MFLAGS),
535ac68dfd3SFinley Xiao 	GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_mac", 0,
536ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(9), 1, GFLAGS),
537ac68dfd3SFinley Xiao 	GATE(SCLK_MAC_RX_TX, "clk_mac_rx_tx", "clk_mac", 0,
538ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(9), 0, GFLAGS),
539ac68dfd3SFinley Xiao 	FACTOR(0, "clk_mac_rx_tx_div2", "clk_mac_rx_tx", 0, 1, 2),
540ac68dfd3SFinley Xiao 	FACTOR(0, "clk_mac_rx_tx_div20", "clk_mac_rx_tx", 0, 1, 20),
541ac68dfd3SFinley Xiao 	MUX(SCLK_MAC_RMII, "clk_mac_rmii_sel", mux_mac_rmii_sel_p,  CLK_SET_RATE_PARENT,
542ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(43), 15, 1, MFLAGS),
543ac68dfd3SFinley Xiao 
544ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_OWIRE, "clk_owire", mux_dpll_vpll0_xin24m_p, 0,
545ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(44), 14, 2, MFLAGS, 8, 6, DFLAGS,
546ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(8), 15, GFLAGS),
547ac68dfd3SFinley Xiao 
548ac68dfd3SFinley Xiao 	/*
549ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 5
550ac68dfd3SFinley Xiao 	 */
551ac68dfd3SFinley Xiao 
552ac68dfd3SFinley Xiao 	GATE(0, "clk_ddr_mon_timer", "xin24m", CLK_IGNORE_UNUSED,
553ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 12, GFLAGS),
554ac68dfd3SFinley Xiao 
555ac68dfd3SFinley Xiao 	GATE(0, "clk_ddr_mon", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
556ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 10, GFLAGS),
557ac68dfd3SFinley Xiao 	GATE(0, "clk_ddr_upctrl", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
558ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 11, GFLAGS),
559ac68dfd3SFinley Xiao 	GATE(0, "clk_ddr_msch", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
560ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 12, GFLAGS),
561ac68dfd3SFinley Xiao 	GATE(0, "clk_ddr_msch_peribus", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
562ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 13, GFLAGS),
563ac68dfd3SFinley Xiao 
564ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_DDRCLK, "clk_ddrphy4x_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
565ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 3, DFLAGS,
566ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 10, GFLAGS),
567ac68dfd3SFinley Xiao 	GATE(0, "clk_ddrphy4x", "clk_ddrphy4x_src", CLK_IGNORE_UNUSED,
568ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 11, GFLAGS),
569ac68dfd3SFinley Xiao 	FACTOR_GATE(0, "clk_ddr_stdby_div4", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
570ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(0), 13, GFLAGS),
571ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED,
572ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(1), 8, 1, MFLAGS,
573ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 14, GFLAGS),
574ac68dfd3SFinley Xiao 
575ac68dfd3SFinley Xiao 	/*
576ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 6
577ac68dfd3SFinley Xiao 	 */
578ac68dfd3SFinley Xiao 
579ac68dfd3SFinley Xiao 	GATE(PCLK_PMU, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
580ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 5, GFLAGS),
581ac68dfd3SFinley Xiao 	GATE(SCLK_PMU, "clk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
582ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 6, GFLAGS),
583ac68dfd3SFinley Xiao 
584ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
585ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(3), 0,
586ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 3, GFLAGS,
587ac68dfd3SFinley Xiao 			&rk3308_rtc32k_fracmux),
588ac68dfd3SFinley Xiao 	MUX(0, "clk_rtc32k_div_src", mux_vpll0_vpll1_p, 0,
589ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(2), 10, 1, MFLAGS),
590ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(0, "clk_rtc32k_div", "clk_rtc32k_div_src", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT,
591ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(4), 0, 16, DFLAGS,
592ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 2, GFLAGS),
593ac68dfd3SFinley Xiao 
594ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_usbphy_ref_src", mux_dpll_vpll0_p, 0,
595ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(72), 6, 1, MFLAGS, 0, 6, DFLAGS,
596ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 7, GFLAGS),
597ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
598ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(72), 7, 1, MFLAGS,
599ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 8, GFLAGS),
600ac68dfd3SFinley Xiao 
601ac68dfd3SFinley Xiao 	GATE(0, "clk_wifi_dpll", "dpll", 0,
602ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(15), 2, GFLAGS),
603ac68dfd3SFinley Xiao 	GATE(0, "clk_wifi_vpll0", "vpll0", 0,
604ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(15), 3, GFLAGS),
605ac68dfd3SFinley Xiao 	GATE(0, "clk_wifi_osc", "xin24m", 0,
606ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(15), 4, GFLAGS),
607ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_wifi_src", mux_wifi_src_p, 0,
608ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(44), 6, 1, MFLAGS, 0, 6, DFLAGS,
609ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 0, GFLAGS),
610ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
611ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(44), 7, 1, MFLAGS,
612ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 1, GFLAGS),
613ac68dfd3SFinley Xiao 
614ac68dfd3SFinley Xiao 	GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
615ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(4), 4, GFLAGS),
616ac68dfd3SFinley Xiao 
617ac68dfd3SFinley Xiao 	/*
618ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 7
619ac68dfd3SFinley Xiao 	 */
620ac68dfd3SFinley Xiao 
621ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(0, "clk_audio_src", mux_vpll0_vpll1_xin24m_p, 0,
622ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(45), 6, 2, MFLAGS,
623ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 0, GFLAGS),
624ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(HCLK_AUDIO, "hclk_audio", "clk_audio_src", 0,
625ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(45), 0, 5, DFLAGS,
626ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 1, GFLAGS),
627ac68dfd3SFinley Xiao 	COMPOSITE_NOMUX(PCLK_AUDIO, "pclk_audio", "clk_audio_src", 0,
628ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(45), 8, 5, DFLAGS,
629ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 2, GFLAGS),
630ac68dfd3SFinley Xiao 
631ac68dfd3SFinley Xiao 	COMPOSITE(0, "clk_pdm_src", mux_vpll0_vpll1_xin24m_p, 0,
632ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(46), 8, 2, MFLAGS, 0, 7, DFLAGS,
633ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 3, GFLAGS),
634ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
635ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(47), 0,
636ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 4, GFLAGS,
637ac68dfd3SFinley Xiao 			&rk3308_pdm_fracmux),
638ac68dfd3SFinley Xiao 	GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", 0,
639ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 5, GFLAGS),
640ac68dfd3SFinley Xiao 
641ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
642ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
643ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 12, GFLAGS),
644ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
645ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(53), 0,
646ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 13, GFLAGS,
647ac68dfd3SFinley Xiao 			&rk3308_i2s0_8ch_tx_fracmux),
648ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", mux_i2s0_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
649ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(52), 12, 1, MFLAGS,
650ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 14, GFLAGS),
651ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX_OUT, "clk_i2s0_8ch_tx_out", mux_i2s0_8ch_tx_out_p, CLK_SET_RATE_PARENT,
652ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(52), 15, 1, MFLAGS,
653ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 15, GFLAGS),
654ac68dfd3SFinley Xiao 
655ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
656ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
657ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 0, GFLAGS),
658ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
659ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(55), 0,
660ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 1, GFLAGS,
661ac68dfd3SFinley Xiao 			&rk3308_i2s0_8ch_rx_fracmux),
662ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", mux_i2s0_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
663ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(54), 12, 1, MFLAGS,
664ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 2, GFLAGS),
665ac68dfd3SFinley Xiao 	GATE(SCLK_I2S0_8CH_RX_OUT, "clk_i2s0_8ch_rx_out", "clk_i2s0_8ch_rx", 0,
666ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 3, GFLAGS),
667ac68dfd3SFinley Xiao 
668ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
669ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
670ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 4, GFLAGS),
671ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
672ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(57), 0,
673ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 5, GFLAGS,
674ac68dfd3SFinley Xiao 			&rk3308_i2s1_8ch_tx_fracmux),
675ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", mux_i2s1_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
676ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(56), 12, 1, MFLAGS,
677ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 6, GFLAGS),
678ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S1_8CH_TX_OUT, "clk_i2s1_8ch_tx_out", mux_i2s1_8ch_tx_out_p, CLK_SET_RATE_PARENT,
679ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(56), 15, 1, MFLAGS,
680ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 7, GFLAGS),
681ac68dfd3SFinley Xiao 
682ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
683ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
684ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 8, GFLAGS),
685ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
686ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(59), 0,
687ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 9, GFLAGS,
688ac68dfd3SFinley Xiao 			&rk3308_i2s1_8ch_rx_fracmux),
689ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", mux_i2s1_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
690ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(58), 12, 1, MFLAGS,
691ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 10, GFLAGS),
692ac68dfd3SFinley Xiao 	GATE(SCLK_I2S1_8CH_RX_OUT, "clk_i2s1_8ch_rx_out", "clk_i2s1_8ch_rx", 0,
693ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 11, GFLAGS),
694ac68dfd3SFinley Xiao 
695ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S2_8CH_TX_SRC, "clk_i2s2_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
696ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
697ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 12, GFLAGS),
698ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_tx_frac", "clk_i2s2_8ch_tx_src", CLK_SET_RATE_PARENT,
699ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(61), 0,
700ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 13, GFLAGS,
701ac68dfd3SFinley Xiao 			&rk3308_i2s2_8ch_tx_fracmux),
702ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S2_8CH_TX, "clk_i2s2_8ch_tx", mux_i2s2_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
703ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(60), 12, 1, MFLAGS,
704ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 14, GFLAGS),
705ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S2_8CH_TX_OUT, "clk_i2s2_8ch_tx_out", mux_i2s2_8ch_tx_out_p, CLK_SET_RATE_PARENT,
706ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(60), 15, 1, MFLAGS,
707ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(11), 15, GFLAGS),
708ac68dfd3SFinley Xiao 
709ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S2_8CH_RX_SRC, "clk_i2s2_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
710ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
711ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 0, GFLAGS),
712ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_rx_frac", "clk_i2s2_8ch_rx_src", CLK_SET_RATE_PARENT,
713ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(63), 0,
714ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 1, GFLAGS,
715ac68dfd3SFinley Xiao 			&rk3308_i2s2_8ch_rx_fracmux),
716ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S2_8CH_RX, "clk_i2s2_8ch_rx", mux_i2s2_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
717ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(62), 12, 1, MFLAGS,
718ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 2, GFLAGS),
719ac68dfd3SFinley Xiao 	GATE(SCLK_I2S2_8CH_RX_OUT, "clk_i2s2_8ch_rx_out", "clk_i2s2_8ch_rx", 0,
720ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 3, GFLAGS),
721ac68dfd3SFinley Xiao 
722ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S3_8CH_TX_SRC, "clk_i2s3_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
723ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
724ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 4, GFLAGS),
725ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_tx_frac", "clk_i2s3_8ch_tx_src", CLK_SET_RATE_PARENT,
726ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(65), 0,
727ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 5, GFLAGS,
728ac68dfd3SFinley Xiao 			&rk3308_i2s3_8ch_tx_fracmux),
729ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S3_8CH_TX, "clk_i2s3_8ch_tx", mux_i2s3_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
730ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(64), 12, 1, MFLAGS,
731ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 6, GFLAGS),
732ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S3_8CH_TX_OUT, "clk_i2s3_8ch_tx_out", mux_i2s3_8ch_tx_out_p, CLK_SET_RATE_PARENT,
733ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(64), 15, 1, MFLAGS,
734ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 7, GFLAGS),
735ac68dfd3SFinley Xiao 
736ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S3_8CH_RX_SRC, "clk_i2s3_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
737ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
738ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 8, GFLAGS),
739ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_rx_frac", "clk_i2s3_8ch_rx_src", CLK_SET_RATE_PARENT,
740ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(67), 0,
741ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 9, GFLAGS,
742ac68dfd3SFinley Xiao 			&rk3308_i2s3_8ch_rx_fracmux),
743ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S3_8CH_RX, "clk_i2s3_8ch_rx", mux_i2s3_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
744ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(66), 12, 1, MFLAGS,
745ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 10, GFLAGS),
746ac68dfd3SFinley Xiao 	GATE(SCLK_I2S3_8CH_RX_OUT, "clk_i2s3_8ch_rx_out", "clk_i2s3_8ch_rx", 0,
747ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 11, GFLAGS),
748ac68dfd3SFinley Xiao 
749ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S0_2CH_SRC, "clk_i2s0_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
750ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
751ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 12, GFLAGS),
752ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s0_2ch_frac", "clk_i2s0_2ch_src", CLK_SET_RATE_PARENT,
753ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(69), 0,
754ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 13, GFLAGS,
755ac68dfd3SFinley Xiao 			&rk3308_i2s0_2ch_fracmux),
756ac68dfd3SFinley Xiao 	GATE(SCLK_I2S0_2CH, "clk_i2s0_2ch", "clk_i2s0_2ch_mux", 0,
757ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 14, GFLAGS),
758ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S0_2CH_OUT, "clk_i2s0_2ch_out", mux_i2s0_2ch_out_p, CLK_SET_RATE_PARENT,
759ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(68), 15, 1, MFLAGS,
760ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(12), 15, GFLAGS),
761ac68dfd3SFinley Xiao 
762ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_I2S1_2CH_SRC, "clk_i2s1_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
763ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(70), 8, 2, MFLAGS, 0, 7, DFLAGS,
764ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(13), 0, GFLAGS),
765ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_i2s1_2ch_frac", "clk_i2s1_2ch_src", CLK_SET_RATE_PARENT,
766ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(71), 0,
767ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(13), 1, GFLAGS,
768ac68dfd3SFinley Xiao 			&rk3308_i2s1_2ch_fracmux),
769ac68dfd3SFinley Xiao 	GATE(SCLK_I2S1_2CH, "clk_i2s1_2ch", "clk_i2s1_2ch_mux", 0,
770ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(13), 2, GFLAGS),
771ac68dfd3SFinley Xiao 	COMPOSITE_NODIV(SCLK_I2S1_2CH_OUT, "clk_i2s1_2ch_out", mux_i2s1_2ch_out_p, CLK_SET_RATE_PARENT,
772ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(70), 15, 1, MFLAGS,
773ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(13), 3, GFLAGS),
774ac68dfd3SFinley Xiao 
775ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPDIF_TX_DIV, "clk_spdif_tx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
776ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
777ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 6, GFLAGS),
778ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPDIF_TX_DIV50, "clk_spdif_tx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
779ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
780ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 6, GFLAGS),
781ac68dfd3SFinley Xiao 	MUX(0, "clk_spdif_tx_src", mux_spdif_tx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
782ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(48), 12, 1, MFLAGS),
783ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_spdif_tx_frac", "clk_spdif_tx_src", CLK_SET_RATE_PARENT,
784ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(49), 0,
785ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 7, GFLAGS,
786ac68dfd3SFinley Xiao 			&rk3308_spdif_tx_fracmux),
787ac68dfd3SFinley Xiao 	GATE(SCLK_SPDIF_TX, "clk_spdif_tx", "clk_spdif_tx_mux", 0,
788ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 8, GFLAGS),
789ac68dfd3SFinley Xiao 
790ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPDIF_RX_DIV, "clk_spdif_rx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
791ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
792ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 9, GFLAGS),
793ac68dfd3SFinley Xiao 	COMPOSITE(SCLK_SPDIF_RX_DIV50, "clk_spdif_rx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
794ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
795ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 9, GFLAGS),
796ac68dfd3SFinley Xiao 	MUX(0, "clk_spdif_rx_src", mux_spdif_rx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
797ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(50), 14, 1, MFLAGS),
798ac68dfd3SFinley Xiao 	COMPOSITE_FRACMUX(0, "clk_spdif_rx_frac", "clk_spdif_rx_src", CLK_SET_RATE_PARENT,
799ac68dfd3SFinley Xiao 			RK3308_CLKSEL_CON(51), 0,
800ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 10, GFLAGS,
801ac68dfd3SFinley Xiao 			&rk3308_spdif_rx_fracmux),
802ac68dfd3SFinley Xiao 	GATE(SCLK_SPDIF_RX, "clk_spdif_rx", "clk_spdif_rx_mux", 0,
803ac68dfd3SFinley Xiao 			RK3308_CLKGATE_CON(10), 11, GFLAGS),
804ac68dfd3SFinley Xiao 
805ac68dfd3SFinley Xiao 	/*
806ac68dfd3SFinley Xiao 	 * Clock-Architecture Diagram 8
807ac68dfd3SFinley Xiao 	 */
808ac68dfd3SFinley Xiao 
809ac68dfd3SFinley Xiao 	GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 5, GFLAGS),
810ac68dfd3SFinley Xiao 	GATE(0, "pclk_core_dbg_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 6, GFLAGS),
811ac68dfd3SFinley Xiao 	GATE(0, "pclk_core_dbg_daplite", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 7, GFLAGS),
812ac68dfd3SFinley Xiao 	GATE(0, "aclk_core_perf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 8, GFLAGS),
813ac68dfd3SFinley Xiao 	GATE(0, "pclk_core_grf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 9, GFLAGS),
814ac68dfd3SFinley Xiao 
815ac68dfd3SFinley Xiao 	GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 2, GFLAGS),
816ac68dfd3SFinley Xiao 	GATE(0, "aclk_peribus_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 3, GFLAGS),
817ac68dfd3SFinley Xiao 	GATE(ACLK_MAC, "aclk_mac", "aclk_peri", 0, RK3308_CLKGATE_CON(9), 4, GFLAGS),
818ac68dfd3SFinley Xiao 
819ac68dfd3SFinley Xiao 	GATE(0, "hclk_peri_niu", "hclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 5, GFLAGS),
820ac68dfd3SFinley Xiao 	GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 6, GFLAGS),
821ac68dfd3SFinley Xiao 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 7, GFLAGS),
822ac68dfd3SFinley Xiao 	GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 8, GFLAGS),
823ac68dfd3SFinley Xiao 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 9, GFLAGS),
824ac68dfd3SFinley Xiao 	GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 10, GFLAGS),
825ac68dfd3SFinley Xiao 	GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 11, GFLAGS),
826ac68dfd3SFinley Xiao 	GATE(HCLK_HOST, "hclk_host", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 12, GFLAGS),
827ac68dfd3SFinley Xiao 	GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 13, GFLAGS),
828ac68dfd3SFinley Xiao 
829ac68dfd3SFinley Xiao 	GATE(0, "pclk_peri_niu", "pclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 14, GFLAGS),
830ac68dfd3SFinley Xiao 	GATE(PCLK_MAC, "pclk_mac", "pclk_peri", 0, RK3308_CLKGATE_CON(9), 15, GFLAGS),
831ac68dfd3SFinley Xiao 
832ac68dfd3SFinley Xiao 	GATE(0, "hclk_audio_niu", "hclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 0, GFLAGS),
833ac68dfd3SFinley Xiao 	GATE(HCLK_PDM, "hclk_pdm", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 1, GFLAGS),
834ac68dfd3SFinley Xiao 	GATE(HCLK_SPDIFTX, "hclk_spdiftx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 2, GFLAGS),
835ac68dfd3SFinley Xiao 	GATE(HCLK_SPDIFRX, "hclk_spdifrx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 3, GFLAGS),
836ac68dfd3SFinley Xiao 	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 4, GFLAGS),
837ac68dfd3SFinley Xiao 	GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 5, GFLAGS),
838ac68dfd3SFinley Xiao 	GATE(HCLK_I2S2_8CH, "hclk_i2s2_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 6, GFLAGS),
839ac68dfd3SFinley Xiao 	GATE(HCLK_I2S3_8CH, "hclk_i2s3_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 7, GFLAGS),
840ac68dfd3SFinley Xiao 	GATE(HCLK_I2S0_2CH, "hclk_i2s0_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 8, GFLAGS),
841ac68dfd3SFinley Xiao 	GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 9, GFLAGS),
842ac68dfd3SFinley Xiao 	GATE(HCLK_VAD, "hclk_vad", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 10, GFLAGS),
843ac68dfd3SFinley Xiao 
844ac68dfd3SFinley Xiao 	GATE(0, "pclk_audio_niu", "pclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 11, GFLAGS),
845ac68dfd3SFinley Xiao 	GATE(PCLK_ACODEC, "pclk_acodec", "pclk_audio", 0, RK3308_CLKGATE_CON(14), 12, GFLAGS),
846ac68dfd3SFinley Xiao 
847ac68dfd3SFinley Xiao 	GATE(0, "aclk_bus_niu", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 0, GFLAGS),
848ac68dfd3SFinley Xiao 	GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 1, GFLAGS),
849ac68dfd3SFinley Xiao 	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 2, GFLAGS),
850ac68dfd3SFinley Xiao 	GATE(ACLK_VOP, "aclk_vop", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 3, GFLAGS),
851ac68dfd3SFinley Xiao 	GATE(0, "aclk_gic", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 4, GFLAGS),
852ac68dfd3SFinley Xiao 	/* aclk_dmaci0 is controlled by sgrf_clkgat_con. */
853ac68dfd3SFinley Xiao 	SGRF_GATE(ACLK_DMAC0, "aclk_dmac0", "aclk_bus"),
854ac68dfd3SFinley Xiao 	/* aclk_dmac1 is controlled by sgrf_clkgat_con. */
855ac68dfd3SFinley Xiao 	SGRF_GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_bus"),
856ac68dfd3SFinley Xiao 	/* watchdog pclk is controlled by sgrf_clkgat_con. */
857ac68dfd3SFinley Xiao 	SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
858ac68dfd3SFinley Xiao 
859ac68dfd3SFinley Xiao 	GATE(0, "hclk_bus_niu", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 5, GFLAGS),
860ac68dfd3SFinley Xiao 	GATE(0, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 6, GFLAGS),
861ac68dfd3SFinley Xiao 	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 7, GFLAGS),
862ac68dfd3SFinley Xiao 	GATE(HCLK_VOP, "hclk_vop", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 8, GFLAGS),
863ac68dfd3SFinley Xiao 
864ac68dfd3SFinley Xiao 	GATE(0, "pclk_bus_niu", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 9, GFLAGS),
865ac68dfd3SFinley Xiao 	GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 10, GFLAGS),
866ac68dfd3SFinley Xiao 	GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 11, GFLAGS),
867ac68dfd3SFinley Xiao 	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 12, GFLAGS),
868ac68dfd3SFinley Xiao 	GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 13, GFLAGS),
869ac68dfd3SFinley Xiao 	GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
870ac68dfd3SFinley Xiao 	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 15, GFLAGS),
871ac68dfd3SFinley Xiao 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 0, GFLAGS),
872ac68dfd3SFinley Xiao 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 1, GFLAGS),
873ac68dfd3SFinley Xiao 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 2, GFLAGS),
874ac68dfd3SFinley Xiao 	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
875ac68dfd3SFinley Xiao 	GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 4, GFLAGS),
876ac68dfd3SFinley Xiao 	GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 5, GFLAGS),
877ac68dfd3SFinley Xiao 	GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 6, GFLAGS),
878ac68dfd3SFinley Xiao 	GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 7, GFLAGS),
879ac68dfd3SFinley Xiao 	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 8, GFLAGS),
880ac68dfd3SFinley Xiao 	GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 9, GFLAGS),
881ac68dfd3SFinley Xiao 	GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 10, GFLAGS),
882ac68dfd3SFinley Xiao 	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 12, GFLAGS),
883ac68dfd3SFinley Xiao 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 13, GFLAGS),
884ac68dfd3SFinley Xiao 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 14, GFLAGS),
885ac68dfd3SFinley Xiao 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 15, GFLAGS),
886ac68dfd3SFinley Xiao 	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 0, GFLAGS),
887ac68dfd3SFinley Xiao 	GATE(PCLK_SGRF, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 1, GFLAGS),
888ac68dfd3SFinley Xiao 	GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 2, GFLAGS),
889ac68dfd3SFinley Xiao 	GATE(PCLK_USBSD_DET, "pclk_usbsd_det", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 3, GFLAGS),
890ac68dfd3SFinley Xiao 	GATE(PCLK_DDR_UPCTL, "pclk_ddr_upctl", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 4, GFLAGS),
891ac68dfd3SFinley Xiao 	GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 5, GFLAGS),
892ac68dfd3SFinley Xiao 	GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 6, GFLAGS),
893ac68dfd3SFinley Xiao 	GATE(PCLK_DDR_STDBY, "pclk_ddr_stdby", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 7, GFLAGS),
894ac68dfd3SFinley Xiao 	GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 8, GFLAGS),
895ac68dfd3SFinley Xiao 	GATE(PCLK_CRU, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 9, GFLAGS),
896ac68dfd3SFinley Xiao 	GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 10, GFLAGS),
897ac68dfd3SFinley Xiao 	GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 11, GFLAGS),
898ac68dfd3SFinley Xiao 	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 12, GFLAGS),
899ac68dfd3SFinley Xiao 	GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 13, GFLAGS),
900ac68dfd3SFinley Xiao 	GATE(PCLK_CAN, "pclk_can", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 14, GFLAGS),
901ac68dfd3SFinley Xiao 	GATE(PCLK_OWIRE, "pclk_owire", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 15, GFLAGS),
902ac68dfd3SFinley Xiao };
903ac68dfd3SFinley Xiao 
904ac68dfd3SFinley Xiao static const char *const rk3308_critical_clocks[] __initconst = {
905ac68dfd3SFinley Xiao 	"aclk_bus",
906ac68dfd3SFinley Xiao 	"hclk_bus",
907ac68dfd3SFinley Xiao 	"pclk_bus",
908ac68dfd3SFinley Xiao 	"aclk_peri",
909ac68dfd3SFinley Xiao 	"hclk_peri",
910ac68dfd3SFinley Xiao 	"pclk_peri",
911ac68dfd3SFinley Xiao 	"hclk_audio",
912ac68dfd3SFinley Xiao 	"pclk_audio",
913ac68dfd3SFinley Xiao 	"sclk_ddrc",
914*c0c81245SYunhao Tian 	"clk_ddrphy4x",
915ac68dfd3SFinley Xiao };
916ac68dfd3SFinley Xiao 
rk3308_clk_init(struct device_node * np)917ac68dfd3SFinley Xiao static void __init rk3308_clk_init(struct device_node *np)
918ac68dfd3SFinley Xiao {
919ac68dfd3SFinley Xiao 	struct rockchip_clk_provider *ctx;
920ac68dfd3SFinley Xiao 	void __iomem *reg_base;
921ac68dfd3SFinley Xiao 
922ac68dfd3SFinley Xiao 	reg_base = of_iomap(np, 0);
923ac68dfd3SFinley Xiao 	if (!reg_base) {
924ac68dfd3SFinley Xiao 		pr_err("%s: could not map cru region\n", __func__);
925ac68dfd3SFinley Xiao 		return;
926ac68dfd3SFinley Xiao 	}
927ac68dfd3SFinley Xiao 
928ac68dfd3SFinley Xiao 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
929ac68dfd3SFinley Xiao 	if (IS_ERR(ctx)) {
930ac68dfd3SFinley Xiao 		pr_err("%s: rockchip clk init failed\n", __func__);
931ac68dfd3SFinley Xiao 		iounmap(reg_base);
932ac68dfd3SFinley Xiao 		return;
933ac68dfd3SFinley Xiao 	}
934ac68dfd3SFinley Xiao 
935ac68dfd3SFinley Xiao 	rockchip_clk_register_plls(ctx, rk3308_pll_clks,
936ac68dfd3SFinley Xiao 				   ARRAY_SIZE(rk3308_pll_clks),
937ac68dfd3SFinley Xiao 				   RK3308_GRF_SOC_STATUS0);
938ac68dfd3SFinley Xiao 	rockchip_clk_register_branches(ctx, rk3308_clk_branches,
939ac68dfd3SFinley Xiao 				       ARRAY_SIZE(rk3308_clk_branches));
940ac68dfd3SFinley Xiao 	rockchip_clk_protect_critical(rk3308_critical_clocks,
941ac68dfd3SFinley Xiao 				      ARRAY_SIZE(rk3308_critical_clocks));
942ac68dfd3SFinley Xiao 
943ac68dfd3SFinley Xiao 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
944ac68dfd3SFinley Xiao 				     mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
945ac68dfd3SFinley Xiao 				     &rk3308_cpuclk_data, rk3308_cpuclk_rates,
946ac68dfd3SFinley Xiao 				     ARRAY_SIZE(rk3308_cpuclk_rates));
947ac68dfd3SFinley Xiao 
948ac68dfd3SFinley Xiao 	rockchip_register_softrst(np, 10, reg_base + RK3308_SOFTRST_CON(0),
949ac68dfd3SFinley Xiao 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
950ac68dfd3SFinley Xiao 
951ac68dfd3SFinley Xiao 	rockchip_register_restart_notifier(ctx, RK3308_GLB_SRST_FST, NULL);
952ac68dfd3SFinley Xiao 
953ac68dfd3SFinley Xiao 	rockchip_clk_of_add_provider(np, ctx);
954ac68dfd3SFinley Xiao }
955ac68dfd3SFinley Xiao 
956ac68dfd3SFinley Xiao CLK_OF_DECLARE(rk3308_cru, "rockchip,rk3308-cru", rk3308_clk_init);
957