xref: /linux/drivers/crypto/marvell/cesa/hash.c (revision 5efa7186)
1655ff1a1SSrujanaChalla // SPDX-License-Identifier: GPL-2.0-only
2655ff1a1SSrujanaChalla /*
3655ff1a1SSrujanaChalla  * Hash algorithms supported by the CESA: MD5, SHA1 and SHA256.
4655ff1a1SSrujanaChalla  *
5655ff1a1SSrujanaChalla  * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
6655ff1a1SSrujanaChalla  * Author: Arnaud Ebalard <arno@natisbad.org>
7655ff1a1SSrujanaChalla  *
8655ff1a1SSrujanaChalla  * This work is based on an initial version written by
9655ff1a1SSrujanaChalla  * Sebastian Andrzej Siewior < sebastian at breakpoint dot cc >
10655ff1a1SSrujanaChalla  */
11655ff1a1SSrujanaChalla 
12655ff1a1SSrujanaChalla #include <crypto/hmac.h>
13655ff1a1SSrujanaChalla #include <crypto/md5.h>
14a24d22b2SEric Biggers #include <crypto/sha1.h>
15a24d22b2SEric Biggers #include <crypto/sha2.h>
160c3dc787SHerbert Xu #include <linux/device.h>
170c3dc787SHerbert Xu #include <linux/dma-mapping.h>
18655ff1a1SSrujanaChalla 
19655ff1a1SSrujanaChalla #include "cesa.h"
20655ff1a1SSrujanaChalla 
21655ff1a1SSrujanaChalla struct mv_cesa_ahash_dma_iter {
22655ff1a1SSrujanaChalla 	struct mv_cesa_dma_iter base;
23655ff1a1SSrujanaChalla 	struct mv_cesa_sg_dma_iter src;
24655ff1a1SSrujanaChalla };
25655ff1a1SSrujanaChalla 
26655ff1a1SSrujanaChalla static inline void
mv_cesa_ahash_req_iter_init(struct mv_cesa_ahash_dma_iter * iter,struct ahash_request * req)27655ff1a1SSrujanaChalla mv_cesa_ahash_req_iter_init(struct mv_cesa_ahash_dma_iter *iter,
28655ff1a1SSrujanaChalla 			    struct ahash_request *req)
29655ff1a1SSrujanaChalla {
30655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
31655ff1a1SSrujanaChalla 	unsigned int len = req->nbytes + creq->cache_ptr;
32655ff1a1SSrujanaChalla 
33655ff1a1SSrujanaChalla 	if (!creq->last_req)
34655ff1a1SSrujanaChalla 		len &= ~CESA_HASH_BLOCK_SIZE_MSK;
35655ff1a1SSrujanaChalla 
36655ff1a1SSrujanaChalla 	mv_cesa_req_dma_iter_init(&iter->base, len);
37655ff1a1SSrujanaChalla 	mv_cesa_sg_dma_iter_init(&iter->src, req->src, DMA_TO_DEVICE);
38655ff1a1SSrujanaChalla 	iter->src.op_offset = creq->cache_ptr;
39655ff1a1SSrujanaChalla }
40655ff1a1SSrujanaChalla 
41655ff1a1SSrujanaChalla static inline bool
mv_cesa_ahash_req_iter_next_op(struct mv_cesa_ahash_dma_iter * iter)42655ff1a1SSrujanaChalla mv_cesa_ahash_req_iter_next_op(struct mv_cesa_ahash_dma_iter *iter)
43655ff1a1SSrujanaChalla {
44655ff1a1SSrujanaChalla 	iter->src.op_offset = 0;
45655ff1a1SSrujanaChalla 
46655ff1a1SSrujanaChalla 	return mv_cesa_req_dma_iter_next_op(&iter->base);
47655ff1a1SSrujanaChalla }
48655ff1a1SSrujanaChalla 
49655ff1a1SSrujanaChalla static inline int
mv_cesa_ahash_dma_alloc_cache(struct mv_cesa_ahash_dma_req * req,gfp_t flags)50655ff1a1SSrujanaChalla mv_cesa_ahash_dma_alloc_cache(struct mv_cesa_ahash_dma_req *req, gfp_t flags)
51655ff1a1SSrujanaChalla {
52655ff1a1SSrujanaChalla 	req->cache = dma_pool_alloc(cesa_dev->dma->cache_pool, flags,
53655ff1a1SSrujanaChalla 				    &req->cache_dma);
54655ff1a1SSrujanaChalla 	if (!req->cache)
55655ff1a1SSrujanaChalla 		return -ENOMEM;
56655ff1a1SSrujanaChalla 
57655ff1a1SSrujanaChalla 	return 0;
58655ff1a1SSrujanaChalla }
59655ff1a1SSrujanaChalla 
60655ff1a1SSrujanaChalla static inline void
mv_cesa_ahash_dma_free_cache(struct mv_cesa_ahash_dma_req * req)61655ff1a1SSrujanaChalla mv_cesa_ahash_dma_free_cache(struct mv_cesa_ahash_dma_req *req)
62655ff1a1SSrujanaChalla {
63655ff1a1SSrujanaChalla 	if (!req->cache)
64655ff1a1SSrujanaChalla 		return;
65655ff1a1SSrujanaChalla 
66655ff1a1SSrujanaChalla 	dma_pool_free(cesa_dev->dma->cache_pool, req->cache,
67655ff1a1SSrujanaChalla 		      req->cache_dma);
68655ff1a1SSrujanaChalla }
69655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_alloc_padding(struct mv_cesa_ahash_dma_req * req,gfp_t flags)70655ff1a1SSrujanaChalla static int mv_cesa_ahash_dma_alloc_padding(struct mv_cesa_ahash_dma_req *req,
71655ff1a1SSrujanaChalla 					   gfp_t flags)
72655ff1a1SSrujanaChalla {
73655ff1a1SSrujanaChalla 	if (req->padding)
74655ff1a1SSrujanaChalla 		return 0;
75655ff1a1SSrujanaChalla 
76655ff1a1SSrujanaChalla 	req->padding = dma_pool_alloc(cesa_dev->dma->padding_pool, flags,
77655ff1a1SSrujanaChalla 				      &req->padding_dma);
78655ff1a1SSrujanaChalla 	if (!req->padding)
79655ff1a1SSrujanaChalla 		return -ENOMEM;
80655ff1a1SSrujanaChalla 
81655ff1a1SSrujanaChalla 	return 0;
82655ff1a1SSrujanaChalla }
83655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_free_padding(struct mv_cesa_ahash_dma_req * req)84655ff1a1SSrujanaChalla static void mv_cesa_ahash_dma_free_padding(struct mv_cesa_ahash_dma_req *req)
85655ff1a1SSrujanaChalla {
86655ff1a1SSrujanaChalla 	if (!req->padding)
87655ff1a1SSrujanaChalla 		return;
88655ff1a1SSrujanaChalla 
89655ff1a1SSrujanaChalla 	dma_pool_free(cesa_dev->dma->padding_pool, req->padding,
90655ff1a1SSrujanaChalla 		      req->padding_dma);
91655ff1a1SSrujanaChalla 	req->padding = NULL;
92655ff1a1SSrujanaChalla }
93655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_last_cleanup(struct ahash_request * req)94655ff1a1SSrujanaChalla static inline void mv_cesa_ahash_dma_last_cleanup(struct ahash_request *req)
95655ff1a1SSrujanaChalla {
96655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
97655ff1a1SSrujanaChalla 
98655ff1a1SSrujanaChalla 	mv_cesa_ahash_dma_free_padding(&creq->req.dma);
99655ff1a1SSrujanaChalla }
100655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_cleanup(struct ahash_request * req)101655ff1a1SSrujanaChalla static inline void mv_cesa_ahash_dma_cleanup(struct ahash_request *req)
102655ff1a1SSrujanaChalla {
103655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
104655ff1a1SSrujanaChalla 
105655ff1a1SSrujanaChalla 	dma_unmap_sg(cesa_dev->dev, req->src, creq->src_nents, DMA_TO_DEVICE);
106655ff1a1SSrujanaChalla 	mv_cesa_ahash_dma_free_cache(&creq->req.dma);
107655ff1a1SSrujanaChalla 	mv_cesa_dma_cleanup(&creq->base);
108655ff1a1SSrujanaChalla }
109655ff1a1SSrujanaChalla 
mv_cesa_ahash_cleanup(struct ahash_request * req)110655ff1a1SSrujanaChalla static inline void mv_cesa_ahash_cleanup(struct ahash_request *req)
111655ff1a1SSrujanaChalla {
112655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
113655ff1a1SSrujanaChalla 
114655ff1a1SSrujanaChalla 	if (mv_cesa_req_get_type(&creq->base) == CESA_DMA_REQ)
115655ff1a1SSrujanaChalla 		mv_cesa_ahash_dma_cleanup(req);
116655ff1a1SSrujanaChalla }
117655ff1a1SSrujanaChalla 
mv_cesa_ahash_last_cleanup(struct ahash_request * req)118655ff1a1SSrujanaChalla static void mv_cesa_ahash_last_cleanup(struct ahash_request *req)
119655ff1a1SSrujanaChalla {
120655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
121655ff1a1SSrujanaChalla 
122655ff1a1SSrujanaChalla 	if (mv_cesa_req_get_type(&creq->base) == CESA_DMA_REQ)
123655ff1a1SSrujanaChalla 		mv_cesa_ahash_dma_last_cleanup(req);
124655ff1a1SSrujanaChalla }
125655ff1a1SSrujanaChalla 
mv_cesa_ahash_pad_len(struct mv_cesa_ahash_req * creq)126655ff1a1SSrujanaChalla static int mv_cesa_ahash_pad_len(struct mv_cesa_ahash_req *creq)
127655ff1a1SSrujanaChalla {
128655ff1a1SSrujanaChalla 	unsigned int index, padlen;
129655ff1a1SSrujanaChalla 
130655ff1a1SSrujanaChalla 	index = creq->len & CESA_HASH_BLOCK_SIZE_MSK;
131655ff1a1SSrujanaChalla 	padlen = (index < 56) ? (56 - index) : (64 + 56 - index);
132655ff1a1SSrujanaChalla 
133655ff1a1SSrujanaChalla 	return padlen;
134655ff1a1SSrujanaChalla }
135655ff1a1SSrujanaChalla 
mv_cesa_ahash_pad_req(struct mv_cesa_ahash_req * creq,u8 * buf)136655ff1a1SSrujanaChalla static int mv_cesa_ahash_pad_req(struct mv_cesa_ahash_req *creq, u8 *buf)
137655ff1a1SSrujanaChalla {
138655ff1a1SSrujanaChalla 	unsigned int padlen;
139655ff1a1SSrujanaChalla 
140655ff1a1SSrujanaChalla 	buf[0] = 0x80;
141655ff1a1SSrujanaChalla 	/* Pad out to 56 mod 64 */
142655ff1a1SSrujanaChalla 	padlen = mv_cesa_ahash_pad_len(creq);
143655ff1a1SSrujanaChalla 	memset(buf + 1, 0, padlen - 1);
144655ff1a1SSrujanaChalla 
145655ff1a1SSrujanaChalla 	if (creq->algo_le) {
146655ff1a1SSrujanaChalla 		__le64 bits = cpu_to_le64(creq->len << 3);
147655ff1a1SSrujanaChalla 
148655ff1a1SSrujanaChalla 		memcpy(buf + padlen, &bits, sizeof(bits));
149655ff1a1SSrujanaChalla 	} else {
150655ff1a1SSrujanaChalla 		__be64 bits = cpu_to_be64(creq->len << 3);
151655ff1a1SSrujanaChalla 
152655ff1a1SSrujanaChalla 		memcpy(buf + padlen, &bits, sizeof(bits));
153655ff1a1SSrujanaChalla 	}
154655ff1a1SSrujanaChalla 
155655ff1a1SSrujanaChalla 	return padlen + 8;
156655ff1a1SSrujanaChalla }
157655ff1a1SSrujanaChalla 
mv_cesa_ahash_std_step(struct ahash_request * req)158655ff1a1SSrujanaChalla static void mv_cesa_ahash_std_step(struct ahash_request *req)
159655ff1a1SSrujanaChalla {
160655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
161655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_std_req *sreq = &creq->req.std;
162655ff1a1SSrujanaChalla 	struct mv_cesa_engine *engine = creq->base.engine;
163655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx *op;
164655ff1a1SSrujanaChalla 	unsigned int new_cache_ptr = 0;
165655ff1a1SSrujanaChalla 	u32 frag_mode;
166655ff1a1SSrujanaChalla 	size_t  len;
167655ff1a1SSrujanaChalla 	unsigned int digsize;
168655ff1a1SSrujanaChalla 	int i;
169655ff1a1SSrujanaChalla 
170655ff1a1SSrujanaChalla 	mv_cesa_adjust_op(engine, &creq->op_tmpl);
171c114cf7fSHerbert Xu 	if (engine->pool)
172c114cf7fSHerbert Xu 		memcpy(engine->sram_pool, &creq->op_tmpl,
173c114cf7fSHerbert Xu 		       sizeof(creq->op_tmpl));
174c114cf7fSHerbert Xu 	else
175c114cf7fSHerbert Xu 		memcpy_toio(engine->sram, &creq->op_tmpl,
176c114cf7fSHerbert Xu 			    sizeof(creq->op_tmpl));
177655ff1a1SSrujanaChalla 
178655ff1a1SSrujanaChalla 	if (!sreq->offset) {
179655ff1a1SSrujanaChalla 		digsize = crypto_ahash_digestsize(crypto_ahash_reqtfm(req));
180655ff1a1SSrujanaChalla 		for (i = 0; i < digsize / 4; i++)
181655ff1a1SSrujanaChalla 			writel_relaxed(creq->state[i],
182655ff1a1SSrujanaChalla 				       engine->regs + CESA_IVDIG(i));
183655ff1a1SSrujanaChalla 	}
184655ff1a1SSrujanaChalla 
185c114cf7fSHerbert Xu 	if (creq->cache_ptr) {
186c114cf7fSHerbert Xu 		if (engine->pool)
187c114cf7fSHerbert Xu 			memcpy(engine->sram_pool + CESA_SA_DATA_SRAM_OFFSET,
188c114cf7fSHerbert Xu 			       creq->cache, creq->cache_ptr);
189c114cf7fSHerbert Xu 		else
190655ff1a1SSrujanaChalla 			memcpy_toio(engine->sram + CESA_SA_DATA_SRAM_OFFSET,
191655ff1a1SSrujanaChalla 				    creq->cache, creq->cache_ptr);
192c114cf7fSHerbert Xu 	}
193655ff1a1SSrujanaChalla 
194655ff1a1SSrujanaChalla 	len = min_t(size_t, req->nbytes + creq->cache_ptr - sreq->offset,
195655ff1a1SSrujanaChalla 		    CESA_SA_SRAM_PAYLOAD_SIZE);
196655ff1a1SSrujanaChalla 
197655ff1a1SSrujanaChalla 	if (!creq->last_req) {
198655ff1a1SSrujanaChalla 		new_cache_ptr = len & CESA_HASH_BLOCK_SIZE_MSK;
199655ff1a1SSrujanaChalla 		len &= ~CESA_HASH_BLOCK_SIZE_MSK;
200655ff1a1SSrujanaChalla 	}
201655ff1a1SSrujanaChalla 
202655ff1a1SSrujanaChalla 	if (len - creq->cache_ptr)
203c114cf7fSHerbert Xu 		sreq->offset += mv_cesa_sg_copy_to_sram(
204c114cf7fSHerbert Xu 			engine, req->src, creq->src_nents,
205c114cf7fSHerbert Xu 			CESA_SA_DATA_SRAM_OFFSET + creq->cache_ptr,
206c114cf7fSHerbert Xu 			len - creq->cache_ptr, sreq->offset);
207655ff1a1SSrujanaChalla 
208655ff1a1SSrujanaChalla 	op = &creq->op_tmpl;
209655ff1a1SSrujanaChalla 
210655ff1a1SSrujanaChalla 	frag_mode = mv_cesa_get_op_cfg(op) & CESA_SA_DESC_CFG_FRAG_MSK;
211655ff1a1SSrujanaChalla 
212655ff1a1SSrujanaChalla 	if (creq->last_req && sreq->offset == req->nbytes &&
213655ff1a1SSrujanaChalla 	    creq->len <= CESA_SA_DESC_MAC_SRC_TOTAL_LEN_MAX) {
214655ff1a1SSrujanaChalla 		if (frag_mode == CESA_SA_DESC_CFG_FIRST_FRAG)
215655ff1a1SSrujanaChalla 			frag_mode = CESA_SA_DESC_CFG_NOT_FRAG;
216655ff1a1SSrujanaChalla 		else if (frag_mode == CESA_SA_DESC_CFG_MID_FRAG)
217655ff1a1SSrujanaChalla 			frag_mode = CESA_SA_DESC_CFG_LAST_FRAG;
218655ff1a1SSrujanaChalla 	}
219655ff1a1SSrujanaChalla 
220655ff1a1SSrujanaChalla 	if (frag_mode == CESA_SA_DESC_CFG_NOT_FRAG ||
221655ff1a1SSrujanaChalla 	    frag_mode == CESA_SA_DESC_CFG_LAST_FRAG) {
222655ff1a1SSrujanaChalla 		if (len &&
223655ff1a1SSrujanaChalla 		    creq->len <= CESA_SA_DESC_MAC_SRC_TOTAL_LEN_MAX) {
224655ff1a1SSrujanaChalla 			mv_cesa_set_mac_op_total_len(op, creq->len);
225655ff1a1SSrujanaChalla 		} else {
226655ff1a1SSrujanaChalla 			int trailerlen = mv_cesa_ahash_pad_len(creq) + 8;
227655ff1a1SSrujanaChalla 
228655ff1a1SSrujanaChalla 			if (len + trailerlen > CESA_SA_SRAM_PAYLOAD_SIZE) {
229655ff1a1SSrujanaChalla 				len &= CESA_HASH_BLOCK_SIZE_MSK;
230655ff1a1SSrujanaChalla 				new_cache_ptr = 64 - trailerlen;
231c114cf7fSHerbert Xu 				if (engine->pool)
232c114cf7fSHerbert Xu 					memcpy(creq->cache,
233c114cf7fSHerbert Xu 					       engine->sram_pool +
234c114cf7fSHerbert Xu 					       CESA_SA_DATA_SRAM_OFFSET + len,
235c114cf7fSHerbert Xu 					       new_cache_ptr);
236c114cf7fSHerbert Xu 				else
237655ff1a1SSrujanaChalla 					memcpy_fromio(creq->cache,
238655ff1a1SSrujanaChalla 						      engine->sram +
239c114cf7fSHerbert Xu 						      CESA_SA_DATA_SRAM_OFFSET +
240c114cf7fSHerbert Xu 						      len,
241655ff1a1SSrujanaChalla 						      new_cache_ptr);
242655ff1a1SSrujanaChalla 			} else {
243e62291c1SHerbert Xu 				i = mv_cesa_ahash_pad_req(creq, creq->cache);
244e62291c1SHerbert Xu 				len += i;
245c114cf7fSHerbert Xu 				if (engine->pool)
246c114cf7fSHerbert Xu 					memcpy(engine->sram_pool + len +
247c114cf7fSHerbert Xu 					       CESA_SA_DATA_SRAM_OFFSET,
248c114cf7fSHerbert Xu 					       creq->cache, i);
249c114cf7fSHerbert Xu 				else
250e62291c1SHerbert Xu 					memcpy_toio(engine->sram + len +
251e62291c1SHerbert Xu 						    CESA_SA_DATA_SRAM_OFFSET,
252e62291c1SHerbert Xu 						    creq->cache, i);
253655ff1a1SSrujanaChalla 			}
254655ff1a1SSrujanaChalla 
255655ff1a1SSrujanaChalla 			if (frag_mode == CESA_SA_DESC_CFG_LAST_FRAG)
256655ff1a1SSrujanaChalla 				frag_mode = CESA_SA_DESC_CFG_MID_FRAG;
257655ff1a1SSrujanaChalla 			else
258655ff1a1SSrujanaChalla 				frag_mode = CESA_SA_DESC_CFG_FIRST_FRAG;
259655ff1a1SSrujanaChalla 		}
260655ff1a1SSrujanaChalla 	}
261655ff1a1SSrujanaChalla 
262655ff1a1SSrujanaChalla 	mv_cesa_set_mac_op_frag_len(op, len);
263655ff1a1SSrujanaChalla 	mv_cesa_update_op_cfg(op, frag_mode, CESA_SA_DESC_CFG_FRAG_MSK);
264655ff1a1SSrujanaChalla 
265655ff1a1SSrujanaChalla 	/* FIXME: only update enc_len field */
266c114cf7fSHerbert Xu 	if (engine->pool)
267c114cf7fSHerbert Xu 		memcpy(engine->sram_pool, op, sizeof(*op));
268c114cf7fSHerbert Xu 	else
269655ff1a1SSrujanaChalla 		memcpy_toio(engine->sram, op, sizeof(*op));
270655ff1a1SSrujanaChalla 
271655ff1a1SSrujanaChalla 	if (frag_mode == CESA_SA_DESC_CFG_FIRST_FRAG)
272655ff1a1SSrujanaChalla 		mv_cesa_update_op_cfg(op, CESA_SA_DESC_CFG_MID_FRAG,
273655ff1a1SSrujanaChalla 				      CESA_SA_DESC_CFG_FRAG_MSK);
274655ff1a1SSrujanaChalla 
275655ff1a1SSrujanaChalla 	creq->cache_ptr = new_cache_ptr;
276655ff1a1SSrujanaChalla 
277655ff1a1SSrujanaChalla 	mv_cesa_set_int_mask(engine, CESA_SA_INT_ACCEL0_DONE);
278655ff1a1SSrujanaChalla 	writel_relaxed(CESA_SA_CFG_PARA_DIS, engine->regs + CESA_SA_CFG);
279655ff1a1SSrujanaChalla 	WARN_ON(readl(engine->regs + CESA_SA_CMD) &
280655ff1a1SSrujanaChalla 		CESA_SA_CMD_EN_CESA_SA_ACCL0);
281655ff1a1SSrujanaChalla 	writel(CESA_SA_CMD_EN_CESA_SA_ACCL0, engine->regs + CESA_SA_CMD);
282655ff1a1SSrujanaChalla }
283655ff1a1SSrujanaChalla 
mv_cesa_ahash_std_process(struct ahash_request * req,u32 status)284655ff1a1SSrujanaChalla static int mv_cesa_ahash_std_process(struct ahash_request *req, u32 status)
285655ff1a1SSrujanaChalla {
286655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
287655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_std_req *sreq = &creq->req.std;
288655ff1a1SSrujanaChalla 
289655ff1a1SSrujanaChalla 	if (sreq->offset < (req->nbytes - creq->cache_ptr))
290655ff1a1SSrujanaChalla 		return -EINPROGRESS;
291655ff1a1SSrujanaChalla 
292655ff1a1SSrujanaChalla 	return 0;
293655ff1a1SSrujanaChalla }
294655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_prepare(struct ahash_request * req)295655ff1a1SSrujanaChalla static inline void mv_cesa_ahash_dma_prepare(struct ahash_request *req)
296655ff1a1SSrujanaChalla {
297655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
298655ff1a1SSrujanaChalla 	struct mv_cesa_req *basereq = &creq->base;
299655ff1a1SSrujanaChalla 
300655ff1a1SSrujanaChalla 	mv_cesa_dma_prepare(basereq, basereq->engine);
301655ff1a1SSrujanaChalla }
302655ff1a1SSrujanaChalla 
mv_cesa_ahash_std_prepare(struct ahash_request * req)303655ff1a1SSrujanaChalla static void mv_cesa_ahash_std_prepare(struct ahash_request *req)
304655ff1a1SSrujanaChalla {
305655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
306655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_std_req *sreq = &creq->req.std;
307655ff1a1SSrujanaChalla 
308655ff1a1SSrujanaChalla 	sreq->offset = 0;
309655ff1a1SSrujanaChalla }
310655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_step(struct ahash_request * req)311655ff1a1SSrujanaChalla static void mv_cesa_ahash_dma_step(struct ahash_request *req)
312655ff1a1SSrujanaChalla {
313655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
314655ff1a1SSrujanaChalla 	struct mv_cesa_req *base = &creq->base;
315655ff1a1SSrujanaChalla 
316655ff1a1SSrujanaChalla 	/* We must explicitly set the digest state. */
317655ff1a1SSrujanaChalla 	if (base->chain.first->flags & CESA_TDMA_SET_STATE) {
318655ff1a1SSrujanaChalla 		struct mv_cesa_engine *engine = base->engine;
319655ff1a1SSrujanaChalla 		int i;
320655ff1a1SSrujanaChalla 
321655ff1a1SSrujanaChalla 		/* Set the hash state in the IVDIG regs. */
322655ff1a1SSrujanaChalla 		for (i = 0; i < ARRAY_SIZE(creq->state); i++)
323655ff1a1SSrujanaChalla 			writel_relaxed(creq->state[i], engine->regs +
324655ff1a1SSrujanaChalla 				       CESA_IVDIG(i));
325655ff1a1SSrujanaChalla 	}
326655ff1a1SSrujanaChalla 
327655ff1a1SSrujanaChalla 	mv_cesa_dma_step(base);
328655ff1a1SSrujanaChalla }
329655ff1a1SSrujanaChalla 
mv_cesa_ahash_step(struct crypto_async_request * req)330655ff1a1SSrujanaChalla static void mv_cesa_ahash_step(struct crypto_async_request *req)
331655ff1a1SSrujanaChalla {
332655ff1a1SSrujanaChalla 	struct ahash_request *ahashreq = ahash_request_cast(req);
333655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(ahashreq);
334655ff1a1SSrujanaChalla 
335655ff1a1SSrujanaChalla 	if (mv_cesa_req_get_type(&creq->base) == CESA_DMA_REQ)
336655ff1a1SSrujanaChalla 		mv_cesa_ahash_dma_step(ahashreq);
337655ff1a1SSrujanaChalla 	else
338655ff1a1SSrujanaChalla 		mv_cesa_ahash_std_step(ahashreq);
339655ff1a1SSrujanaChalla }
340655ff1a1SSrujanaChalla 
mv_cesa_ahash_process(struct crypto_async_request * req,u32 status)341655ff1a1SSrujanaChalla static int mv_cesa_ahash_process(struct crypto_async_request *req, u32 status)
342655ff1a1SSrujanaChalla {
343655ff1a1SSrujanaChalla 	struct ahash_request *ahashreq = ahash_request_cast(req);
344655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(ahashreq);
345655ff1a1SSrujanaChalla 
346655ff1a1SSrujanaChalla 	if (mv_cesa_req_get_type(&creq->base) == CESA_DMA_REQ)
347655ff1a1SSrujanaChalla 		return mv_cesa_dma_process(&creq->base, status);
348655ff1a1SSrujanaChalla 
349655ff1a1SSrujanaChalla 	return mv_cesa_ahash_std_process(ahashreq, status);
350655ff1a1SSrujanaChalla }
351655ff1a1SSrujanaChalla 
mv_cesa_ahash_complete(struct crypto_async_request * req)352655ff1a1SSrujanaChalla static void mv_cesa_ahash_complete(struct crypto_async_request *req)
353655ff1a1SSrujanaChalla {
354655ff1a1SSrujanaChalla 	struct ahash_request *ahashreq = ahash_request_cast(req);
355655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(ahashreq);
356655ff1a1SSrujanaChalla 	struct mv_cesa_engine *engine = creq->base.engine;
357655ff1a1SSrujanaChalla 	unsigned int digsize;
358655ff1a1SSrujanaChalla 	int i;
359655ff1a1SSrujanaChalla 
360655ff1a1SSrujanaChalla 	digsize = crypto_ahash_digestsize(crypto_ahash_reqtfm(ahashreq));
361655ff1a1SSrujanaChalla 
362655ff1a1SSrujanaChalla 	if (mv_cesa_req_get_type(&creq->base) == CESA_DMA_REQ &&
363655ff1a1SSrujanaChalla 	    (creq->base.chain.last->flags & CESA_TDMA_TYPE_MSK) ==
364655ff1a1SSrujanaChalla 	     CESA_TDMA_RESULT) {
365655ff1a1SSrujanaChalla 		__le32 *data = NULL;
366655ff1a1SSrujanaChalla 
367655ff1a1SSrujanaChalla 		/*
368655ff1a1SSrujanaChalla 		 * Result is already in the correct endianness when the SA is
369655ff1a1SSrujanaChalla 		 * used
370655ff1a1SSrujanaChalla 		 */
371655ff1a1SSrujanaChalla 		data = creq->base.chain.last->op->ctx.hash.hash;
372655ff1a1SSrujanaChalla 		for (i = 0; i < digsize / 4; i++)
373e62291c1SHerbert Xu 			creq->state[i] = le32_to_cpu(data[i]);
374655ff1a1SSrujanaChalla 
375655ff1a1SSrujanaChalla 		memcpy(ahashreq->result, data, digsize);
376655ff1a1SSrujanaChalla 	} else {
377655ff1a1SSrujanaChalla 		for (i = 0; i < digsize / 4; i++)
378655ff1a1SSrujanaChalla 			creq->state[i] = readl_relaxed(engine->regs +
379655ff1a1SSrujanaChalla 						       CESA_IVDIG(i));
380655ff1a1SSrujanaChalla 		if (creq->last_req) {
381655ff1a1SSrujanaChalla 			/*
382655ff1a1SSrujanaChalla 			 * Hardware's MD5 digest is in little endian format, but
383655ff1a1SSrujanaChalla 			 * SHA in big endian format
384655ff1a1SSrujanaChalla 			 */
385655ff1a1SSrujanaChalla 			if (creq->algo_le) {
386655ff1a1SSrujanaChalla 				__le32 *result = (void *)ahashreq->result;
387655ff1a1SSrujanaChalla 
388655ff1a1SSrujanaChalla 				for (i = 0; i < digsize / 4; i++)
389655ff1a1SSrujanaChalla 					result[i] = cpu_to_le32(creq->state[i]);
390655ff1a1SSrujanaChalla 			} else {
391655ff1a1SSrujanaChalla 				__be32 *result = (void *)ahashreq->result;
392655ff1a1SSrujanaChalla 
393655ff1a1SSrujanaChalla 				for (i = 0; i < digsize / 4; i++)
394655ff1a1SSrujanaChalla 					result[i] = cpu_to_be32(creq->state[i]);
395655ff1a1SSrujanaChalla 			}
396655ff1a1SSrujanaChalla 		}
397655ff1a1SSrujanaChalla 	}
398655ff1a1SSrujanaChalla 
399655ff1a1SSrujanaChalla 	atomic_sub(ahashreq->nbytes, &engine->load);
400655ff1a1SSrujanaChalla }
401655ff1a1SSrujanaChalla 
mv_cesa_ahash_prepare(struct crypto_async_request * req,struct mv_cesa_engine * engine)402655ff1a1SSrujanaChalla static void mv_cesa_ahash_prepare(struct crypto_async_request *req,
403655ff1a1SSrujanaChalla 				  struct mv_cesa_engine *engine)
404655ff1a1SSrujanaChalla {
405655ff1a1SSrujanaChalla 	struct ahash_request *ahashreq = ahash_request_cast(req);
406655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(ahashreq);
407655ff1a1SSrujanaChalla 
408655ff1a1SSrujanaChalla 	creq->base.engine = engine;
409655ff1a1SSrujanaChalla 
410655ff1a1SSrujanaChalla 	if (mv_cesa_req_get_type(&creq->base) == CESA_DMA_REQ)
411655ff1a1SSrujanaChalla 		mv_cesa_ahash_dma_prepare(ahashreq);
412655ff1a1SSrujanaChalla 	else
413655ff1a1SSrujanaChalla 		mv_cesa_ahash_std_prepare(ahashreq);
414655ff1a1SSrujanaChalla }
415655ff1a1SSrujanaChalla 
mv_cesa_ahash_req_cleanup(struct crypto_async_request * req)416655ff1a1SSrujanaChalla static void mv_cesa_ahash_req_cleanup(struct crypto_async_request *req)
417655ff1a1SSrujanaChalla {
418655ff1a1SSrujanaChalla 	struct ahash_request *ahashreq = ahash_request_cast(req);
419655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(ahashreq);
420655ff1a1SSrujanaChalla 
421655ff1a1SSrujanaChalla 	if (creq->last_req)
422655ff1a1SSrujanaChalla 		mv_cesa_ahash_last_cleanup(ahashreq);
423655ff1a1SSrujanaChalla 
424655ff1a1SSrujanaChalla 	mv_cesa_ahash_cleanup(ahashreq);
425655ff1a1SSrujanaChalla 
426655ff1a1SSrujanaChalla 	if (creq->cache_ptr)
427655ff1a1SSrujanaChalla 		sg_pcopy_to_buffer(ahashreq->src, creq->src_nents,
428655ff1a1SSrujanaChalla 				   creq->cache,
429655ff1a1SSrujanaChalla 				   creq->cache_ptr,
430655ff1a1SSrujanaChalla 				   ahashreq->nbytes - creq->cache_ptr);
431655ff1a1SSrujanaChalla }
432655ff1a1SSrujanaChalla 
433655ff1a1SSrujanaChalla static const struct mv_cesa_req_ops mv_cesa_ahash_req_ops = {
434655ff1a1SSrujanaChalla 	.step = mv_cesa_ahash_step,
435655ff1a1SSrujanaChalla 	.process = mv_cesa_ahash_process,
436655ff1a1SSrujanaChalla 	.cleanup = mv_cesa_ahash_req_cleanup,
437655ff1a1SSrujanaChalla 	.complete = mv_cesa_ahash_complete,
438655ff1a1SSrujanaChalla };
439655ff1a1SSrujanaChalla 
mv_cesa_ahash_init(struct ahash_request * req,struct mv_cesa_op_ctx * tmpl,bool algo_le)440655ff1a1SSrujanaChalla static void mv_cesa_ahash_init(struct ahash_request *req,
441655ff1a1SSrujanaChalla 			      struct mv_cesa_op_ctx *tmpl, bool algo_le)
442655ff1a1SSrujanaChalla {
443655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
444655ff1a1SSrujanaChalla 
445655ff1a1SSrujanaChalla 	memset(creq, 0, sizeof(*creq));
446655ff1a1SSrujanaChalla 	mv_cesa_update_op_cfg(tmpl,
447655ff1a1SSrujanaChalla 			      CESA_SA_DESC_CFG_OP_MAC_ONLY |
448655ff1a1SSrujanaChalla 			      CESA_SA_DESC_CFG_FIRST_FRAG,
449655ff1a1SSrujanaChalla 			      CESA_SA_DESC_CFG_OP_MSK |
450655ff1a1SSrujanaChalla 			      CESA_SA_DESC_CFG_FRAG_MSK);
451655ff1a1SSrujanaChalla 	mv_cesa_set_mac_op_total_len(tmpl, 0);
452655ff1a1SSrujanaChalla 	mv_cesa_set_mac_op_frag_len(tmpl, 0);
453655ff1a1SSrujanaChalla 	creq->op_tmpl = *tmpl;
454655ff1a1SSrujanaChalla 	creq->len = 0;
455655ff1a1SSrujanaChalla 	creq->algo_le = algo_le;
456655ff1a1SSrujanaChalla }
457655ff1a1SSrujanaChalla 
mv_cesa_ahash_cra_init(struct crypto_tfm * tfm)458655ff1a1SSrujanaChalla static inline int mv_cesa_ahash_cra_init(struct crypto_tfm *tfm)
459655ff1a1SSrujanaChalla {
460655ff1a1SSrujanaChalla 	struct mv_cesa_hash_ctx *ctx = crypto_tfm_ctx(tfm);
461655ff1a1SSrujanaChalla 
462655ff1a1SSrujanaChalla 	ctx->base.ops = &mv_cesa_ahash_req_ops;
463655ff1a1SSrujanaChalla 
464655ff1a1SSrujanaChalla 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
465655ff1a1SSrujanaChalla 				 sizeof(struct mv_cesa_ahash_req));
466655ff1a1SSrujanaChalla 	return 0;
467655ff1a1SSrujanaChalla }
468655ff1a1SSrujanaChalla 
mv_cesa_ahash_cache_req(struct ahash_request * req)469655ff1a1SSrujanaChalla static bool mv_cesa_ahash_cache_req(struct ahash_request *req)
470655ff1a1SSrujanaChalla {
471655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
472655ff1a1SSrujanaChalla 	bool cached = false;
473655ff1a1SSrujanaChalla 
474655ff1a1SSrujanaChalla 	if (creq->cache_ptr + req->nbytes < CESA_MAX_HASH_BLOCK_SIZE &&
475655ff1a1SSrujanaChalla 	    !creq->last_req) {
476655ff1a1SSrujanaChalla 		cached = true;
477655ff1a1SSrujanaChalla 
478655ff1a1SSrujanaChalla 		if (!req->nbytes)
479655ff1a1SSrujanaChalla 			return cached;
480655ff1a1SSrujanaChalla 
481655ff1a1SSrujanaChalla 		sg_pcopy_to_buffer(req->src, creq->src_nents,
482655ff1a1SSrujanaChalla 				   creq->cache + creq->cache_ptr,
483655ff1a1SSrujanaChalla 				   req->nbytes, 0);
484655ff1a1SSrujanaChalla 
485655ff1a1SSrujanaChalla 		creq->cache_ptr += req->nbytes;
486655ff1a1SSrujanaChalla 	}
487655ff1a1SSrujanaChalla 
488655ff1a1SSrujanaChalla 	return cached;
489655ff1a1SSrujanaChalla }
490655ff1a1SSrujanaChalla 
491655ff1a1SSrujanaChalla static struct mv_cesa_op_ctx *
mv_cesa_dma_add_frag(struct mv_cesa_tdma_chain * chain,struct mv_cesa_op_ctx * tmpl,unsigned int frag_len,gfp_t flags)492655ff1a1SSrujanaChalla mv_cesa_dma_add_frag(struct mv_cesa_tdma_chain *chain,
493655ff1a1SSrujanaChalla 		     struct mv_cesa_op_ctx *tmpl, unsigned int frag_len,
494655ff1a1SSrujanaChalla 		     gfp_t flags)
495655ff1a1SSrujanaChalla {
496655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx *op;
497655ff1a1SSrujanaChalla 	int ret;
498655ff1a1SSrujanaChalla 
499655ff1a1SSrujanaChalla 	op = mv_cesa_dma_add_op(chain, tmpl, false, flags);
500655ff1a1SSrujanaChalla 	if (IS_ERR(op))
501655ff1a1SSrujanaChalla 		return op;
502655ff1a1SSrujanaChalla 
503655ff1a1SSrujanaChalla 	/* Set the operation block fragment length. */
504655ff1a1SSrujanaChalla 	mv_cesa_set_mac_op_frag_len(op, frag_len);
505655ff1a1SSrujanaChalla 
506655ff1a1SSrujanaChalla 	/* Append dummy desc to launch operation */
507655ff1a1SSrujanaChalla 	ret = mv_cesa_dma_add_dummy_launch(chain, flags);
508655ff1a1SSrujanaChalla 	if (ret)
509655ff1a1SSrujanaChalla 		return ERR_PTR(ret);
510655ff1a1SSrujanaChalla 
511655ff1a1SSrujanaChalla 	if (mv_cesa_mac_op_is_first_frag(tmpl))
512655ff1a1SSrujanaChalla 		mv_cesa_update_op_cfg(tmpl,
513655ff1a1SSrujanaChalla 				      CESA_SA_DESC_CFG_MID_FRAG,
514655ff1a1SSrujanaChalla 				      CESA_SA_DESC_CFG_FRAG_MSK);
515655ff1a1SSrujanaChalla 
516655ff1a1SSrujanaChalla 	return op;
517655ff1a1SSrujanaChalla }
518655ff1a1SSrujanaChalla 
519655ff1a1SSrujanaChalla static int
mv_cesa_ahash_dma_add_cache(struct mv_cesa_tdma_chain * chain,struct mv_cesa_ahash_req * creq,gfp_t flags)520655ff1a1SSrujanaChalla mv_cesa_ahash_dma_add_cache(struct mv_cesa_tdma_chain *chain,
521655ff1a1SSrujanaChalla 			    struct mv_cesa_ahash_req *creq,
522655ff1a1SSrujanaChalla 			    gfp_t flags)
523655ff1a1SSrujanaChalla {
524655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_dma_req *ahashdreq = &creq->req.dma;
525655ff1a1SSrujanaChalla 	int ret;
526655ff1a1SSrujanaChalla 
527655ff1a1SSrujanaChalla 	if (!creq->cache_ptr)
528655ff1a1SSrujanaChalla 		return 0;
529655ff1a1SSrujanaChalla 
530655ff1a1SSrujanaChalla 	ret = mv_cesa_ahash_dma_alloc_cache(ahashdreq, flags);
531655ff1a1SSrujanaChalla 	if (ret)
532655ff1a1SSrujanaChalla 		return ret;
533655ff1a1SSrujanaChalla 
534655ff1a1SSrujanaChalla 	memcpy(ahashdreq->cache, creq->cache, creq->cache_ptr);
535655ff1a1SSrujanaChalla 
536655ff1a1SSrujanaChalla 	return mv_cesa_dma_add_data_transfer(chain,
537655ff1a1SSrujanaChalla 					     CESA_SA_DATA_SRAM_OFFSET,
538655ff1a1SSrujanaChalla 					     ahashdreq->cache_dma,
539655ff1a1SSrujanaChalla 					     creq->cache_ptr,
540655ff1a1SSrujanaChalla 					     CESA_TDMA_DST_IN_SRAM,
541655ff1a1SSrujanaChalla 					     flags);
542655ff1a1SSrujanaChalla }
543655ff1a1SSrujanaChalla 
544655ff1a1SSrujanaChalla static struct mv_cesa_op_ctx *
mv_cesa_ahash_dma_last_req(struct mv_cesa_tdma_chain * chain,struct mv_cesa_ahash_dma_iter * dma_iter,struct mv_cesa_ahash_req * creq,unsigned int frag_len,gfp_t flags)545655ff1a1SSrujanaChalla mv_cesa_ahash_dma_last_req(struct mv_cesa_tdma_chain *chain,
546655ff1a1SSrujanaChalla 			   struct mv_cesa_ahash_dma_iter *dma_iter,
547655ff1a1SSrujanaChalla 			   struct mv_cesa_ahash_req *creq,
548655ff1a1SSrujanaChalla 			   unsigned int frag_len, gfp_t flags)
549655ff1a1SSrujanaChalla {
550655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_dma_req *ahashdreq = &creq->req.dma;
551655ff1a1SSrujanaChalla 	unsigned int len, trailerlen, padoff = 0;
552655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx *op;
553655ff1a1SSrujanaChalla 	int ret;
554655ff1a1SSrujanaChalla 
555655ff1a1SSrujanaChalla 	/*
556655ff1a1SSrujanaChalla 	 * If the transfer is smaller than our maximum length, and we have
557655ff1a1SSrujanaChalla 	 * some data outstanding, we can ask the engine to finish the hash.
558655ff1a1SSrujanaChalla 	 */
559655ff1a1SSrujanaChalla 	if (creq->len <= CESA_SA_DESC_MAC_SRC_TOTAL_LEN_MAX && frag_len) {
560655ff1a1SSrujanaChalla 		op = mv_cesa_dma_add_frag(chain, &creq->op_tmpl, frag_len,
561655ff1a1SSrujanaChalla 					  flags);
562655ff1a1SSrujanaChalla 		if (IS_ERR(op))
563655ff1a1SSrujanaChalla 			return op;
564655ff1a1SSrujanaChalla 
565655ff1a1SSrujanaChalla 		mv_cesa_set_mac_op_total_len(op, creq->len);
566655ff1a1SSrujanaChalla 		mv_cesa_update_op_cfg(op, mv_cesa_mac_op_is_first_frag(op) ?
567655ff1a1SSrujanaChalla 						CESA_SA_DESC_CFG_NOT_FRAG :
568655ff1a1SSrujanaChalla 						CESA_SA_DESC_CFG_LAST_FRAG,
569655ff1a1SSrujanaChalla 				      CESA_SA_DESC_CFG_FRAG_MSK);
570655ff1a1SSrujanaChalla 
571655ff1a1SSrujanaChalla 		ret = mv_cesa_dma_add_result_op(chain,
572655ff1a1SSrujanaChalla 						CESA_SA_CFG_SRAM_OFFSET,
573655ff1a1SSrujanaChalla 						CESA_SA_DATA_SRAM_OFFSET,
574655ff1a1SSrujanaChalla 						CESA_TDMA_SRC_IN_SRAM, flags);
575655ff1a1SSrujanaChalla 		if (ret)
576655ff1a1SSrujanaChalla 			return ERR_PTR(-ENOMEM);
577655ff1a1SSrujanaChalla 		return op;
578655ff1a1SSrujanaChalla 	}
579655ff1a1SSrujanaChalla 
580655ff1a1SSrujanaChalla 	/*
581655ff1a1SSrujanaChalla 	 * The request is longer than the engine can handle, or we have
582655ff1a1SSrujanaChalla 	 * no data outstanding. Manually generate the padding, adding it
583655ff1a1SSrujanaChalla 	 * as a "mid" fragment.
584655ff1a1SSrujanaChalla 	 */
585655ff1a1SSrujanaChalla 	ret = mv_cesa_ahash_dma_alloc_padding(ahashdreq, flags);
586655ff1a1SSrujanaChalla 	if (ret)
587655ff1a1SSrujanaChalla 		return ERR_PTR(ret);
588655ff1a1SSrujanaChalla 
589655ff1a1SSrujanaChalla 	trailerlen = mv_cesa_ahash_pad_req(creq, ahashdreq->padding);
590655ff1a1SSrujanaChalla 
591655ff1a1SSrujanaChalla 	len = min(CESA_SA_SRAM_PAYLOAD_SIZE - frag_len, trailerlen);
592655ff1a1SSrujanaChalla 	if (len) {
593655ff1a1SSrujanaChalla 		ret = mv_cesa_dma_add_data_transfer(chain,
594655ff1a1SSrujanaChalla 						CESA_SA_DATA_SRAM_OFFSET +
595655ff1a1SSrujanaChalla 						frag_len,
596655ff1a1SSrujanaChalla 						ahashdreq->padding_dma,
597655ff1a1SSrujanaChalla 						len, CESA_TDMA_DST_IN_SRAM,
598655ff1a1SSrujanaChalla 						flags);
599655ff1a1SSrujanaChalla 		if (ret)
600655ff1a1SSrujanaChalla 			return ERR_PTR(ret);
601655ff1a1SSrujanaChalla 
602655ff1a1SSrujanaChalla 		op = mv_cesa_dma_add_frag(chain, &creq->op_tmpl, frag_len + len,
603655ff1a1SSrujanaChalla 					  flags);
604655ff1a1SSrujanaChalla 		if (IS_ERR(op))
605655ff1a1SSrujanaChalla 			return op;
606655ff1a1SSrujanaChalla 
607655ff1a1SSrujanaChalla 		if (len == trailerlen)
608655ff1a1SSrujanaChalla 			return op;
609655ff1a1SSrujanaChalla 
610655ff1a1SSrujanaChalla 		padoff += len;
611655ff1a1SSrujanaChalla 	}
612655ff1a1SSrujanaChalla 
613655ff1a1SSrujanaChalla 	ret = mv_cesa_dma_add_data_transfer(chain,
614655ff1a1SSrujanaChalla 					    CESA_SA_DATA_SRAM_OFFSET,
615655ff1a1SSrujanaChalla 					    ahashdreq->padding_dma +
616655ff1a1SSrujanaChalla 					    padoff,
617655ff1a1SSrujanaChalla 					    trailerlen - padoff,
618655ff1a1SSrujanaChalla 					    CESA_TDMA_DST_IN_SRAM,
619655ff1a1SSrujanaChalla 					    flags);
620655ff1a1SSrujanaChalla 	if (ret)
621655ff1a1SSrujanaChalla 		return ERR_PTR(ret);
622655ff1a1SSrujanaChalla 
623655ff1a1SSrujanaChalla 	return mv_cesa_dma_add_frag(chain, &creq->op_tmpl, trailerlen - padoff,
624655ff1a1SSrujanaChalla 				    flags);
625655ff1a1SSrujanaChalla }
626655ff1a1SSrujanaChalla 
mv_cesa_ahash_dma_req_init(struct ahash_request * req)627655ff1a1SSrujanaChalla static int mv_cesa_ahash_dma_req_init(struct ahash_request *req)
628655ff1a1SSrujanaChalla {
629655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
630655ff1a1SSrujanaChalla 	gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
631655ff1a1SSrujanaChalla 		      GFP_KERNEL : GFP_ATOMIC;
632655ff1a1SSrujanaChalla 	struct mv_cesa_req *basereq = &creq->base;
633655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_dma_iter iter;
634655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx *op = NULL;
635655ff1a1SSrujanaChalla 	unsigned int frag_len;
636655ff1a1SSrujanaChalla 	bool set_state = false;
637655ff1a1SSrujanaChalla 	int ret;
638655ff1a1SSrujanaChalla 	u32 type;
639655ff1a1SSrujanaChalla 
640655ff1a1SSrujanaChalla 	basereq->chain.first = NULL;
641655ff1a1SSrujanaChalla 	basereq->chain.last = NULL;
642655ff1a1SSrujanaChalla 
643655ff1a1SSrujanaChalla 	if (!mv_cesa_mac_op_is_first_frag(&creq->op_tmpl))
644655ff1a1SSrujanaChalla 		set_state = true;
645655ff1a1SSrujanaChalla 
646655ff1a1SSrujanaChalla 	if (creq->src_nents) {
647655ff1a1SSrujanaChalla 		ret = dma_map_sg(cesa_dev->dev, req->src, creq->src_nents,
648655ff1a1SSrujanaChalla 				 DMA_TO_DEVICE);
649655ff1a1SSrujanaChalla 		if (!ret) {
650655ff1a1SSrujanaChalla 			ret = -ENOMEM;
651655ff1a1SSrujanaChalla 			goto err;
652655ff1a1SSrujanaChalla 		}
653655ff1a1SSrujanaChalla 	}
654655ff1a1SSrujanaChalla 
655655ff1a1SSrujanaChalla 	mv_cesa_tdma_desc_iter_init(&basereq->chain);
656655ff1a1SSrujanaChalla 	mv_cesa_ahash_req_iter_init(&iter, req);
657655ff1a1SSrujanaChalla 
658655ff1a1SSrujanaChalla 	/*
659655ff1a1SSrujanaChalla 	 * Add the cache (left-over data from a previous block) first.
660655ff1a1SSrujanaChalla 	 * This will never overflow the SRAM size.
661655ff1a1SSrujanaChalla 	 */
662655ff1a1SSrujanaChalla 	ret = mv_cesa_ahash_dma_add_cache(&basereq->chain, creq, flags);
663655ff1a1SSrujanaChalla 	if (ret)
664655ff1a1SSrujanaChalla 		goto err_free_tdma;
665655ff1a1SSrujanaChalla 
666655ff1a1SSrujanaChalla 	if (iter.src.sg) {
667655ff1a1SSrujanaChalla 		/*
668655ff1a1SSrujanaChalla 		 * Add all the new data, inserting an operation block and
669655ff1a1SSrujanaChalla 		 * launch command between each full SRAM block-worth of
670655ff1a1SSrujanaChalla 		 * data. We intentionally do not add the final op block.
671655ff1a1SSrujanaChalla 		 */
672655ff1a1SSrujanaChalla 		while (true) {
673655ff1a1SSrujanaChalla 			ret = mv_cesa_dma_add_op_transfers(&basereq->chain,
674655ff1a1SSrujanaChalla 							   &iter.base,
675655ff1a1SSrujanaChalla 							   &iter.src, flags);
676655ff1a1SSrujanaChalla 			if (ret)
677655ff1a1SSrujanaChalla 				goto err_free_tdma;
678655ff1a1SSrujanaChalla 
679655ff1a1SSrujanaChalla 			frag_len = iter.base.op_len;
680655ff1a1SSrujanaChalla 
681655ff1a1SSrujanaChalla 			if (!mv_cesa_ahash_req_iter_next_op(&iter))
682655ff1a1SSrujanaChalla 				break;
683655ff1a1SSrujanaChalla 
684655ff1a1SSrujanaChalla 			op = mv_cesa_dma_add_frag(&basereq->chain,
685655ff1a1SSrujanaChalla 						  &creq->op_tmpl,
686655ff1a1SSrujanaChalla 						  frag_len, flags);
687655ff1a1SSrujanaChalla 			if (IS_ERR(op)) {
688655ff1a1SSrujanaChalla 				ret = PTR_ERR(op);
689655ff1a1SSrujanaChalla 				goto err_free_tdma;
690655ff1a1SSrujanaChalla 			}
691655ff1a1SSrujanaChalla 		}
692655ff1a1SSrujanaChalla 	} else {
693655ff1a1SSrujanaChalla 		/* Account for the data that was in the cache. */
694655ff1a1SSrujanaChalla 		frag_len = iter.base.op_len;
695655ff1a1SSrujanaChalla 	}
696655ff1a1SSrujanaChalla 
697655ff1a1SSrujanaChalla 	/*
698655ff1a1SSrujanaChalla 	 * At this point, frag_len indicates whether we have any data
699655ff1a1SSrujanaChalla 	 * outstanding which needs an operation.  Queue up the final
700655ff1a1SSrujanaChalla 	 * operation, which depends whether this is the final request.
701655ff1a1SSrujanaChalla 	 */
702655ff1a1SSrujanaChalla 	if (creq->last_req)
703655ff1a1SSrujanaChalla 		op = mv_cesa_ahash_dma_last_req(&basereq->chain, &iter, creq,
704655ff1a1SSrujanaChalla 						frag_len, flags);
705655ff1a1SSrujanaChalla 	else if (frag_len)
706655ff1a1SSrujanaChalla 		op = mv_cesa_dma_add_frag(&basereq->chain, &creq->op_tmpl,
707655ff1a1SSrujanaChalla 					  frag_len, flags);
708655ff1a1SSrujanaChalla 
709655ff1a1SSrujanaChalla 	if (IS_ERR(op)) {
710655ff1a1SSrujanaChalla 		ret = PTR_ERR(op);
711655ff1a1SSrujanaChalla 		goto err_free_tdma;
712655ff1a1SSrujanaChalla 	}
713655ff1a1SSrujanaChalla 
714655ff1a1SSrujanaChalla 	/*
715655ff1a1SSrujanaChalla 	 * If results are copied via DMA, this means that this
716655ff1a1SSrujanaChalla 	 * request can be directly processed by the engine,
717655ff1a1SSrujanaChalla 	 * without partial updates. So we can chain it at the
718655ff1a1SSrujanaChalla 	 * DMA level with other requests.
719655ff1a1SSrujanaChalla 	 */
720655ff1a1SSrujanaChalla 	type = basereq->chain.last->flags & CESA_TDMA_TYPE_MSK;
721655ff1a1SSrujanaChalla 
722655ff1a1SSrujanaChalla 	if (op && type != CESA_TDMA_RESULT) {
723655ff1a1SSrujanaChalla 		/* Add dummy desc to wait for crypto operation end */
724655ff1a1SSrujanaChalla 		ret = mv_cesa_dma_add_dummy_end(&basereq->chain, flags);
725655ff1a1SSrujanaChalla 		if (ret)
726655ff1a1SSrujanaChalla 			goto err_free_tdma;
727655ff1a1SSrujanaChalla 	}
728655ff1a1SSrujanaChalla 
729655ff1a1SSrujanaChalla 	if (!creq->last_req)
730655ff1a1SSrujanaChalla 		creq->cache_ptr = req->nbytes + creq->cache_ptr -
731655ff1a1SSrujanaChalla 				  iter.base.len;
732655ff1a1SSrujanaChalla 	else
733655ff1a1SSrujanaChalla 		creq->cache_ptr = 0;
734655ff1a1SSrujanaChalla 
735655ff1a1SSrujanaChalla 	basereq->chain.last->flags |= CESA_TDMA_END_OF_REQ;
736655ff1a1SSrujanaChalla 
737655ff1a1SSrujanaChalla 	if (type != CESA_TDMA_RESULT)
738655ff1a1SSrujanaChalla 		basereq->chain.last->flags |= CESA_TDMA_BREAK_CHAIN;
739655ff1a1SSrujanaChalla 
740655ff1a1SSrujanaChalla 	if (set_state) {
741655ff1a1SSrujanaChalla 		/*
742655ff1a1SSrujanaChalla 		 * Put the CESA_TDMA_SET_STATE flag on the first tdma desc to
743655ff1a1SSrujanaChalla 		 * let the step logic know that the IVDIG registers should be
744655ff1a1SSrujanaChalla 		 * explicitly set before launching a TDMA chain.
745655ff1a1SSrujanaChalla 		 */
746655ff1a1SSrujanaChalla 		basereq->chain.first->flags |= CESA_TDMA_SET_STATE;
747655ff1a1SSrujanaChalla 	}
748655ff1a1SSrujanaChalla 
749655ff1a1SSrujanaChalla 	return 0;
750655ff1a1SSrujanaChalla 
751655ff1a1SSrujanaChalla err_free_tdma:
752655ff1a1SSrujanaChalla 	mv_cesa_dma_cleanup(basereq);
753655ff1a1SSrujanaChalla 	dma_unmap_sg(cesa_dev->dev, req->src, creq->src_nents, DMA_TO_DEVICE);
754655ff1a1SSrujanaChalla 
755655ff1a1SSrujanaChalla err:
756655ff1a1SSrujanaChalla 	mv_cesa_ahash_last_cleanup(req);
757655ff1a1SSrujanaChalla 
758655ff1a1SSrujanaChalla 	return ret;
759655ff1a1SSrujanaChalla }
760655ff1a1SSrujanaChalla 
mv_cesa_ahash_req_init(struct ahash_request * req,bool * cached)761655ff1a1SSrujanaChalla static int mv_cesa_ahash_req_init(struct ahash_request *req, bool *cached)
762655ff1a1SSrujanaChalla {
763655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
764655ff1a1SSrujanaChalla 
765655ff1a1SSrujanaChalla 	creq->src_nents = sg_nents_for_len(req->src, req->nbytes);
766655ff1a1SSrujanaChalla 	if (creq->src_nents < 0) {
767655ff1a1SSrujanaChalla 		dev_err(cesa_dev->dev, "Invalid number of src SG");
768655ff1a1SSrujanaChalla 		return creq->src_nents;
769655ff1a1SSrujanaChalla 	}
770655ff1a1SSrujanaChalla 
771655ff1a1SSrujanaChalla 	*cached = mv_cesa_ahash_cache_req(req);
772655ff1a1SSrujanaChalla 
773655ff1a1SSrujanaChalla 	if (*cached)
774655ff1a1SSrujanaChalla 		return 0;
775655ff1a1SSrujanaChalla 
776655ff1a1SSrujanaChalla 	if (cesa_dev->caps->has_tdma)
777655ff1a1SSrujanaChalla 		return mv_cesa_ahash_dma_req_init(req);
778655ff1a1SSrujanaChalla 	else
779655ff1a1SSrujanaChalla 		return 0;
780655ff1a1SSrujanaChalla }
781655ff1a1SSrujanaChalla 
mv_cesa_ahash_queue_req(struct ahash_request * req)782655ff1a1SSrujanaChalla static int mv_cesa_ahash_queue_req(struct ahash_request *req)
783655ff1a1SSrujanaChalla {
784655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
785655ff1a1SSrujanaChalla 	struct mv_cesa_engine *engine;
786655ff1a1SSrujanaChalla 	bool cached = false;
787655ff1a1SSrujanaChalla 	int ret;
788655ff1a1SSrujanaChalla 
789655ff1a1SSrujanaChalla 	ret = mv_cesa_ahash_req_init(req, &cached);
790655ff1a1SSrujanaChalla 	if (ret)
791655ff1a1SSrujanaChalla 		return ret;
792655ff1a1SSrujanaChalla 
793655ff1a1SSrujanaChalla 	if (cached)
794655ff1a1SSrujanaChalla 		return 0;
795655ff1a1SSrujanaChalla 
796655ff1a1SSrujanaChalla 	engine = mv_cesa_select_engine(req->nbytes);
797655ff1a1SSrujanaChalla 	mv_cesa_ahash_prepare(&req->base, engine);
798655ff1a1SSrujanaChalla 
799655ff1a1SSrujanaChalla 	ret = mv_cesa_queue_req(&req->base, &creq->base);
800655ff1a1SSrujanaChalla 
801655ff1a1SSrujanaChalla 	if (mv_cesa_req_needs_cleanup(&req->base, ret))
802655ff1a1SSrujanaChalla 		mv_cesa_ahash_cleanup(req);
803655ff1a1SSrujanaChalla 
804655ff1a1SSrujanaChalla 	return ret;
805655ff1a1SSrujanaChalla }
806655ff1a1SSrujanaChalla 
mv_cesa_ahash_update(struct ahash_request * req)807655ff1a1SSrujanaChalla static int mv_cesa_ahash_update(struct ahash_request *req)
808655ff1a1SSrujanaChalla {
809655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
810655ff1a1SSrujanaChalla 
811655ff1a1SSrujanaChalla 	creq->len += req->nbytes;
812655ff1a1SSrujanaChalla 
813655ff1a1SSrujanaChalla 	return mv_cesa_ahash_queue_req(req);
814655ff1a1SSrujanaChalla }
815655ff1a1SSrujanaChalla 
mv_cesa_ahash_final(struct ahash_request * req)816655ff1a1SSrujanaChalla static int mv_cesa_ahash_final(struct ahash_request *req)
817655ff1a1SSrujanaChalla {
818655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
819655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx *tmpl = &creq->op_tmpl;
820655ff1a1SSrujanaChalla 
821655ff1a1SSrujanaChalla 	mv_cesa_set_mac_op_total_len(tmpl, creq->len);
822655ff1a1SSrujanaChalla 	creq->last_req = true;
823655ff1a1SSrujanaChalla 	req->nbytes = 0;
824655ff1a1SSrujanaChalla 
825655ff1a1SSrujanaChalla 	return mv_cesa_ahash_queue_req(req);
826655ff1a1SSrujanaChalla }
827655ff1a1SSrujanaChalla 
mv_cesa_ahash_finup(struct ahash_request * req)828655ff1a1SSrujanaChalla static int mv_cesa_ahash_finup(struct ahash_request *req)
829655ff1a1SSrujanaChalla {
830655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
831655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx *tmpl = &creq->op_tmpl;
832655ff1a1SSrujanaChalla 
833655ff1a1SSrujanaChalla 	creq->len += req->nbytes;
834655ff1a1SSrujanaChalla 	mv_cesa_set_mac_op_total_len(tmpl, creq->len);
835655ff1a1SSrujanaChalla 	creq->last_req = true;
836655ff1a1SSrujanaChalla 
837655ff1a1SSrujanaChalla 	return mv_cesa_ahash_queue_req(req);
838655ff1a1SSrujanaChalla }
839655ff1a1SSrujanaChalla 
mv_cesa_ahash_export(struct ahash_request * req,void * hash,u64 * len,void * cache)840655ff1a1SSrujanaChalla static int mv_cesa_ahash_export(struct ahash_request *req, void *hash,
841655ff1a1SSrujanaChalla 				u64 *len, void *cache)
842655ff1a1SSrujanaChalla {
843655ff1a1SSrujanaChalla 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
844655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
845655ff1a1SSrujanaChalla 	unsigned int digsize = crypto_ahash_digestsize(ahash);
846655ff1a1SSrujanaChalla 	unsigned int blocksize;
847655ff1a1SSrujanaChalla 
848655ff1a1SSrujanaChalla 	blocksize = crypto_ahash_blocksize(ahash);
849655ff1a1SSrujanaChalla 
850655ff1a1SSrujanaChalla 	*len = creq->len;
851655ff1a1SSrujanaChalla 	memcpy(hash, creq->state, digsize);
852655ff1a1SSrujanaChalla 	memset(cache, 0, blocksize);
853655ff1a1SSrujanaChalla 	memcpy(cache, creq->cache, creq->cache_ptr);
854655ff1a1SSrujanaChalla 
855655ff1a1SSrujanaChalla 	return 0;
856655ff1a1SSrujanaChalla }
857655ff1a1SSrujanaChalla 
mv_cesa_ahash_import(struct ahash_request * req,const void * hash,u64 len,const void * cache)858655ff1a1SSrujanaChalla static int mv_cesa_ahash_import(struct ahash_request *req, const void *hash,
859655ff1a1SSrujanaChalla 				u64 len, const void *cache)
860655ff1a1SSrujanaChalla {
861655ff1a1SSrujanaChalla 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
862655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
863655ff1a1SSrujanaChalla 	unsigned int digsize = crypto_ahash_digestsize(ahash);
864655ff1a1SSrujanaChalla 	unsigned int blocksize;
865655ff1a1SSrujanaChalla 	unsigned int cache_ptr;
866655ff1a1SSrujanaChalla 	int ret;
867655ff1a1SSrujanaChalla 
868655ff1a1SSrujanaChalla 	ret = crypto_ahash_init(req);
869655ff1a1SSrujanaChalla 	if (ret)
870655ff1a1SSrujanaChalla 		return ret;
871655ff1a1SSrujanaChalla 
872655ff1a1SSrujanaChalla 	blocksize = crypto_ahash_blocksize(ahash);
873655ff1a1SSrujanaChalla 	if (len >= blocksize)
874655ff1a1SSrujanaChalla 		mv_cesa_update_op_cfg(&creq->op_tmpl,
875655ff1a1SSrujanaChalla 				      CESA_SA_DESC_CFG_MID_FRAG,
876655ff1a1SSrujanaChalla 				      CESA_SA_DESC_CFG_FRAG_MSK);
877655ff1a1SSrujanaChalla 
878655ff1a1SSrujanaChalla 	creq->len = len;
879655ff1a1SSrujanaChalla 	memcpy(creq->state, hash, digsize);
880655ff1a1SSrujanaChalla 	creq->cache_ptr = 0;
881655ff1a1SSrujanaChalla 
882655ff1a1SSrujanaChalla 	cache_ptr = do_div(len, blocksize);
883655ff1a1SSrujanaChalla 	if (!cache_ptr)
884655ff1a1SSrujanaChalla 		return 0;
885655ff1a1SSrujanaChalla 
886655ff1a1SSrujanaChalla 	memcpy(creq->cache, cache, cache_ptr);
887655ff1a1SSrujanaChalla 	creq->cache_ptr = cache_ptr;
888655ff1a1SSrujanaChalla 
889655ff1a1SSrujanaChalla 	return 0;
890655ff1a1SSrujanaChalla }
891655ff1a1SSrujanaChalla 
mv_cesa_md5_init(struct ahash_request * req)892655ff1a1SSrujanaChalla static int mv_cesa_md5_init(struct ahash_request *req)
893655ff1a1SSrujanaChalla {
894655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
895655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx tmpl = { };
896655ff1a1SSrujanaChalla 
897655ff1a1SSrujanaChalla 	mv_cesa_set_op_cfg(&tmpl, CESA_SA_DESC_CFG_MACM_MD5);
898655ff1a1SSrujanaChalla 
899655ff1a1SSrujanaChalla 	mv_cesa_ahash_init(req, &tmpl, true);
900655ff1a1SSrujanaChalla 
901655ff1a1SSrujanaChalla 	creq->state[0] = MD5_H0;
902655ff1a1SSrujanaChalla 	creq->state[1] = MD5_H1;
903655ff1a1SSrujanaChalla 	creq->state[2] = MD5_H2;
904655ff1a1SSrujanaChalla 	creq->state[3] = MD5_H3;
905655ff1a1SSrujanaChalla 
906655ff1a1SSrujanaChalla 	return 0;
907655ff1a1SSrujanaChalla }
908655ff1a1SSrujanaChalla 
mv_cesa_md5_export(struct ahash_request * req,void * out)909655ff1a1SSrujanaChalla static int mv_cesa_md5_export(struct ahash_request *req, void *out)
910655ff1a1SSrujanaChalla {
911655ff1a1SSrujanaChalla 	struct md5_state *out_state = out;
912655ff1a1SSrujanaChalla 
913655ff1a1SSrujanaChalla 	return mv_cesa_ahash_export(req, out_state->hash,
914655ff1a1SSrujanaChalla 				    &out_state->byte_count, out_state->block);
915655ff1a1SSrujanaChalla }
916655ff1a1SSrujanaChalla 
mv_cesa_md5_import(struct ahash_request * req,const void * in)917655ff1a1SSrujanaChalla static int mv_cesa_md5_import(struct ahash_request *req, const void *in)
918655ff1a1SSrujanaChalla {
919655ff1a1SSrujanaChalla 	const struct md5_state *in_state = in;
920655ff1a1SSrujanaChalla 
921655ff1a1SSrujanaChalla 	return mv_cesa_ahash_import(req, in_state->hash, in_state->byte_count,
922655ff1a1SSrujanaChalla 				    in_state->block);
923655ff1a1SSrujanaChalla }
924655ff1a1SSrujanaChalla 
mv_cesa_md5_digest(struct ahash_request * req)925655ff1a1SSrujanaChalla static int mv_cesa_md5_digest(struct ahash_request *req)
926655ff1a1SSrujanaChalla {
927655ff1a1SSrujanaChalla 	int ret;
928655ff1a1SSrujanaChalla 
929655ff1a1SSrujanaChalla 	ret = mv_cesa_md5_init(req);
930655ff1a1SSrujanaChalla 	if (ret)
931655ff1a1SSrujanaChalla 		return ret;
932655ff1a1SSrujanaChalla 
933655ff1a1SSrujanaChalla 	return mv_cesa_ahash_finup(req);
934655ff1a1SSrujanaChalla }
935655ff1a1SSrujanaChalla 
936655ff1a1SSrujanaChalla struct ahash_alg mv_md5_alg = {
937655ff1a1SSrujanaChalla 	.init = mv_cesa_md5_init,
938655ff1a1SSrujanaChalla 	.update = mv_cesa_ahash_update,
939655ff1a1SSrujanaChalla 	.final = mv_cesa_ahash_final,
940655ff1a1SSrujanaChalla 	.finup = mv_cesa_ahash_finup,
941655ff1a1SSrujanaChalla 	.digest = mv_cesa_md5_digest,
942655ff1a1SSrujanaChalla 	.export = mv_cesa_md5_export,
943655ff1a1SSrujanaChalla 	.import = mv_cesa_md5_import,
944655ff1a1SSrujanaChalla 	.halg = {
945655ff1a1SSrujanaChalla 		.digestsize = MD5_DIGEST_SIZE,
946655ff1a1SSrujanaChalla 		.statesize = sizeof(struct md5_state),
947655ff1a1SSrujanaChalla 		.base = {
948655ff1a1SSrujanaChalla 			.cra_name = "md5",
949655ff1a1SSrujanaChalla 			.cra_driver_name = "mv-md5",
950655ff1a1SSrujanaChalla 			.cra_priority = 300,
951655ff1a1SSrujanaChalla 			.cra_flags = CRYPTO_ALG_ASYNC |
952b8aa7dc5SMikulas Patocka 				     CRYPTO_ALG_ALLOCATES_MEMORY |
953655ff1a1SSrujanaChalla 				     CRYPTO_ALG_KERN_DRIVER_ONLY,
954655ff1a1SSrujanaChalla 			.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
955655ff1a1SSrujanaChalla 			.cra_ctxsize = sizeof(struct mv_cesa_hash_ctx),
956655ff1a1SSrujanaChalla 			.cra_init = mv_cesa_ahash_cra_init,
957655ff1a1SSrujanaChalla 			.cra_module = THIS_MODULE,
958655ff1a1SSrujanaChalla 		}
959655ff1a1SSrujanaChalla 	}
960655ff1a1SSrujanaChalla };
961655ff1a1SSrujanaChalla 
mv_cesa_sha1_init(struct ahash_request * req)962655ff1a1SSrujanaChalla static int mv_cesa_sha1_init(struct ahash_request *req)
963655ff1a1SSrujanaChalla {
964655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
965655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx tmpl = { };
966655ff1a1SSrujanaChalla 
967655ff1a1SSrujanaChalla 	mv_cesa_set_op_cfg(&tmpl, CESA_SA_DESC_CFG_MACM_SHA1);
968655ff1a1SSrujanaChalla 
969655ff1a1SSrujanaChalla 	mv_cesa_ahash_init(req, &tmpl, false);
970655ff1a1SSrujanaChalla 
971655ff1a1SSrujanaChalla 	creq->state[0] = SHA1_H0;
972655ff1a1SSrujanaChalla 	creq->state[1] = SHA1_H1;
973655ff1a1SSrujanaChalla 	creq->state[2] = SHA1_H2;
974655ff1a1SSrujanaChalla 	creq->state[3] = SHA1_H3;
975655ff1a1SSrujanaChalla 	creq->state[4] = SHA1_H4;
976655ff1a1SSrujanaChalla 
977655ff1a1SSrujanaChalla 	return 0;
978655ff1a1SSrujanaChalla }
979655ff1a1SSrujanaChalla 
mv_cesa_sha1_export(struct ahash_request * req,void * out)980655ff1a1SSrujanaChalla static int mv_cesa_sha1_export(struct ahash_request *req, void *out)
981655ff1a1SSrujanaChalla {
982655ff1a1SSrujanaChalla 	struct sha1_state *out_state = out;
983655ff1a1SSrujanaChalla 
984655ff1a1SSrujanaChalla 	return mv_cesa_ahash_export(req, out_state->state, &out_state->count,
985655ff1a1SSrujanaChalla 				    out_state->buffer);
986655ff1a1SSrujanaChalla }
987655ff1a1SSrujanaChalla 
mv_cesa_sha1_import(struct ahash_request * req,const void * in)988655ff1a1SSrujanaChalla static int mv_cesa_sha1_import(struct ahash_request *req, const void *in)
989655ff1a1SSrujanaChalla {
990655ff1a1SSrujanaChalla 	const struct sha1_state *in_state = in;
991655ff1a1SSrujanaChalla 
992655ff1a1SSrujanaChalla 	return mv_cesa_ahash_import(req, in_state->state, in_state->count,
993655ff1a1SSrujanaChalla 				    in_state->buffer);
994655ff1a1SSrujanaChalla }
995655ff1a1SSrujanaChalla 
mv_cesa_sha1_digest(struct ahash_request * req)996655ff1a1SSrujanaChalla static int mv_cesa_sha1_digest(struct ahash_request *req)
997655ff1a1SSrujanaChalla {
998655ff1a1SSrujanaChalla 	int ret;
999655ff1a1SSrujanaChalla 
1000655ff1a1SSrujanaChalla 	ret = mv_cesa_sha1_init(req);
1001655ff1a1SSrujanaChalla 	if (ret)
1002655ff1a1SSrujanaChalla 		return ret;
1003655ff1a1SSrujanaChalla 
1004655ff1a1SSrujanaChalla 	return mv_cesa_ahash_finup(req);
1005655ff1a1SSrujanaChalla }
1006655ff1a1SSrujanaChalla 
1007655ff1a1SSrujanaChalla struct ahash_alg mv_sha1_alg = {
1008655ff1a1SSrujanaChalla 	.init = mv_cesa_sha1_init,
1009655ff1a1SSrujanaChalla 	.update = mv_cesa_ahash_update,
1010655ff1a1SSrujanaChalla 	.final = mv_cesa_ahash_final,
1011655ff1a1SSrujanaChalla 	.finup = mv_cesa_ahash_finup,
1012655ff1a1SSrujanaChalla 	.digest = mv_cesa_sha1_digest,
1013655ff1a1SSrujanaChalla 	.export = mv_cesa_sha1_export,
1014655ff1a1SSrujanaChalla 	.import = mv_cesa_sha1_import,
1015655ff1a1SSrujanaChalla 	.halg = {
1016655ff1a1SSrujanaChalla 		.digestsize = SHA1_DIGEST_SIZE,
1017655ff1a1SSrujanaChalla 		.statesize = sizeof(struct sha1_state),
1018655ff1a1SSrujanaChalla 		.base = {
1019655ff1a1SSrujanaChalla 			.cra_name = "sha1",
1020655ff1a1SSrujanaChalla 			.cra_driver_name = "mv-sha1",
1021655ff1a1SSrujanaChalla 			.cra_priority = 300,
1022655ff1a1SSrujanaChalla 			.cra_flags = CRYPTO_ALG_ASYNC |
1023b8aa7dc5SMikulas Patocka 				     CRYPTO_ALG_ALLOCATES_MEMORY |
1024655ff1a1SSrujanaChalla 				     CRYPTO_ALG_KERN_DRIVER_ONLY,
1025655ff1a1SSrujanaChalla 			.cra_blocksize = SHA1_BLOCK_SIZE,
1026655ff1a1SSrujanaChalla 			.cra_ctxsize = sizeof(struct mv_cesa_hash_ctx),
1027655ff1a1SSrujanaChalla 			.cra_init = mv_cesa_ahash_cra_init,
1028655ff1a1SSrujanaChalla 			.cra_module = THIS_MODULE,
1029655ff1a1SSrujanaChalla 		}
1030655ff1a1SSrujanaChalla 	}
1031655ff1a1SSrujanaChalla };
1032655ff1a1SSrujanaChalla 
mv_cesa_sha256_init(struct ahash_request * req)1033655ff1a1SSrujanaChalla static int mv_cesa_sha256_init(struct ahash_request *req)
1034655ff1a1SSrujanaChalla {
1035655ff1a1SSrujanaChalla 	struct mv_cesa_ahash_req *creq = ahash_request_ctx(req);
1036655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx tmpl = { };
1037655ff1a1SSrujanaChalla 
1038655ff1a1SSrujanaChalla 	mv_cesa_set_op_cfg(&tmpl, CESA_SA_DESC_CFG_MACM_SHA256);
1039655ff1a1SSrujanaChalla 
1040655ff1a1SSrujanaChalla 	mv_cesa_ahash_init(req, &tmpl, false);
1041655ff1a1SSrujanaChalla 
1042655ff1a1SSrujanaChalla 	creq->state[0] = SHA256_H0;
1043655ff1a1SSrujanaChalla 	creq->state[1] = SHA256_H1;
1044655ff1a1SSrujanaChalla 	creq->state[2] = SHA256_H2;
1045655ff1a1SSrujanaChalla 	creq->state[3] = SHA256_H3;
1046655ff1a1SSrujanaChalla 	creq->state[4] = SHA256_H4;
1047655ff1a1SSrujanaChalla 	creq->state[5] = SHA256_H5;
1048655ff1a1SSrujanaChalla 	creq->state[6] = SHA256_H6;
1049655ff1a1SSrujanaChalla 	creq->state[7] = SHA256_H7;
1050655ff1a1SSrujanaChalla 
1051655ff1a1SSrujanaChalla 	return 0;
1052655ff1a1SSrujanaChalla }
1053655ff1a1SSrujanaChalla 
mv_cesa_sha256_digest(struct ahash_request * req)1054655ff1a1SSrujanaChalla static int mv_cesa_sha256_digest(struct ahash_request *req)
1055655ff1a1SSrujanaChalla {
1056655ff1a1SSrujanaChalla 	int ret;
1057655ff1a1SSrujanaChalla 
1058655ff1a1SSrujanaChalla 	ret = mv_cesa_sha256_init(req);
1059655ff1a1SSrujanaChalla 	if (ret)
1060655ff1a1SSrujanaChalla 		return ret;
1061655ff1a1SSrujanaChalla 
1062655ff1a1SSrujanaChalla 	return mv_cesa_ahash_finup(req);
1063655ff1a1SSrujanaChalla }
1064655ff1a1SSrujanaChalla 
mv_cesa_sha256_export(struct ahash_request * req,void * out)1065655ff1a1SSrujanaChalla static int mv_cesa_sha256_export(struct ahash_request *req, void *out)
1066655ff1a1SSrujanaChalla {
1067655ff1a1SSrujanaChalla 	struct sha256_state *out_state = out;
1068655ff1a1SSrujanaChalla 
1069655ff1a1SSrujanaChalla 	return mv_cesa_ahash_export(req, out_state->state, &out_state->count,
1070655ff1a1SSrujanaChalla 				    out_state->buf);
1071655ff1a1SSrujanaChalla }
1072655ff1a1SSrujanaChalla 
mv_cesa_sha256_import(struct ahash_request * req,const void * in)1073655ff1a1SSrujanaChalla static int mv_cesa_sha256_import(struct ahash_request *req, const void *in)
1074655ff1a1SSrujanaChalla {
1075655ff1a1SSrujanaChalla 	const struct sha256_state *in_state = in;
1076655ff1a1SSrujanaChalla 
1077655ff1a1SSrujanaChalla 	return mv_cesa_ahash_import(req, in_state->state, in_state->count,
1078655ff1a1SSrujanaChalla 				    in_state->buf);
1079655ff1a1SSrujanaChalla }
1080655ff1a1SSrujanaChalla 
1081655ff1a1SSrujanaChalla struct ahash_alg mv_sha256_alg = {
1082655ff1a1SSrujanaChalla 	.init = mv_cesa_sha256_init,
1083655ff1a1SSrujanaChalla 	.update = mv_cesa_ahash_update,
1084655ff1a1SSrujanaChalla 	.final = mv_cesa_ahash_final,
1085655ff1a1SSrujanaChalla 	.finup = mv_cesa_ahash_finup,
1086655ff1a1SSrujanaChalla 	.digest = mv_cesa_sha256_digest,
1087655ff1a1SSrujanaChalla 	.export = mv_cesa_sha256_export,
1088655ff1a1SSrujanaChalla 	.import = mv_cesa_sha256_import,
1089655ff1a1SSrujanaChalla 	.halg = {
1090655ff1a1SSrujanaChalla 		.digestsize = SHA256_DIGEST_SIZE,
1091655ff1a1SSrujanaChalla 		.statesize = sizeof(struct sha256_state),
1092655ff1a1SSrujanaChalla 		.base = {
1093655ff1a1SSrujanaChalla 			.cra_name = "sha256",
1094655ff1a1SSrujanaChalla 			.cra_driver_name = "mv-sha256",
1095655ff1a1SSrujanaChalla 			.cra_priority = 300,
1096655ff1a1SSrujanaChalla 			.cra_flags = CRYPTO_ALG_ASYNC |
1097b8aa7dc5SMikulas Patocka 				     CRYPTO_ALG_ALLOCATES_MEMORY |
1098655ff1a1SSrujanaChalla 				     CRYPTO_ALG_KERN_DRIVER_ONLY,
1099655ff1a1SSrujanaChalla 			.cra_blocksize = SHA256_BLOCK_SIZE,
1100655ff1a1SSrujanaChalla 			.cra_ctxsize = sizeof(struct mv_cesa_hash_ctx),
1101655ff1a1SSrujanaChalla 			.cra_init = mv_cesa_ahash_cra_init,
1102655ff1a1SSrujanaChalla 			.cra_module = THIS_MODULE,
1103655ff1a1SSrujanaChalla 		}
1104655ff1a1SSrujanaChalla 	}
1105655ff1a1SSrujanaChalla };
1106655ff1a1SSrujanaChalla 
mv_cesa_ahmac_iv_state_init(struct ahash_request * req,u8 * pad,void * state,unsigned int blocksize)1107655ff1a1SSrujanaChalla static int mv_cesa_ahmac_iv_state_init(struct ahash_request *req, u8 *pad,
1108655ff1a1SSrujanaChalla 				       void *state, unsigned int blocksize)
1109655ff1a1SSrujanaChalla {
1110*5efa7186SHerbert Xu 	DECLARE_CRYPTO_WAIT(result);
1111655ff1a1SSrujanaChalla 	struct scatterlist sg;
1112655ff1a1SSrujanaChalla 	int ret;
1113655ff1a1SSrujanaChalla 
1114655ff1a1SSrujanaChalla 	ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
1115*5efa7186SHerbert Xu 				   crypto_req_done, &result);
1116655ff1a1SSrujanaChalla 	sg_init_one(&sg, pad, blocksize);
1117655ff1a1SSrujanaChalla 	ahash_request_set_crypt(req, &sg, pad, blocksize);
1118655ff1a1SSrujanaChalla 
1119655ff1a1SSrujanaChalla 	ret = crypto_ahash_init(req);
1120655ff1a1SSrujanaChalla 	if (ret)
1121655ff1a1SSrujanaChalla 		return ret;
1122655ff1a1SSrujanaChalla 
1123655ff1a1SSrujanaChalla 	ret = crypto_ahash_update(req);
1124*5efa7186SHerbert Xu 	ret = crypto_wait_req(ret, &result);
1125655ff1a1SSrujanaChalla 
1126*5efa7186SHerbert Xu 	if (ret)
1127*5efa7186SHerbert Xu 		return ret;
1128655ff1a1SSrujanaChalla 
1129655ff1a1SSrujanaChalla 	ret = crypto_ahash_export(req, state);
1130655ff1a1SSrujanaChalla 	if (ret)
1131655ff1a1SSrujanaChalla 		return ret;
1132655ff1a1SSrujanaChalla 
1133655ff1a1SSrujanaChalla 	return 0;
1134655ff1a1SSrujanaChalla }
1135655ff1a1SSrujanaChalla 
mv_cesa_ahmac_pad_init(struct ahash_request * req,const u8 * key,unsigned int keylen,u8 * ipad,u8 * opad,unsigned int blocksize)1136655ff1a1SSrujanaChalla static int mv_cesa_ahmac_pad_init(struct ahash_request *req,
1137655ff1a1SSrujanaChalla 				  const u8 *key, unsigned int keylen,
1138655ff1a1SSrujanaChalla 				  u8 *ipad, u8 *opad,
1139655ff1a1SSrujanaChalla 				  unsigned int blocksize)
1140655ff1a1SSrujanaChalla {
1141*5efa7186SHerbert Xu 	DECLARE_CRYPTO_WAIT(result);
1142655ff1a1SSrujanaChalla 	struct scatterlist sg;
1143655ff1a1SSrujanaChalla 	int ret;
1144655ff1a1SSrujanaChalla 	int i;
1145655ff1a1SSrujanaChalla 
1146655ff1a1SSrujanaChalla 	if (keylen <= blocksize) {
1147655ff1a1SSrujanaChalla 		memcpy(ipad, key, keylen);
1148655ff1a1SSrujanaChalla 	} else {
1149655ff1a1SSrujanaChalla 		u8 *keydup = kmemdup(key, keylen, GFP_KERNEL);
1150655ff1a1SSrujanaChalla 
1151655ff1a1SSrujanaChalla 		if (!keydup)
1152655ff1a1SSrujanaChalla 			return -ENOMEM;
1153655ff1a1SSrujanaChalla 
1154655ff1a1SSrujanaChalla 		ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
1155*5efa7186SHerbert Xu 					   crypto_req_done, &result);
1156655ff1a1SSrujanaChalla 		sg_init_one(&sg, keydup, keylen);
1157655ff1a1SSrujanaChalla 		ahash_request_set_crypt(req, &sg, ipad, keylen);
1158655ff1a1SSrujanaChalla 
1159655ff1a1SSrujanaChalla 		ret = crypto_ahash_digest(req);
1160*5efa7186SHerbert Xu 		ret = crypto_wait_req(ret, &result);
1161655ff1a1SSrujanaChalla 
1162655ff1a1SSrujanaChalla 		/* Set the memory region to 0 to avoid any leak. */
1163453431a5SWaiman Long 		kfree_sensitive(keydup);
1164655ff1a1SSrujanaChalla 
1165655ff1a1SSrujanaChalla 		if (ret)
1166655ff1a1SSrujanaChalla 			return ret;
1167655ff1a1SSrujanaChalla 
1168655ff1a1SSrujanaChalla 		keylen = crypto_ahash_digestsize(crypto_ahash_reqtfm(req));
1169655ff1a1SSrujanaChalla 	}
1170655ff1a1SSrujanaChalla 
1171655ff1a1SSrujanaChalla 	memset(ipad + keylen, 0, blocksize - keylen);
1172655ff1a1SSrujanaChalla 	memcpy(opad, ipad, blocksize);
1173655ff1a1SSrujanaChalla 
1174655ff1a1SSrujanaChalla 	for (i = 0; i < blocksize; i++) {
1175655ff1a1SSrujanaChalla 		ipad[i] ^= HMAC_IPAD_VALUE;
1176655ff1a1SSrujanaChalla 		opad[i] ^= HMAC_OPAD_VALUE;
1177655ff1a1SSrujanaChalla 	}
1178655ff1a1SSrujanaChalla 
1179655ff1a1SSrujanaChalla 	return 0;
1180655ff1a1SSrujanaChalla }
1181655ff1a1SSrujanaChalla 
mv_cesa_ahmac_setkey(const char * hash_alg_name,const u8 * key,unsigned int keylen,void * istate,void * ostate)1182655ff1a1SSrujanaChalla static int mv_cesa_ahmac_setkey(const char *hash_alg_name,
1183655ff1a1SSrujanaChalla 				const u8 *key, unsigned int keylen,
1184655ff1a1SSrujanaChalla 				void *istate, void *ostate)
1185655ff1a1SSrujanaChalla {
1186655ff1a1SSrujanaChalla 	struct ahash_request *req;
1187655ff1a1SSrujanaChalla 	struct crypto_ahash *tfm;
1188655ff1a1SSrujanaChalla 	unsigned int blocksize;
1189655ff1a1SSrujanaChalla 	u8 *ipad = NULL;
1190655ff1a1SSrujanaChalla 	u8 *opad;
1191655ff1a1SSrujanaChalla 	int ret;
1192655ff1a1SSrujanaChalla 
1193655ff1a1SSrujanaChalla 	tfm = crypto_alloc_ahash(hash_alg_name, 0, 0);
1194655ff1a1SSrujanaChalla 	if (IS_ERR(tfm))
1195655ff1a1SSrujanaChalla 		return PTR_ERR(tfm);
1196655ff1a1SSrujanaChalla 
1197655ff1a1SSrujanaChalla 	req = ahash_request_alloc(tfm, GFP_KERNEL);
1198655ff1a1SSrujanaChalla 	if (!req) {
1199655ff1a1SSrujanaChalla 		ret = -ENOMEM;
1200655ff1a1SSrujanaChalla 		goto free_ahash;
1201655ff1a1SSrujanaChalla 	}
1202655ff1a1SSrujanaChalla 
1203655ff1a1SSrujanaChalla 	crypto_ahash_clear_flags(tfm, ~0);
1204655ff1a1SSrujanaChalla 
1205655ff1a1SSrujanaChalla 	blocksize = crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
1206655ff1a1SSrujanaChalla 
1207655ff1a1SSrujanaChalla 	ipad = kcalloc(2, blocksize, GFP_KERNEL);
1208655ff1a1SSrujanaChalla 	if (!ipad) {
1209655ff1a1SSrujanaChalla 		ret = -ENOMEM;
1210655ff1a1SSrujanaChalla 		goto free_req;
1211655ff1a1SSrujanaChalla 	}
1212655ff1a1SSrujanaChalla 
1213655ff1a1SSrujanaChalla 	opad = ipad + blocksize;
1214655ff1a1SSrujanaChalla 
1215655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_pad_init(req, key, keylen, ipad, opad, blocksize);
1216655ff1a1SSrujanaChalla 	if (ret)
1217655ff1a1SSrujanaChalla 		goto free_ipad;
1218655ff1a1SSrujanaChalla 
1219655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_iv_state_init(req, ipad, istate, blocksize);
1220655ff1a1SSrujanaChalla 	if (ret)
1221655ff1a1SSrujanaChalla 		goto free_ipad;
1222655ff1a1SSrujanaChalla 
1223655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_iv_state_init(req, opad, ostate, blocksize);
1224655ff1a1SSrujanaChalla 
1225655ff1a1SSrujanaChalla free_ipad:
1226655ff1a1SSrujanaChalla 	kfree(ipad);
1227655ff1a1SSrujanaChalla free_req:
1228655ff1a1SSrujanaChalla 	ahash_request_free(req);
1229655ff1a1SSrujanaChalla free_ahash:
1230655ff1a1SSrujanaChalla 	crypto_free_ahash(tfm);
1231655ff1a1SSrujanaChalla 
1232655ff1a1SSrujanaChalla 	return ret;
1233655ff1a1SSrujanaChalla }
1234655ff1a1SSrujanaChalla 
mv_cesa_ahmac_cra_init(struct crypto_tfm * tfm)1235655ff1a1SSrujanaChalla static int mv_cesa_ahmac_cra_init(struct crypto_tfm *tfm)
1236655ff1a1SSrujanaChalla {
1237655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(tfm);
1238655ff1a1SSrujanaChalla 
1239655ff1a1SSrujanaChalla 	ctx->base.ops = &mv_cesa_ahash_req_ops;
1240655ff1a1SSrujanaChalla 
1241655ff1a1SSrujanaChalla 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1242655ff1a1SSrujanaChalla 				 sizeof(struct mv_cesa_ahash_req));
1243655ff1a1SSrujanaChalla 	return 0;
1244655ff1a1SSrujanaChalla }
1245655ff1a1SSrujanaChalla 
mv_cesa_ahmac_md5_init(struct ahash_request * req)1246655ff1a1SSrujanaChalla static int mv_cesa_ahmac_md5_init(struct ahash_request *req)
1247655ff1a1SSrujanaChalla {
1248655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(req->base.tfm);
1249655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx tmpl = { };
1250655ff1a1SSrujanaChalla 
1251655ff1a1SSrujanaChalla 	mv_cesa_set_op_cfg(&tmpl, CESA_SA_DESC_CFG_MACM_HMAC_MD5);
1252655ff1a1SSrujanaChalla 	memcpy(tmpl.ctx.hash.iv, ctx->iv, sizeof(ctx->iv));
1253655ff1a1SSrujanaChalla 
1254655ff1a1SSrujanaChalla 	mv_cesa_ahash_init(req, &tmpl, true);
1255655ff1a1SSrujanaChalla 
1256655ff1a1SSrujanaChalla 	return 0;
1257655ff1a1SSrujanaChalla }
1258655ff1a1SSrujanaChalla 
mv_cesa_ahmac_md5_setkey(struct crypto_ahash * tfm,const u8 * key,unsigned int keylen)1259655ff1a1SSrujanaChalla static int mv_cesa_ahmac_md5_setkey(struct crypto_ahash *tfm, const u8 *key,
1260655ff1a1SSrujanaChalla 				    unsigned int keylen)
1261655ff1a1SSrujanaChalla {
1262655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
1263655ff1a1SSrujanaChalla 	struct md5_state istate, ostate;
1264655ff1a1SSrujanaChalla 	int ret, i;
1265655ff1a1SSrujanaChalla 
1266655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_setkey("mv-md5", key, keylen, &istate, &ostate);
1267655ff1a1SSrujanaChalla 	if (ret)
1268655ff1a1SSrujanaChalla 		return ret;
1269655ff1a1SSrujanaChalla 
1270655ff1a1SSrujanaChalla 	for (i = 0; i < ARRAY_SIZE(istate.hash); i++)
1271e62291c1SHerbert Xu 		ctx->iv[i] = cpu_to_be32(istate.hash[i]);
1272655ff1a1SSrujanaChalla 
1273655ff1a1SSrujanaChalla 	for (i = 0; i < ARRAY_SIZE(ostate.hash); i++)
1274e62291c1SHerbert Xu 		ctx->iv[i + 8] = cpu_to_be32(ostate.hash[i]);
1275655ff1a1SSrujanaChalla 
1276655ff1a1SSrujanaChalla 	return 0;
1277655ff1a1SSrujanaChalla }
1278655ff1a1SSrujanaChalla 
mv_cesa_ahmac_md5_digest(struct ahash_request * req)1279655ff1a1SSrujanaChalla static int mv_cesa_ahmac_md5_digest(struct ahash_request *req)
1280655ff1a1SSrujanaChalla {
1281655ff1a1SSrujanaChalla 	int ret;
1282655ff1a1SSrujanaChalla 
1283655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_md5_init(req);
1284655ff1a1SSrujanaChalla 	if (ret)
1285655ff1a1SSrujanaChalla 		return ret;
1286655ff1a1SSrujanaChalla 
1287655ff1a1SSrujanaChalla 	return mv_cesa_ahash_finup(req);
1288655ff1a1SSrujanaChalla }
1289655ff1a1SSrujanaChalla 
1290655ff1a1SSrujanaChalla struct ahash_alg mv_ahmac_md5_alg = {
1291655ff1a1SSrujanaChalla 	.init = mv_cesa_ahmac_md5_init,
1292655ff1a1SSrujanaChalla 	.update = mv_cesa_ahash_update,
1293655ff1a1SSrujanaChalla 	.final = mv_cesa_ahash_final,
1294655ff1a1SSrujanaChalla 	.finup = mv_cesa_ahash_finup,
1295655ff1a1SSrujanaChalla 	.digest = mv_cesa_ahmac_md5_digest,
1296655ff1a1SSrujanaChalla 	.setkey = mv_cesa_ahmac_md5_setkey,
1297655ff1a1SSrujanaChalla 	.export = mv_cesa_md5_export,
1298655ff1a1SSrujanaChalla 	.import = mv_cesa_md5_import,
1299655ff1a1SSrujanaChalla 	.halg = {
1300655ff1a1SSrujanaChalla 		.digestsize = MD5_DIGEST_SIZE,
1301655ff1a1SSrujanaChalla 		.statesize = sizeof(struct md5_state),
1302655ff1a1SSrujanaChalla 		.base = {
1303655ff1a1SSrujanaChalla 			.cra_name = "hmac(md5)",
1304655ff1a1SSrujanaChalla 			.cra_driver_name = "mv-hmac-md5",
1305655ff1a1SSrujanaChalla 			.cra_priority = 300,
1306655ff1a1SSrujanaChalla 			.cra_flags = CRYPTO_ALG_ASYNC |
1307b8aa7dc5SMikulas Patocka 				     CRYPTO_ALG_ALLOCATES_MEMORY |
1308655ff1a1SSrujanaChalla 				     CRYPTO_ALG_KERN_DRIVER_ONLY,
1309655ff1a1SSrujanaChalla 			.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
1310655ff1a1SSrujanaChalla 			.cra_ctxsize = sizeof(struct mv_cesa_hmac_ctx),
1311655ff1a1SSrujanaChalla 			.cra_init = mv_cesa_ahmac_cra_init,
1312655ff1a1SSrujanaChalla 			.cra_module = THIS_MODULE,
1313655ff1a1SSrujanaChalla 		}
1314655ff1a1SSrujanaChalla 	}
1315655ff1a1SSrujanaChalla };
1316655ff1a1SSrujanaChalla 
mv_cesa_ahmac_sha1_init(struct ahash_request * req)1317655ff1a1SSrujanaChalla static int mv_cesa_ahmac_sha1_init(struct ahash_request *req)
1318655ff1a1SSrujanaChalla {
1319655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(req->base.tfm);
1320655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx tmpl = { };
1321655ff1a1SSrujanaChalla 
1322655ff1a1SSrujanaChalla 	mv_cesa_set_op_cfg(&tmpl, CESA_SA_DESC_CFG_MACM_HMAC_SHA1);
1323655ff1a1SSrujanaChalla 	memcpy(tmpl.ctx.hash.iv, ctx->iv, sizeof(ctx->iv));
1324655ff1a1SSrujanaChalla 
1325655ff1a1SSrujanaChalla 	mv_cesa_ahash_init(req, &tmpl, false);
1326655ff1a1SSrujanaChalla 
1327655ff1a1SSrujanaChalla 	return 0;
1328655ff1a1SSrujanaChalla }
1329655ff1a1SSrujanaChalla 
mv_cesa_ahmac_sha1_setkey(struct crypto_ahash * tfm,const u8 * key,unsigned int keylen)1330655ff1a1SSrujanaChalla static int mv_cesa_ahmac_sha1_setkey(struct crypto_ahash *tfm, const u8 *key,
1331655ff1a1SSrujanaChalla 				     unsigned int keylen)
1332655ff1a1SSrujanaChalla {
1333655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
1334655ff1a1SSrujanaChalla 	struct sha1_state istate, ostate;
1335655ff1a1SSrujanaChalla 	int ret, i;
1336655ff1a1SSrujanaChalla 
1337655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_setkey("mv-sha1", key, keylen, &istate, &ostate);
1338655ff1a1SSrujanaChalla 	if (ret)
1339655ff1a1SSrujanaChalla 		return ret;
1340655ff1a1SSrujanaChalla 
1341655ff1a1SSrujanaChalla 	for (i = 0; i < ARRAY_SIZE(istate.state); i++)
1342e62291c1SHerbert Xu 		ctx->iv[i] = cpu_to_be32(istate.state[i]);
1343655ff1a1SSrujanaChalla 
1344655ff1a1SSrujanaChalla 	for (i = 0; i < ARRAY_SIZE(ostate.state); i++)
1345e62291c1SHerbert Xu 		ctx->iv[i + 8] = cpu_to_be32(ostate.state[i]);
1346655ff1a1SSrujanaChalla 
1347655ff1a1SSrujanaChalla 	return 0;
1348655ff1a1SSrujanaChalla }
1349655ff1a1SSrujanaChalla 
mv_cesa_ahmac_sha1_digest(struct ahash_request * req)1350655ff1a1SSrujanaChalla static int mv_cesa_ahmac_sha1_digest(struct ahash_request *req)
1351655ff1a1SSrujanaChalla {
1352655ff1a1SSrujanaChalla 	int ret;
1353655ff1a1SSrujanaChalla 
1354655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_sha1_init(req);
1355655ff1a1SSrujanaChalla 	if (ret)
1356655ff1a1SSrujanaChalla 		return ret;
1357655ff1a1SSrujanaChalla 
1358655ff1a1SSrujanaChalla 	return mv_cesa_ahash_finup(req);
1359655ff1a1SSrujanaChalla }
1360655ff1a1SSrujanaChalla 
1361655ff1a1SSrujanaChalla struct ahash_alg mv_ahmac_sha1_alg = {
1362655ff1a1SSrujanaChalla 	.init = mv_cesa_ahmac_sha1_init,
1363655ff1a1SSrujanaChalla 	.update = mv_cesa_ahash_update,
1364655ff1a1SSrujanaChalla 	.final = mv_cesa_ahash_final,
1365655ff1a1SSrujanaChalla 	.finup = mv_cesa_ahash_finup,
1366655ff1a1SSrujanaChalla 	.digest = mv_cesa_ahmac_sha1_digest,
1367655ff1a1SSrujanaChalla 	.setkey = mv_cesa_ahmac_sha1_setkey,
1368655ff1a1SSrujanaChalla 	.export = mv_cesa_sha1_export,
1369655ff1a1SSrujanaChalla 	.import = mv_cesa_sha1_import,
1370655ff1a1SSrujanaChalla 	.halg = {
1371655ff1a1SSrujanaChalla 		.digestsize = SHA1_DIGEST_SIZE,
1372655ff1a1SSrujanaChalla 		.statesize = sizeof(struct sha1_state),
1373655ff1a1SSrujanaChalla 		.base = {
1374655ff1a1SSrujanaChalla 			.cra_name = "hmac(sha1)",
1375655ff1a1SSrujanaChalla 			.cra_driver_name = "mv-hmac-sha1",
1376655ff1a1SSrujanaChalla 			.cra_priority = 300,
1377655ff1a1SSrujanaChalla 			.cra_flags = CRYPTO_ALG_ASYNC |
1378b8aa7dc5SMikulas Patocka 				     CRYPTO_ALG_ALLOCATES_MEMORY |
1379655ff1a1SSrujanaChalla 				     CRYPTO_ALG_KERN_DRIVER_ONLY,
1380655ff1a1SSrujanaChalla 			.cra_blocksize = SHA1_BLOCK_SIZE,
1381655ff1a1SSrujanaChalla 			.cra_ctxsize = sizeof(struct mv_cesa_hmac_ctx),
1382655ff1a1SSrujanaChalla 			.cra_init = mv_cesa_ahmac_cra_init,
1383655ff1a1SSrujanaChalla 			.cra_module = THIS_MODULE,
1384655ff1a1SSrujanaChalla 		}
1385655ff1a1SSrujanaChalla 	}
1386655ff1a1SSrujanaChalla };
1387655ff1a1SSrujanaChalla 
mv_cesa_ahmac_sha256_setkey(struct crypto_ahash * tfm,const u8 * key,unsigned int keylen)1388655ff1a1SSrujanaChalla static int mv_cesa_ahmac_sha256_setkey(struct crypto_ahash *tfm, const u8 *key,
1389655ff1a1SSrujanaChalla 				       unsigned int keylen)
1390655ff1a1SSrujanaChalla {
1391655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
1392655ff1a1SSrujanaChalla 	struct sha256_state istate, ostate;
1393655ff1a1SSrujanaChalla 	int ret, i;
1394655ff1a1SSrujanaChalla 
1395655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_setkey("mv-sha256", key, keylen, &istate, &ostate);
1396655ff1a1SSrujanaChalla 	if (ret)
1397655ff1a1SSrujanaChalla 		return ret;
1398655ff1a1SSrujanaChalla 
1399655ff1a1SSrujanaChalla 	for (i = 0; i < ARRAY_SIZE(istate.state); i++)
1400e62291c1SHerbert Xu 		ctx->iv[i] = cpu_to_be32(istate.state[i]);
1401655ff1a1SSrujanaChalla 
1402655ff1a1SSrujanaChalla 	for (i = 0; i < ARRAY_SIZE(ostate.state); i++)
1403e62291c1SHerbert Xu 		ctx->iv[i + 8] = cpu_to_be32(ostate.state[i]);
1404655ff1a1SSrujanaChalla 
1405655ff1a1SSrujanaChalla 	return 0;
1406655ff1a1SSrujanaChalla }
1407655ff1a1SSrujanaChalla 
mv_cesa_ahmac_sha256_init(struct ahash_request * req)1408655ff1a1SSrujanaChalla static int mv_cesa_ahmac_sha256_init(struct ahash_request *req)
1409655ff1a1SSrujanaChalla {
1410655ff1a1SSrujanaChalla 	struct mv_cesa_hmac_ctx *ctx = crypto_tfm_ctx(req->base.tfm);
1411655ff1a1SSrujanaChalla 	struct mv_cesa_op_ctx tmpl = { };
1412655ff1a1SSrujanaChalla 
1413655ff1a1SSrujanaChalla 	mv_cesa_set_op_cfg(&tmpl, CESA_SA_DESC_CFG_MACM_HMAC_SHA256);
1414655ff1a1SSrujanaChalla 	memcpy(tmpl.ctx.hash.iv, ctx->iv, sizeof(ctx->iv));
1415655ff1a1SSrujanaChalla 
1416655ff1a1SSrujanaChalla 	mv_cesa_ahash_init(req, &tmpl, false);
1417655ff1a1SSrujanaChalla 
1418655ff1a1SSrujanaChalla 	return 0;
1419655ff1a1SSrujanaChalla }
1420655ff1a1SSrujanaChalla 
mv_cesa_ahmac_sha256_digest(struct ahash_request * req)1421655ff1a1SSrujanaChalla static int mv_cesa_ahmac_sha256_digest(struct ahash_request *req)
1422655ff1a1SSrujanaChalla {
1423655ff1a1SSrujanaChalla 	int ret;
1424655ff1a1SSrujanaChalla 
1425655ff1a1SSrujanaChalla 	ret = mv_cesa_ahmac_sha256_init(req);
1426655ff1a1SSrujanaChalla 	if (ret)
1427655ff1a1SSrujanaChalla 		return ret;
1428655ff1a1SSrujanaChalla 
1429655ff1a1SSrujanaChalla 	return mv_cesa_ahash_finup(req);
1430655ff1a1SSrujanaChalla }
1431655ff1a1SSrujanaChalla 
1432655ff1a1SSrujanaChalla struct ahash_alg mv_ahmac_sha256_alg = {
1433655ff1a1SSrujanaChalla 	.init = mv_cesa_ahmac_sha256_init,
1434655ff1a1SSrujanaChalla 	.update = mv_cesa_ahash_update,
1435655ff1a1SSrujanaChalla 	.final = mv_cesa_ahash_final,
1436655ff1a1SSrujanaChalla 	.finup = mv_cesa_ahash_finup,
1437655ff1a1SSrujanaChalla 	.digest = mv_cesa_ahmac_sha256_digest,
1438655ff1a1SSrujanaChalla 	.setkey = mv_cesa_ahmac_sha256_setkey,
1439655ff1a1SSrujanaChalla 	.export = mv_cesa_sha256_export,
1440655ff1a1SSrujanaChalla 	.import = mv_cesa_sha256_import,
1441655ff1a1SSrujanaChalla 	.halg = {
1442655ff1a1SSrujanaChalla 		.digestsize = SHA256_DIGEST_SIZE,
1443655ff1a1SSrujanaChalla 		.statesize = sizeof(struct sha256_state),
1444655ff1a1SSrujanaChalla 		.base = {
1445655ff1a1SSrujanaChalla 			.cra_name = "hmac(sha256)",
1446655ff1a1SSrujanaChalla 			.cra_driver_name = "mv-hmac-sha256",
1447655ff1a1SSrujanaChalla 			.cra_priority = 300,
1448655ff1a1SSrujanaChalla 			.cra_flags = CRYPTO_ALG_ASYNC |
1449b8aa7dc5SMikulas Patocka 				     CRYPTO_ALG_ALLOCATES_MEMORY |
1450655ff1a1SSrujanaChalla 				     CRYPTO_ALG_KERN_DRIVER_ONLY,
1451655ff1a1SSrujanaChalla 			.cra_blocksize = SHA256_BLOCK_SIZE,
1452655ff1a1SSrujanaChalla 			.cra_ctxsize = sizeof(struct mv_cesa_hmac_ctx),
1453655ff1a1SSrujanaChalla 			.cra_init = mv_cesa_ahmac_cra_init,
1454655ff1a1SSrujanaChalla 			.cra_module = THIS_MODULE,
1455655ff1a1SSrujanaChalla 		}
1456655ff1a1SSrujanaChalla 	}
1457655ff1a1SSrujanaChalla };
1458