xref: /linux/drivers/dma/mpc512x_dma.c (revision 95335f1f)
10fb6f739SPiotr Ziecik /*
20fb6f739SPiotr Ziecik  * Copyright (C) Freescale Semicondutor, Inc. 2007, 2008.
30fb6f739SPiotr Ziecik  * Copyright (C) Semihalf 2009
4ba2eea25SIlya Yanok  * Copyright (C) Ilya Yanok, Emcraft Systems 2010
563da8e0dSAlexander Popov  * Copyright (C) Alexander Popov, Promcontroller 2014
60fb6f739SPiotr Ziecik  *
70fb6f739SPiotr Ziecik  * Written by Piotr Ziecik <kosmo@semihalf.com>. Hardware description
80fb6f739SPiotr Ziecik  * (defines, structures and comments) was taken from MPC5121 DMA driver
90fb6f739SPiotr Ziecik  * written by Hongjun Chen <hong-jun.chen@freescale.com>.
100fb6f739SPiotr Ziecik  *
110fb6f739SPiotr Ziecik  * Approved as OSADL project by a majority of OSADL members and funded
120fb6f739SPiotr Ziecik  * by OSADL membership fees in 2009;  for details see www.osadl.org.
130fb6f739SPiotr Ziecik  *
140fb6f739SPiotr Ziecik  * This program is free software; you can redistribute it and/or modify it
150fb6f739SPiotr Ziecik  * under the terms of the GNU General Public License as published by the Free
160fb6f739SPiotr Ziecik  * Software Foundation; either version 2 of the License, or (at your option)
170fb6f739SPiotr Ziecik  * any later version.
180fb6f739SPiotr Ziecik  *
190fb6f739SPiotr Ziecik  * This program is distributed in the hope that it will be useful, but WITHOUT
200fb6f739SPiotr Ziecik  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
210fb6f739SPiotr Ziecik  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
220fb6f739SPiotr Ziecik  * more details.
230fb6f739SPiotr Ziecik  *
240fb6f739SPiotr Ziecik  * You should have received a copy of the GNU General Public License along with
250fb6f739SPiotr Ziecik  * this program; if not, write to the Free Software Foundation, Inc., 59
260fb6f739SPiotr Ziecik  * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
270fb6f739SPiotr Ziecik  *
280fb6f739SPiotr Ziecik  * The full GNU General Public License is included in this distribution in the
290fb6f739SPiotr Ziecik  * file called COPYING.
300fb6f739SPiotr Ziecik  */
310fb6f739SPiotr Ziecik 
320fb6f739SPiotr Ziecik /*
3363da8e0dSAlexander Popov  * MPC512x and MPC8308 DMA driver. It supports
3463da8e0dSAlexander Popov  * memory to memory data transfers (tested using dmatest module) and
3563da8e0dSAlexander Popov  * data transfers between memory and peripheral I/O memory
3663da8e0dSAlexander Popov  * by means of slave scatter/gather with these limitations:
3763da8e0dSAlexander Popov  *  - chunked transfers (described by s/g lists with more than one item)
3863da8e0dSAlexander Popov  *     are refused as long as proper support for scatter/gather is missing;
3963da8e0dSAlexander Popov  *  - transfers on MPC8308 always start from software as this SoC appears
4063da8e0dSAlexander Popov  *     not to have external request lines for peripheral flow control;
4163da8e0dSAlexander Popov  *  - only peripheral devices with 4-byte FIFO access register are supported;
4263da8e0dSAlexander Popov  *  - minimal memory <-> I/O memory transfer chunk is 4 bytes and consequently
4363da8e0dSAlexander Popov  *     source and destination addresses must be 4-byte aligned
4463da8e0dSAlexander Popov  *     and transfer size must be aligned on (4 * maxburst) boundary;
450fb6f739SPiotr Ziecik  */
460fb6f739SPiotr Ziecik 
470fb6f739SPiotr Ziecik #include <linux/module.h>
480fb6f739SPiotr Ziecik #include <linux/dmaengine.h>
490fb6f739SPiotr Ziecik #include <linux/dma-mapping.h>
500fb6f739SPiotr Ziecik #include <linux/interrupt.h>
510fb6f739SPiotr Ziecik #include <linux/io.h>
525a0e3ad6STejun Heo #include <linux/slab.h>
535af50730SRob Herring #include <linux/of_address.h>
540fb6f739SPiotr Ziecik #include <linux/of_device.h>
555af50730SRob Herring #include <linux/of_irq.h>
56ec1f0c96SAlexander Popov #include <linux/of_dma.h>
570fb6f739SPiotr Ziecik #include <linux/of_platform.h>
580fb6f739SPiotr Ziecik 
590fb6f739SPiotr Ziecik #include <linux/random.h>
600fb6f739SPiotr Ziecik 
61d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
62d2ebfb33SRussell King - ARM Linux 
630fb6f739SPiotr Ziecik /* Number of DMA Transfer descriptors allocated per channel */
640fb6f739SPiotr Ziecik #define MPC_DMA_DESCRIPTORS	64
650fb6f739SPiotr Ziecik 
660fb6f739SPiotr Ziecik /* Macro definitions */
670fb6f739SPiotr Ziecik #define MPC_DMA_TCD_OFFSET	0x1000
680fb6f739SPiotr Ziecik 
6978a4f036SAlexander Popov /*
7078a4f036SAlexander Popov  * Maximum channel counts for individual hardware variants
7178a4f036SAlexander Popov  * and the maximum channel count over all supported controllers,
7278a4f036SAlexander Popov  * used for data structure size
7378a4f036SAlexander Popov  */
7478a4f036SAlexander Popov #define MPC8308_DMACHAN_MAX	16
7578a4f036SAlexander Popov #define MPC512x_DMACHAN_MAX	64
7678a4f036SAlexander Popov #define MPC_DMA_CHANNELS	64
7778a4f036SAlexander Popov 
780fb6f739SPiotr Ziecik /* Arbitration mode of group and channel */
790fb6f739SPiotr Ziecik #define MPC_DMA_DMACR_EDCG	(1 << 31)
800fb6f739SPiotr Ziecik #define MPC_DMA_DMACR_ERGA	(1 << 3)
810fb6f739SPiotr Ziecik #define MPC_DMA_DMACR_ERCA	(1 << 2)
820fb6f739SPiotr Ziecik 
830fb6f739SPiotr Ziecik /* Error codes */
840fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_VLD	(1 << 31)
850fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_GPE	(1 << 15)
860fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_CPE	(1 << 14)
870fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_ERRCHN(err) \
880fb6f739SPiotr Ziecik 				(((err) >> 8) & 0x3f)
890fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SAE	(1 << 7)
900fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SOE	(1 << 6)
910fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_DAE	(1 << 5)
920fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_DOE	(1 << 4)
930fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_NCE	(1 << 3)
940fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SGE	(1 << 2)
950fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SBE	(1 << 1)
960fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_DBE	(1 << 0)
970fb6f739SPiotr Ziecik 
98ba2eea25SIlya Yanok #define MPC_DMA_DMAGPOR_SNOOP_ENABLE	(1 << 6)
99ba2eea25SIlya Yanok 
1000fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_1		0x00
1010fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_2		0x01
1020fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_4		0x02
1030fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_16	0x04
1040fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_32	0x05
1050fb6f739SPiotr Ziecik 
1060fb6f739SPiotr Ziecik /* MPC5121 DMA engine registers */
1070fb6f739SPiotr Ziecik struct __attribute__ ((__packed__)) mpc_dma_regs {
1080fb6f739SPiotr Ziecik 	/* 0x00 */
1090fb6f739SPiotr Ziecik 	u32 dmacr;		/* DMA control register */
1100fb6f739SPiotr Ziecik 	u32 dmaes;		/* DMA error status */
1110fb6f739SPiotr Ziecik 	/* 0x08 */
1120fb6f739SPiotr Ziecik 	u32 dmaerqh;		/* DMA enable request high(channels 63~32) */
1130fb6f739SPiotr Ziecik 	u32 dmaerql;		/* DMA enable request low(channels 31~0) */
1140fb6f739SPiotr Ziecik 	u32 dmaeeih;		/* DMA enable error interrupt high(ch63~32) */
1150fb6f739SPiotr Ziecik 	u32 dmaeeil;		/* DMA enable error interrupt low(ch31~0) */
1160fb6f739SPiotr Ziecik 	/* 0x18 */
1170fb6f739SPiotr Ziecik 	u8 dmaserq;		/* DMA set enable request */
1180fb6f739SPiotr Ziecik 	u8 dmacerq;		/* DMA clear enable request */
1190fb6f739SPiotr Ziecik 	u8 dmaseei;		/* DMA set enable error interrupt */
1200fb6f739SPiotr Ziecik 	u8 dmaceei;		/* DMA clear enable error interrupt */
1210fb6f739SPiotr Ziecik 	/* 0x1c */
1220fb6f739SPiotr Ziecik 	u8 dmacint;		/* DMA clear interrupt request */
1230fb6f739SPiotr Ziecik 	u8 dmacerr;		/* DMA clear error */
1240fb6f739SPiotr Ziecik 	u8 dmassrt;		/* DMA set start bit */
1250fb6f739SPiotr Ziecik 	u8 dmacdne;		/* DMA clear DONE status bit */
1260fb6f739SPiotr Ziecik 	/* 0x20 */
1270fb6f739SPiotr Ziecik 	u32 dmainth;		/* DMA interrupt request high(ch63~32) */
1280fb6f739SPiotr Ziecik 	u32 dmaintl;		/* DMA interrupt request low(ch31~0) */
1290fb6f739SPiotr Ziecik 	u32 dmaerrh;		/* DMA error high(ch63~32) */
1300fb6f739SPiotr Ziecik 	u32 dmaerrl;		/* DMA error low(ch31~0) */
1310fb6f739SPiotr Ziecik 	/* 0x30 */
1320fb6f739SPiotr Ziecik 	u32 dmahrsh;		/* DMA hw request status high(ch63~32) */
1330fb6f739SPiotr Ziecik 	u32 dmahrsl;		/* DMA hardware request status low(ch31~0) */
134ba2eea25SIlya Yanok 	union {
1350fb6f739SPiotr Ziecik 		u32 dmaihsa;	/* DMA interrupt high select AXE(ch63~32) */
136ba2eea25SIlya Yanok 		u32 dmagpor;	/* (General purpose register on MPC8308) */
137ba2eea25SIlya Yanok 	};
1380fb6f739SPiotr Ziecik 	u32 dmailsa;		/* DMA interrupt low select AXE(ch31~0) */
1390fb6f739SPiotr Ziecik 	/* 0x40 ~ 0xff */
1400fb6f739SPiotr Ziecik 	u32 reserve0[48];	/* Reserved */
1410fb6f739SPiotr Ziecik 	/* 0x100 */
1420fb6f739SPiotr Ziecik 	u8 dchpri[MPC_DMA_CHANNELS];
1430fb6f739SPiotr Ziecik 	/* DMA channels(0~63) priority */
1440fb6f739SPiotr Ziecik };
1450fb6f739SPiotr Ziecik 
1460fb6f739SPiotr Ziecik struct __attribute__ ((__packed__)) mpc_dma_tcd {
1470fb6f739SPiotr Ziecik 	/* 0x00 */
1480fb6f739SPiotr Ziecik 	u32 saddr;		/* Source address */
1490fb6f739SPiotr Ziecik 
1500fb6f739SPiotr Ziecik 	u32 smod:5;		/* Source address modulo */
1510fb6f739SPiotr Ziecik 	u32 ssize:3;		/* Source data transfer size */
1520fb6f739SPiotr Ziecik 	u32 dmod:5;		/* Destination address modulo */
1530fb6f739SPiotr Ziecik 	u32 dsize:3;		/* Destination data transfer size */
1540fb6f739SPiotr Ziecik 	u32 soff:16;		/* Signed source address offset */
1550fb6f739SPiotr Ziecik 
1560fb6f739SPiotr Ziecik 	/* 0x08 */
1570fb6f739SPiotr Ziecik 	u32 nbytes;		/* Inner "minor" byte count */
1580fb6f739SPiotr Ziecik 	u32 slast;		/* Last source address adjustment */
1590fb6f739SPiotr Ziecik 	u32 daddr;		/* Destination address */
1600fb6f739SPiotr Ziecik 
1610fb6f739SPiotr Ziecik 	/* 0x14 */
1620fb6f739SPiotr Ziecik 	u32 citer_elink:1;	/* Enable channel-to-channel linking on
1630fb6f739SPiotr Ziecik 				 * minor loop complete
1640fb6f739SPiotr Ziecik 				 */
1650fb6f739SPiotr Ziecik 	u32 citer_linkch:6;	/* Link channel for minor loop complete */
1660fb6f739SPiotr Ziecik 	u32 citer:9;		/* Current "major" iteration count */
1670fb6f739SPiotr Ziecik 	u32 doff:16;		/* Signed destination address offset */
1680fb6f739SPiotr Ziecik 
1690fb6f739SPiotr Ziecik 	/* 0x18 */
1700fb6f739SPiotr Ziecik 	u32 dlast_sga;		/* Last Destination address adjustment/scatter
1710fb6f739SPiotr Ziecik 				 * gather address
1720fb6f739SPiotr Ziecik 				 */
1730fb6f739SPiotr Ziecik 
1740fb6f739SPiotr Ziecik 	/* 0x1c */
1750fb6f739SPiotr Ziecik 	u32 biter_elink:1;	/* Enable channel-to-channel linking on major
1760fb6f739SPiotr Ziecik 				 * loop complete
1770fb6f739SPiotr Ziecik 				 */
1780fb6f739SPiotr Ziecik 	u32 biter_linkch:6;
1790fb6f739SPiotr Ziecik 	u32 biter:9;		/* Beginning "major" iteration count */
1800fb6f739SPiotr Ziecik 	u32 bwc:2;		/* Bandwidth control */
1810fb6f739SPiotr Ziecik 	u32 major_linkch:6;	/* Link channel number */
1820fb6f739SPiotr Ziecik 	u32 done:1;		/* Channel done */
1830fb6f739SPiotr Ziecik 	u32 active:1;		/* Channel active */
1840fb6f739SPiotr Ziecik 	u32 major_elink:1;	/* Enable channel-to-channel linking on major
1850fb6f739SPiotr Ziecik 				 * loop complete
1860fb6f739SPiotr Ziecik 				 */
1870fb6f739SPiotr Ziecik 	u32 e_sg:1;		/* Enable scatter/gather processing */
1880fb6f739SPiotr Ziecik 	u32 d_req:1;		/* Disable request */
1890fb6f739SPiotr Ziecik 	u32 int_half:1;		/* Enable an interrupt when major counter is
1900fb6f739SPiotr Ziecik 				 * half complete
1910fb6f739SPiotr Ziecik 				 */
1920fb6f739SPiotr Ziecik 	u32 int_maj:1;		/* Enable an interrupt when major iteration
1930fb6f739SPiotr Ziecik 				 * count completes
1940fb6f739SPiotr Ziecik 				 */
1950fb6f739SPiotr Ziecik 	u32 start:1;		/* Channel start */
1960fb6f739SPiotr Ziecik };
1970fb6f739SPiotr Ziecik 
1980fb6f739SPiotr Ziecik struct mpc_dma_desc {
1990fb6f739SPiotr Ziecik 	struct dma_async_tx_descriptor	desc;
2000fb6f739SPiotr Ziecik 	struct mpc_dma_tcd		*tcd;
2010fb6f739SPiotr Ziecik 	dma_addr_t			tcd_paddr;
2020fb6f739SPiotr Ziecik 	int				error;
2030fb6f739SPiotr Ziecik 	struct list_head		node;
20463da8e0dSAlexander Popov 	int				will_access_peripheral;
2050fb6f739SPiotr Ziecik };
2060fb6f739SPiotr Ziecik 
2070fb6f739SPiotr Ziecik struct mpc_dma_chan {
2080fb6f739SPiotr Ziecik 	struct dma_chan			chan;
2090fb6f739SPiotr Ziecik 	struct list_head		free;
2100fb6f739SPiotr Ziecik 	struct list_head		prepared;
2110fb6f739SPiotr Ziecik 	struct list_head		queued;
2120fb6f739SPiotr Ziecik 	struct list_head		active;
2130fb6f739SPiotr Ziecik 	struct list_head		completed;
2140fb6f739SPiotr Ziecik 	struct mpc_dma_tcd		*tcd;
2150fb6f739SPiotr Ziecik 	dma_addr_t			tcd_paddr;
2160fb6f739SPiotr Ziecik 
21763da8e0dSAlexander Popov 	/* Settings for access to peripheral FIFO */
21863da8e0dSAlexander Popov 	dma_addr_t			src_per_paddr;
21963da8e0dSAlexander Popov 	u32				src_tcd_nunits;
22063da8e0dSAlexander Popov 	dma_addr_t			dst_per_paddr;
22163da8e0dSAlexander Popov 	u32				dst_tcd_nunits;
22263da8e0dSAlexander Popov 
2230fb6f739SPiotr Ziecik 	/* Lock for this structure */
2240fb6f739SPiotr Ziecik 	spinlock_t			lock;
2250fb6f739SPiotr Ziecik };
2260fb6f739SPiotr Ziecik 
2270fb6f739SPiotr Ziecik struct mpc_dma {
2280fb6f739SPiotr Ziecik 	struct dma_device		dma;
2290fb6f739SPiotr Ziecik 	struct tasklet_struct		tasklet;
2300fb6f739SPiotr Ziecik 	struct mpc_dma_chan		channels[MPC_DMA_CHANNELS];
2310fb6f739SPiotr Ziecik 	struct mpc_dma_regs __iomem	*regs;
2320fb6f739SPiotr Ziecik 	struct mpc_dma_tcd __iomem	*tcd;
2330fb6f739SPiotr Ziecik 	int				irq;
234ba2eea25SIlya Yanok 	int				irq2;
2350fb6f739SPiotr Ziecik 	uint				error_status;
236ba2eea25SIlya Yanok 	int				is_mpc8308;
2370fb6f739SPiotr Ziecik 
2380fb6f739SPiotr Ziecik 	/* Lock for error_status field in this structure */
2390fb6f739SPiotr Ziecik 	spinlock_t			error_status_lock;
2400fb6f739SPiotr Ziecik };
2410fb6f739SPiotr Ziecik 
2420fb6f739SPiotr Ziecik #define DRV_NAME	"mpc512x_dma"
2430fb6f739SPiotr Ziecik 
2440fb6f739SPiotr Ziecik /* Convert struct dma_chan to struct mpc_dma_chan */
2450fb6f739SPiotr Ziecik static inline struct mpc_dma_chan *dma_chan_to_mpc_dma_chan(struct dma_chan *c)
2460fb6f739SPiotr Ziecik {
2470fb6f739SPiotr Ziecik 	return container_of(c, struct mpc_dma_chan, chan);
2480fb6f739SPiotr Ziecik }
2490fb6f739SPiotr Ziecik 
2500fb6f739SPiotr Ziecik /* Convert struct dma_chan to struct mpc_dma */
2510fb6f739SPiotr Ziecik static inline struct mpc_dma *dma_chan_to_mpc_dma(struct dma_chan *c)
2520fb6f739SPiotr Ziecik {
2530fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(c);
2540fb6f739SPiotr Ziecik 	return container_of(mchan, struct mpc_dma, channels[c->chan_id]);
2550fb6f739SPiotr Ziecik }
2560fb6f739SPiotr Ziecik 
2570fb6f739SPiotr Ziecik /*
2580fb6f739SPiotr Ziecik  * Execute all queued DMA descriptors.
2590fb6f739SPiotr Ziecik  *
2600fb6f739SPiotr Ziecik  * Following requirements must be met while calling mpc_dma_execute():
2610fb6f739SPiotr Ziecik  * 	a) mchan->lock is acquired,
2620fb6f739SPiotr Ziecik  * 	b) mchan->active list is empty,
2630fb6f739SPiotr Ziecik  * 	c) mchan->queued list contains at least one entry.
2640fb6f739SPiotr Ziecik  */
2650fb6f739SPiotr Ziecik static void mpc_dma_execute(struct mpc_dma_chan *mchan)
2660fb6f739SPiotr Ziecik {
2670fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(&mchan->chan);
2680fb6f739SPiotr Ziecik 	struct mpc_dma_desc *first = NULL;
2690fb6f739SPiotr Ziecik 	struct mpc_dma_desc *prev = NULL;
2700fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
2710fb6f739SPiotr Ziecik 	int cid = mchan->chan.chan_id;
2720fb6f739SPiotr Ziecik 
27363da8e0dSAlexander Popov 	while (!list_empty(&mchan->queued)) {
27463da8e0dSAlexander Popov 		mdesc = list_first_entry(&mchan->queued,
27563da8e0dSAlexander Popov 						struct mpc_dma_desc, node);
27663da8e0dSAlexander Popov 		/*
27763da8e0dSAlexander Popov 		 * Grab either several mem-to-mem transfer descriptors
27863da8e0dSAlexander Popov 		 * or one peripheral transfer descriptor,
27963da8e0dSAlexander Popov 		 * don't mix mem-to-mem and peripheral transfer descriptors
28063da8e0dSAlexander Popov 		 * within the same 'active' list.
28163da8e0dSAlexander Popov 		 */
28263da8e0dSAlexander Popov 		if (mdesc->will_access_peripheral) {
28363da8e0dSAlexander Popov 			if (list_empty(&mchan->active))
28463da8e0dSAlexander Popov 				list_move_tail(&mdesc->node, &mchan->active);
28563da8e0dSAlexander Popov 			break;
28663da8e0dSAlexander Popov 		} else {
28763da8e0dSAlexander Popov 			list_move_tail(&mdesc->node, &mchan->active);
28863da8e0dSAlexander Popov 		}
28963da8e0dSAlexander Popov 	}
2900fb6f739SPiotr Ziecik 
2910fb6f739SPiotr Ziecik 	/* Chain descriptors into one transaction */
2920fb6f739SPiotr Ziecik 	list_for_each_entry(mdesc, &mchan->active, node) {
2930fb6f739SPiotr Ziecik 		if (!first)
2940fb6f739SPiotr Ziecik 			first = mdesc;
2950fb6f739SPiotr Ziecik 
2960fb6f739SPiotr Ziecik 		if (!prev) {
2970fb6f739SPiotr Ziecik 			prev = mdesc;
2980fb6f739SPiotr Ziecik 			continue;
2990fb6f739SPiotr Ziecik 		}
3000fb6f739SPiotr Ziecik 
3010fb6f739SPiotr Ziecik 		prev->tcd->dlast_sga = mdesc->tcd_paddr;
3020fb6f739SPiotr Ziecik 		prev->tcd->e_sg = 1;
3030fb6f739SPiotr Ziecik 		mdesc->tcd->start = 1;
3040fb6f739SPiotr Ziecik 
3050fb6f739SPiotr Ziecik 		prev = mdesc;
3060fb6f739SPiotr Ziecik 	}
3070fb6f739SPiotr Ziecik 
3080fb6f739SPiotr Ziecik 	prev->tcd->int_maj = 1;
3090fb6f739SPiotr Ziecik 
3100fb6f739SPiotr Ziecik 	/* Send first descriptor in chain into hardware */
3110fb6f739SPiotr Ziecik 	memcpy_toio(&mdma->tcd[cid], first->tcd, sizeof(struct mpc_dma_tcd));
3126504cf34SIlya Yanok 
3136504cf34SIlya Yanok 	if (first != prev)
3146504cf34SIlya Yanok 		mdma->tcd[cid].e_sg = 1;
31563da8e0dSAlexander Popov 
31663da8e0dSAlexander Popov 	if (mdma->is_mpc8308) {
31763da8e0dSAlexander Popov 		/* MPC8308, no request lines, software initiated start */
3180fb6f739SPiotr Ziecik 		out_8(&mdma->regs->dmassrt, cid);
31963da8e0dSAlexander Popov 	} else if (first->will_access_peripheral) {
32063da8e0dSAlexander Popov 		/* Peripherals involved, start by external request signal */
32163da8e0dSAlexander Popov 		out_8(&mdma->regs->dmaserq, cid);
32263da8e0dSAlexander Popov 	} else {
32363da8e0dSAlexander Popov 		/* Memory to memory transfer, software initiated start */
32463da8e0dSAlexander Popov 		out_8(&mdma->regs->dmassrt, cid);
32563da8e0dSAlexander Popov 	}
3260fb6f739SPiotr Ziecik }
3270fb6f739SPiotr Ziecik 
3280fb6f739SPiotr Ziecik /* Handle interrupt on one half of DMA controller (32 channels) */
3290fb6f739SPiotr Ziecik static void mpc_dma_irq_process(struct mpc_dma *mdma, u32 is, u32 es, int off)
3300fb6f739SPiotr Ziecik {
3310fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan;
3320fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
3330fb6f739SPiotr Ziecik 	u32 status = is | es;
3340fb6f739SPiotr Ziecik 	int ch;
3350fb6f739SPiotr Ziecik 
3360fb6f739SPiotr Ziecik 	while ((ch = fls(status) - 1) >= 0) {
3370fb6f739SPiotr Ziecik 		status &= ~(1 << ch);
3380fb6f739SPiotr Ziecik 		mchan = &mdma->channels[ch + off];
3390fb6f739SPiotr Ziecik 
3400fb6f739SPiotr Ziecik 		spin_lock(&mchan->lock);
3410fb6f739SPiotr Ziecik 
3422862559eSIlya Yanok 		out_8(&mdma->regs->dmacint, ch + off);
3432862559eSIlya Yanok 		out_8(&mdma->regs->dmacerr, ch + off);
3442862559eSIlya Yanok 
3450fb6f739SPiotr Ziecik 		/* Check error status */
3460fb6f739SPiotr Ziecik 		if (es & (1 << ch))
3470fb6f739SPiotr Ziecik 			list_for_each_entry(mdesc, &mchan->active, node)
3480fb6f739SPiotr Ziecik 				mdesc->error = -EIO;
3490fb6f739SPiotr Ziecik 
3500fb6f739SPiotr Ziecik 		/* Execute queued descriptors */
3510fb6f739SPiotr Ziecik 		list_splice_tail_init(&mchan->active, &mchan->completed);
3520fb6f739SPiotr Ziecik 		if (!list_empty(&mchan->queued))
3530fb6f739SPiotr Ziecik 			mpc_dma_execute(mchan);
3540fb6f739SPiotr Ziecik 
3550fb6f739SPiotr Ziecik 		spin_unlock(&mchan->lock);
3560fb6f739SPiotr Ziecik 	}
3570fb6f739SPiotr Ziecik }
3580fb6f739SPiotr Ziecik 
3590fb6f739SPiotr Ziecik /* Interrupt handler */
3600fb6f739SPiotr Ziecik static irqreturn_t mpc_dma_irq(int irq, void *data)
3610fb6f739SPiotr Ziecik {
3620fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = data;
3630fb6f739SPiotr Ziecik 	uint es;
3640fb6f739SPiotr Ziecik 
3650fb6f739SPiotr Ziecik 	/* Save error status register */
3660fb6f739SPiotr Ziecik 	es = in_be32(&mdma->regs->dmaes);
3670fb6f739SPiotr Ziecik 	spin_lock(&mdma->error_status_lock);
3680fb6f739SPiotr Ziecik 	if ((es & MPC_DMA_DMAES_VLD) && mdma->error_status == 0)
3690fb6f739SPiotr Ziecik 		mdma->error_status = es;
3700fb6f739SPiotr Ziecik 	spin_unlock(&mdma->error_status_lock);
3710fb6f739SPiotr Ziecik 
3720fb6f739SPiotr Ziecik 	/* Handle interrupt on each channel */
373ba2eea25SIlya Yanok 	if (mdma->dma.chancnt > 32) {
3740fb6f739SPiotr Ziecik 		mpc_dma_irq_process(mdma, in_be32(&mdma->regs->dmainth),
3750fb6f739SPiotr Ziecik 					in_be32(&mdma->regs->dmaerrh), 32);
376ba2eea25SIlya Yanok 	}
3770fb6f739SPiotr Ziecik 	mpc_dma_irq_process(mdma, in_be32(&mdma->regs->dmaintl),
3780fb6f739SPiotr Ziecik 					in_be32(&mdma->regs->dmaerrl), 0);
3790fb6f739SPiotr Ziecik 
3800fb6f739SPiotr Ziecik 	/* Schedule tasklet */
3810fb6f739SPiotr Ziecik 	tasklet_schedule(&mdma->tasklet);
3820fb6f739SPiotr Ziecik 
3830fb6f739SPiotr Ziecik 	return IRQ_HANDLED;
3840fb6f739SPiotr Ziecik }
3850fb6f739SPiotr Ziecik 
38625985edcSLucas De Marchi /* process completed descriptors */
387a2769913SIlya Yanok static void mpc_dma_process_completed(struct mpc_dma *mdma)
3880fb6f739SPiotr Ziecik {
3890fb6f739SPiotr Ziecik 	dma_cookie_t last_cookie = 0;
3900fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan;
3910fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
3920fb6f739SPiotr Ziecik 	struct dma_async_tx_descriptor *desc;
3930fb6f739SPiotr Ziecik 	unsigned long flags;
3940fb6f739SPiotr Ziecik 	LIST_HEAD(list);
3950fb6f739SPiotr Ziecik 	int i;
3960fb6f739SPiotr Ziecik 
397a2769913SIlya Yanok 	for (i = 0; i < mdma->dma.chancnt; i++) {
398a2769913SIlya Yanok 		mchan = &mdma->channels[i];
399a2769913SIlya Yanok 
400a2769913SIlya Yanok 		/* Get all completed descriptors */
401a2769913SIlya Yanok 		spin_lock_irqsave(&mchan->lock, flags);
402a2769913SIlya Yanok 		if (!list_empty(&mchan->completed))
403a2769913SIlya Yanok 			list_splice_tail_init(&mchan->completed, &list);
404a2769913SIlya Yanok 		spin_unlock_irqrestore(&mchan->lock, flags);
405a2769913SIlya Yanok 
406a2769913SIlya Yanok 		if (list_empty(&list))
407a2769913SIlya Yanok 			continue;
408a2769913SIlya Yanok 
409a2769913SIlya Yanok 		/* Execute callbacks and run dependencies */
410a2769913SIlya Yanok 		list_for_each_entry(mdesc, &list, node) {
411a2769913SIlya Yanok 			desc = &mdesc->desc;
412a2769913SIlya Yanok 
413a2769913SIlya Yanok 			if (desc->callback)
414a2769913SIlya Yanok 				desc->callback(desc->callback_param);
415a2769913SIlya Yanok 
416a2769913SIlya Yanok 			last_cookie = desc->cookie;
417a2769913SIlya Yanok 			dma_run_dependencies(desc);
418a2769913SIlya Yanok 		}
419a2769913SIlya Yanok 
420a2769913SIlya Yanok 		/* Free descriptors */
421a2769913SIlya Yanok 		spin_lock_irqsave(&mchan->lock, flags);
422a2769913SIlya Yanok 		list_splice_tail_init(&list, &mchan->free);
4234d4e58deSRussell King - ARM Linux 		mchan->chan.completed_cookie = last_cookie;
424a2769913SIlya Yanok 		spin_unlock_irqrestore(&mchan->lock, flags);
425a2769913SIlya Yanok 	}
426a2769913SIlya Yanok }
427a2769913SIlya Yanok 
428a2769913SIlya Yanok /* DMA Tasklet */
429a2769913SIlya Yanok static void mpc_dma_tasklet(unsigned long data)
430a2769913SIlya Yanok {
431a2769913SIlya Yanok 	struct mpc_dma *mdma = (void *)data;
432a2769913SIlya Yanok 	unsigned long flags;
433a2769913SIlya Yanok 	uint es;
434a2769913SIlya Yanok 
4350fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mdma->error_status_lock, flags);
4360fb6f739SPiotr Ziecik 	es = mdma->error_status;
4370fb6f739SPiotr Ziecik 	mdma->error_status = 0;
4380fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mdma->error_status_lock, flags);
4390fb6f739SPiotr Ziecik 
4400fb6f739SPiotr Ziecik 	/* Print nice error report */
4410fb6f739SPiotr Ziecik 	if (es) {
4420fb6f739SPiotr Ziecik 		dev_err(mdma->dma.dev,
4430fb6f739SPiotr Ziecik 			"Hardware reported following error(s) on channel %u:\n",
4440fb6f739SPiotr Ziecik 						      MPC_DMA_DMAES_ERRCHN(es));
4450fb6f739SPiotr Ziecik 
4460fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_GPE)
4470fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Group Priority Error\n");
4480fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_CPE)
4490fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Channel Priority Error\n");
4500fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SAE)
4510fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Source Address Error\n");
4520fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SOE)
4530fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Source Offset"
4540fb6f739SPiotr Ziecik 						" Configuration Error\n");
4550fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_DAE)
4560fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Destination Address"
4570fb6f739SPiotr Ziecik 								" Error\n");
4580fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_DOE)
4590fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Destination Offset"
4600fb6f739SPiotr Ziecik 						" Configuration Error\n");
4610fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_NCE)
4620fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- NBytes/Citter"
4630fb6f739SPiotr Ziecik 						" Configuration Error\n");
4640fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SGE)
4650fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Scatter/Gather"
4660fb6f739SPiotr Ziecik 						" Configuration Error\n");
4670fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SBE)
4680fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Source Bus Error\n");
4690fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_DBE)
4700fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Destination Bus Error\n");
4710fb6f739SPiotr Ziecik 	}
4720fb6f739SPiotr Ziecik 
473a2769913SIlya Yanok 	mpc_dma_process_completed(mdma);
4740fb6f739SPiotr Ziecik }
4750fb6f739SPiotr Ziecik 
4760fb6f739SPiotr Ziecik /* Submit descriptor to hardware */
4770fb6f739SPiotr Ziecik static dma_cookie_t mpc_dma_tx_submit(struct dma_async_tx_descriptor *txd)
4780fb6f739SPiotr Ziecik {
4790fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(txd->chan);
4800fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
4810fb6f739SPiotr Ziecik 	unsigned long flags;
4820fb6f739SPiotr Ziecik 	dma_cookie_t cookie;
4830fb6f739SPiotr Ziecik 
4840fb6f739SPiotr Ziecik 	mdesc = container_of(txd, struct mpc_dma_desc, desc);
4850fb6f739SPiotr Ziecik 
4860fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
4870fb6f739SPiotr Ziecik 
4880fb6f739SPiotr Ziecik 	/* Move descriptor to queue */
4890fb6f739SPiotr Ziecik 	list_move_tail(&mdesc->node, &mchan->queued);
4900fb6f739SPiotr Ziecik 
4910fb6f739SPiotr Ziecik 	/* If channel is idle, execute all queued descriptors */
4920fb6f739SPiotr Ziecik 	if (list_empty(&mchan->active))
4930fb6f739SPiotr Ziecik 		mpc_dma_execute(mchan);
4940fb6f739SPiotr Ziecik 
4950fb6f739SPiotr Ziecik 	/* Update cookie */
496884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(txd);
4970fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
4980fb6f739SPiotr Ziecik 
4990fb6f739SPiotr Ziecik 	return cookie;
5000fb6f739SPiotr Ziecik }
5010fb6f739SPiotr Ziecik 
5020fb6f739SPiotr Ziecik /* Alloc channel resources */
5030fb6f739SPiotr Ziecik static int mpc_dma_alloc_chan_resources(struct dma_chan *chan)
5040fb6f739SPiotr Ziecik {
5050fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
5060fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
5070fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
5080fb6f739SPiotr Ziecik 	struct mpc_dma_tcd *tcd;
5090fb6f739SPiotr Ziecik 	dma_addr_t tcd_paddr;
5100fb6f739SPiotr Ziecik 	unsigned long flags;
5110fb6f739SPiotr Ziecik 	LIST_HEAD(descs);
5120fb6f739SPiotr Ziecik 	int i;
5130fb6f739SPiotr Ziecik 
5140fb6f739SPiotr Ziecik 	/* Alloc DMA memory for Transfer Control Descriptors */
5150fb6f739SPiotr Ziecik 	tcd = dma_alloc_coherent(mdma->dma.dev,
5160fb6f739SPiotr Ziecik 			MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
5170fb6f739SPiotr Ziecik 							&tcd_paddr, GFP_KERNEL);
5180fb6f739SPiotr Ziecik 	if (!tcd)
5190fb6f739SPiotr Ziecik 		return -ENOMEM;
5200fb6f739SPiotr Ziecik 
5210fb6f739SPiotr Ziecik 	/* Alloc descriptors for this channel */
5220fb6f739SPiotr Ziecik 	for (i = 0; i < MPC_DMA_DESCRIPTORS; i++) {
5230fb6f739SPiotr Ziecik 		mdesc = kzalloc(sizeof(struct mpc_dma_desc), GFP_KERNEL);
5240fb6f739SPiotr Ziecik 		if (!mdesc) {
5250fb6f739SPiotr Ziecik 			dev_notice(mdma->dma.dev, "Memory allocation error. "
5260fb6f739SPiotr Ziecik 					"Allocated only %u descriptors\n", i);
5270fb6f739SPiotr Ziecik 			break;
5280fb6f739SPiotr Ziecik 		}
5290fb6f739SPiotr Ziecik 
5300fb6f739SPiotr Ziecik 		dma_async_tx_descriptor_init(&mdesc->desc, chan);
5310fb6f739SPiotr Ziecik 		mdesc->desc.flags = DMA_CTRL_ACK;
5320fb6f739SPiotr Ziecik 		mdesc->desc.tx_submit = mpc_dma_tx_submit;
5330fb6f739SPiotr Ziecik 
5340fb6f739SPiotr Ziecik 		mdesc->tcd = &tcd[i];
5350fb6f739SPiotr Ziecik 		mdesc->tcd_paddr = tcd_paddr + (i * sizeof(struct mpc_dma_tcd));
5360fb6f739SPiotr Ziecik 
5370fb6f739SPiotr Ziecik 		list_add_tail(&mdesc->node, &descs);
5380fb6f739SPiotr Ziecik 	}
5390fb6f739SPiotr Ziecik 
5400fb6f739SPiotr Ziecik 	/* Return error only if no descriptors were allocated */
5410fb6f739SPiotr Ziecik 	if (i == 0) {
5420fb6f739SPiotr Ziecik 		dma_free_coherent(mdma->dma.dev,
5430fb6f739SPiotr Ziecik 			MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
5440fb6f739SPiotr Ziecik 								tcd, tcd_paddr);
5450fb6f739SPiotr Ziecik 		return -ENOMEM;
5460fb6f739SPiotr Ziecik 	}
5470fb6f739SPiotr Ziecik 
5480fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
5490fb6f739SPiotr Ziecik 	mchan->tcd = tcd;
5500fb6f739SPiotr Ziecik 	mchan->tcd_paddr = tcd_paddr;
5510fb6f739SPiotr Ziecik 	list_splice_tail_init(&descs, &mchan->free);
5520fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
5530fb6f739SPiotr Ziecik 
5540fb6f739SPiotr Ziecik 	/* Enable Error Interrupt */
5550fb6f739SPiotr Ziecik 	out_8(&mdma->regs->dmaseei, chan->chan_id);
5560fb6f739SPiotr Ziecik 
5570fb6f739SPiotr Ziecik 	return 0;
5580fb6f739SPiotr Ziecik }
5590fb6f739SPiotr Ziecik 
5600fb6f739SPiotr Ziecik /* Free channel resources */
5610fb6f739SPiotr Ziecik static void mpc_dma_free_chan_resources(struct dma_chan *chan)
5620fb6f739SPiotr Ziecik {
5630fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
5640fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
5650fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc, *tmp;
5660fb6f739SPiotr Ziecik 	struct mpc_dma_tcd *tcd;
5670fb6f739SPiotr Ziecik 	dma_addr_t tcd_paddr;
5680fb6f739SPiotr Ziecik 	unsigned long flags;
5690fb6f739SPiotr Ziecik 	LIST_HEAD(descs);
5700fb6f739SPiotr Ziecik 
5710fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
5720fb6f739SPiotr Ziecik 
5730fb6f739SPiotr Ziecik 	/* Channel must be idle */
5740fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->prepared));
5750fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->queued));
5760fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->active));
5770fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->completed));
5780fb6f739SPiotr Ziecik 
5790fb6f739SPiotr Ziecik 	/* Move data */
5800fb6f739SPiotr Ziecik 	list_splice_tail_init(&mchan->free, &descs);
5810fb6f739SPiotr Ziecik 	tcd = mchan->tcd;
5820fb6f739SPiotr Ziecik 	tcd_paddr = mchan->tcd_paddr;
5830fb6f739SPiotr Ziecik 
5840fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
5850fb6f739SPiotr Ziecik 
5860fb6f739SPiotr Ziecik 	/* Free DMA memory used by descriptors */
5870fb6f739SPiotr Ziecik 	dma_free_coherent(mdma->dma.dev,
5880fb6f739SPiotr Ziecik 			MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
5890fb6f739SPiotr Ziecik 								tcd, tcd_paddr);
5900fb6f739SPiotr Ziecik 
5910fb6f739SPiotr Ziecik 	/* Free descriptors */
5920fb6f739SPiotr Ziecik 	list_for_each_entry_safe(mdesc, tmp, &descs, node)
5930fb6f739SPiotr Ziecik 		kfree(mdesc);
5940fb6f739SPiotr Ziecik 
5950fb6f739SPiotr Ziecik 	/* Disable Error Interrupt */
5960fb6f739SPiotr Ziecik 	out_8(&mdma->regs->dmaceei, chan->chan_id);
5970fb6f739SPiotr Ziecik }
5980fb6f739SPiotr Ziecik 
5990fb6f739SPiotr Ziecik /* Send all pending descriptor to hardware */
6000fb6f739SPiotr Ziecik static void mpc_dma_issue_pending(struct dma_chan *chan)
6010fb6f739SPiotr Ziecik {
6020fb6f739SPiotr Ziecik 	/*
6030fb6f739SPiotr Ziecik 	 * We are posting descriptors to the hardware as soon as
6040fb6f739SPiotr Ziecik 	 * they are ready, so this function does nothing.
6050fb6f739SPiotr Ziecik 	 */
6060fb6f739SPiotr Ziecik }
6070fb6f739SPiotr Ziecik 
6080fb6f739SPiotr Ziecik /* Check request completion status */
6090fb6f739SPiotr Ziecik static enum dma_status
61007934481SLinus Walleij mpc_dma_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
61107934481SLinus Walleij 	       struct dma_tx_state *txstate)
6120fb6f739SPiotr Ziecik {
613108fae84SAndy Shevchenko 	return dma_cookie_status(chan, cookie, txstate);
6140fb6f739SPiotr Ziecik }
6150fb6f739SPiotr Ziecik 
6160fb6f739SPiotr Ziecik /* Prepare descriptor for memory to memory copy */
6170fb6f739SPiotr Ziecik static struct dma_async_tx_descriptor *
6180fb6f739SPiotr Ziecik mpc_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
6190fb6f739SPiotr Ziecik 					size_t len, unsigned long flags)
6200fb6f739SPiotr Ziecik {
621ba2eea25SIlya Yanok 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
6220fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
6230fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc = NULL;
6240fb6f739SPiotr Ziecik 	struct mpc_dma_tcd *tcd;
6250fb6f739SPiotr Ziecik 	unsigned long iflags;
6260fb6f739SPiotr Ziecik 
6270fb6f739SPiotr Ziecik 	/* Get free descriptor */
6280fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, iflags);
6290fb6f739SPiotr Ziecik 	if (!list_empty(&mchan->free)) {
6300fb6f739SPiotr Ziecik 		mdesc = list_first_entry(&mchan->free, struct mpc_dma_desc,
6310fb6f739SPiotr Ziecik 									node);
6320fb6f739SPiotr Ziecik 		list_del(&mdesc->node);
6330fb6f739SPiotr Ziecik 	}
6340fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, iflags);
6350fb6f739SPiotr Ziecik 
636a2769913SIlya Yanok 	if (!mdesc) {
637a2769913SIlya Yanok 		/* try to free completed descriptors */
638a2769913SIlya Yanok 		mpc_dma_process_completed(mdma);
6390fb6f739SPiotr Ziecik 		return NULL;
640a2769913SIlya Yanok 	}
6410fb6f739SPiotr Ziecik 
6420fb6f739SPiotr Ziecik 	mdesc->error = 0;
64363da8e0dSAlexander Popov 	mdesc->will_access_peripheral = 0;
6440fb6f739SPiotr Ziecik 	tcd = mdesc->tcd;
6450fb6f739SPiotr Ziecik 
6460fb6f739SPiotr Ziecik 	/* Prepare Transfer Control Descriptor for this transaction */
6470fb6f739SPiotr Ziecik 	memset(tcd, 0, sizeof(struct mpc_dma_tcd));
6480fb6f739SPiotr Ziecik 
6490fb6f739SPiotr Ziecik 	if (IS_ALIGNED(src | dst | len, 32)) {
6500fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_32;
6510fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_32;
6520fb6f739SPiotr Ziecik 		tcd->soff = 32;
6530fb6f739SPiotr Ziecik 		tcd->doff = 32;
654ba2eea25SIlya Yanok 	} else if (!mdma->is_mpc8308 && IS_ALIGNED(src | dst | len, 16)) {
655ba2eea25SIlya Yanok 		/* MPC8308 doesn't support 16 byte transfers */
6560fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_16;
6570fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_16;
6580fb6f739SPiotr Ziecik 		tcd->soff = 16;
6590fb6f739SPiotr Ziecik 		tcd->doff = 16;
6600fb6f739SPiotr Ziecik 	} else if (IS_ALIGNED(src | dst | len, 4)) {
6610fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_4;
6620fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_4;
6630fb6f739SPiotr Ziecik 		tcd->soff = 4;
6640fb6f739SPiotr Ziecik 		tcd->doff = 4;
6650fb6f739SPiotr Ziecik 	} else if (IS_ALIGNED(src | dst | len, 2)) {
6660fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_2;
6670fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_2;
6680fb6f739SPiotr Ziecik 		tcd->soff = 2;
6690fb6f739SPiotr Ziecik 		tcd->doff = 2;
6700fb6f739SPiotr Ziecik 	} else {
6710fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_1;
6720fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_1;
6730fb6f739SPiotr Ziecik 		tcd->soff = 1;
6740fb6f739SPiotr Ziecik 		tcd->doff = 1;
6750fb6f739SPiotr Ziecik 	}
6760fb6f739SPiotr Ziecik 
6770fb6f739SPiotr Ziecik 	tcd->saddr = src;
6780fb6f739SPiotr Ziecik 	tcd->daddr = dst;
6790fb6f739SPiotr Ziecik 	tcd->nbytes = len;
6800fb6f739SPiotr Ziecik 	tcd->biter = 1;
6810fb6f739SPiotr Ziecik 	tcd->citer = 1;
6820fb6f739SPiotr Ziecik 
6830fb6f739SPiotr Ziecik 	/* Place descriptor in prepared list */
6840fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, iflags);
6850fb6f739SPiotr Ziecik 	list_add_tail(&mdesc->node, &mchan->prepared);
6860fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, iflags);
6870fb6f739SPiotr Ziecik 
6880fb6f739SPiotr Ziecik 	return &mdesc->desc;
6890fb6f739SPiotr Ziecik }
6900fb6f739SPiotr Ziecik 
69163da8e0dSAlexander Popov static struct dma_async_tx_descriptor *
69263da8e0dSAlexander Popov mpc_dma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
69363da8e0dSAlexander Popov 		unsigned int sg_len, enum dma_transfer_direction direction,
69463da8e0dSAlexander Popov 		unsigned long flags, void *context)
69563da8e0dSAlexander Popov {
69663da8e0dSAlexander Popov 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
69763da8e0dSAlexander Popov 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
69863da8e0dSAlexander Popov 	struct mpc_dma_desc *mdesc = NULL;
69963da8e0dSAlexander Popov 	dma_addr_t per_paddr;
70063da8e0dSAlexander Popov 	u32 tcd_nunits;
70163da8e0dSAlexander Popov 	struct mpc_dma_tcd *tcd;
70263da8e0dSAlexander Popov 	unsigned long iflags;
70363da8e0dSAlexander Popov 	struct scatterlist *sg;
70463da8e0dSAlexander Popov 	size_t len;
70563da8e0dSAlexander Popov 	int iter, i;
70663da8e0dSAlexander Popov 
70763da8e0dSAlexander Popov 	/* Currently there is no proper support for scatter/gather */
70863da8e0dSAlexander Popov 	if (sg_len != 1)
70963da8e0dSAlexander Popov 		return NULL;
71063da8e0dSAlexander Popov 
71163da8e0dSAlexander Popov 	if (!is_slave_direction(direction))
71263da8e0dSAlexander Popov 		return NULL;
71363da8e0dSAlexander Popov 
71463da8e0dSAlexander Popov 	for_each_sg(sgl, sg, sg_len, i) {
71563da8e0dSAlexander Popov 		spin_lock_irqsave(&mchan->lock, iflags);
71663da8e0dSAlexander Popov 
71763da8e0dSAlexander Popov 		mdesc = list_first_entry(&mchan->free,
71863da8e0dSAlexander Popov 						struct mpc_dma_desc, node);
71963da8e0dSAlexander Popov 		if (!mdesc) {
72063da8e0dSAlexander Popov 			spin_unlock_irqrestore(&mchan->lock, iflags);
72163da8e0dSAlexander Popov 			/* Try to free completed descriptors */
72263da8e0dSAlexander Popov 			mpc_dma_process_completed(mdma);
72363da8e0dSAlexander Popov 			return NULL;
72463da8e0dSAlexander Popov 		}
72563da8e0dSAlexander Popov 
72663da8e0dSAlexander Popov 		list_del(&mdesc->node);
72763da8e0dSAlexander Popov 
72863da8e0dSAlexander Popov 		if (direction == DMA_DEV_TO_MEM) {
72963da8e0dSAlexander Popov 			per_paddr = mchan->src_per_paddr;
73063da8e0dSAlexander Popov 			tcd_nunits = mchan->src_tcd_nunits;
73163da8e0dSAlexander Popov 		} else {
73263da8e0dSAlexander Popov 			per_paddr = mchan->dst_per_paddr;
73363da8e0dSAlexander Popov 			tcd_nunits = mchan->dst_tcd_nunits;
73463da8e0dSAlexander Popov 		}
73563da8e0dSAlexander Popov 
73663da8e0dSAlexander Popov 		spin_unlock_irqrestore(&mchan->lock, iflags);
73763da8e0dSAlexander Popov 
73863da8e0dSAlexander Popov 		if (per_paddr == 0 || tcd_nunits == 0)
73963da8e0dSAlexander Popov 			goto err_prep;
74063da8e0dSAlexander Popov 
74163da8e0dSAlexander Popov 		mdesc->error = 0;
74263da8e0dSAlexander Popov 		mdesc->will_access_peripheral = 1;
74363da8e0dSAlexander Popov 
74463da8e0dSAlexander Popov 		/* Prepare Transfer Control Descriptor for this transaction */
74563da8e0dSAlexander Popov 		tcd = mdesc->tcd;
74663da8e0dSAlexander Popov 
74763da8e0dSAlexander Popov 		memset(tcd, 0, sizeof(struct mpc_dma_tcd));
74863da8e0dSAlexander Popov 
74963da8e0dSAlexander Popov 		if (!IS_ALIGNED(sg_dma_address(sg), 4))
75063da8e0dSAlexander Popov 			goto err_prep;
75163da8e0dSAlexander Popov 
75263da8e0dSAlexander Popov 		if (direction == DMA_DEV_TO_MEM) {
75363da8e0dSAlexander Popov 			tcd->saddr = per_paddr;
75463da8e0dSAlexander Popov 			tcd->daddr = sg_dma_address(sg);
75563da8e0dSAlexander Popov 			tcd->soff = 0;
75663da8e0dSAlexander Popov 			tcd->doff = 4;
75763da8e0dSAlexander Popov 		} else {
75863da8e0dSAlexander Popov 			tcd->saddr = sg_dma_address(sg);
75963da8e0dSAlexander Popov 			tcd->daddr = per_paddr;
76063da8e0dSAlexander Popov 			tcd->soff = 4;
76163da8e0dSAlexander Popov 			tcd->doff = 0;
76263da8e0dSAlexander Popov 		}
76363da8e0dSAlexander Popov 
76463da8e0dSAlexander Popov 		tcd->ssize = MPC_DMA_TSIZE_4;
76563da8e0dSAlexander Popov 		tcd->dsize = MPC_DMA_TSIZE_4;
76663da8e0dSAlexander Popov 
76763da8e0dSAlexander Popov 		len = sg_dma_len(sg);
76863da8e0dSAlexander Popov 		tcd->nbytes = tcd_nunits * 4;
76963da8e0dSAlexander Popov 		if (!IS_ALIGNED(len, tcd->nbytes))
77063da8e0dSAlexander Popov 			goto err_prep;
77163da8e0dSAlexander Popov 
77263da8e0dSAlexander Popov 		iter = len / tcd->nbytes;
77363da8e0dSAlexander Popov 		if (iter >= 1 << 15) {
77463da8e0dSAlexander Popov 			/* len is too big */
77563da8e0dSAlexander Popov 			goto err_prep;
77663da8e0dSAlexander Popov 		}
77763da8e0dSAlexander Popov 		/* citer_linkch contains the high bits of iter */
77863da8e0dSAlexander Popov 		tcd->biter = iter & 0x1ff;
77963da8e0dSAlexander Popov 		tcd->biter_linkch = iter >> 9;
78063da8e0dSAlexander Popov 		tcd->citer = tcd->biter;
78163da8e0dSAlexander Popov 		tcd->citer_linkch = tcd->biter_linkch;
78263da8e0dSAlexander Popov 
78363da8e0dSAlexander Popov 		tcd->e_sg = 0;
78463da8e0dSAlexander Popov 		tcd->d_req = 1;
78563da8e0dSAlexander Popov 
78663da8e0dSAlexander Popov 		/* Place descriptor in prepared list */
78763da8e0dSAlexander Popov 		spin_lock_irqsave(&mchan->lock, iflags);
78863da8e0dSAlexander Popov 		list_add_tail(&mdesc->node, &mchan->prepared);
78963da8e0dSAlexander Popov 		spin_unlock_irqrestore(&mchan->lock, iflags);
79063da8e0dSAlexander Popov 	}
79163da8e0dSAlexander Popov 
79263da8e0dSAlexander Popov 	return &mdesc->desc;
79363da8e0dSAlexander Popov 
79463da8e0dSAlexander Popov err_prep:
79563da8e0dSAlexander Popov 	/* Put the descriptor back */
79663da8e0dSAlexander Popov 	spin_lock_irqsave(&mchan->lock, iflags);
79763da8e0dSAlexander Popov 	list_add_tail(&mdesc->node, &mchan->free);
79863da8e0dSAlexander Popov 	spin_unlock_irqrestore(&mchan->lock, iflags);
79963da8e0dSAlexander Popov 
80063da8e0dSAlexander Popov 	return NULL;
80163da8e0dSAlexander Popov }
80263da8e0dSAlexander Popov 
803*95335f1fSMaxime Ripard static int mpc_dma_device_config(struct dma_chan *chan,
804*95335f1fSMaxime Ripard 				 struct dma_slave_config *cfg)
80563da8e0dSAlexander Popov {
806*95335f1fSMaxime Ripard 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
80763da8e0dSAlexander Popov 	unsigned long flags;
80863da8e0dSAlexander Popov 
80963da8e0dSAlexander Popov 	/*
81063da8e0dSAlexander Popov 	 * Software constraints:
81163da8e0dSAlexander Popov 	 *  - only transfers between a peripheral device and
81263da8e0dSAlexander Popov 	 *     memory are supported;
81363da8e0dSAlexander Popov 	 *  - only peripheral devices with 4-byte FIFO access register
81463da8e0dSAlexander Popov 	 *     are supported;
81563da8e0dSAlexander Popov 	 *  - minimal transfer chunk is 4 bytes and consequently
81663da8e0dSAlexander Popov 	 *     source and destination addresses must be 4-byte aligned
81763da8e0dSAlexander Popov 	 *     and transfer size must be aligned on (4 * maxburst)
81863da8e0dSAlexander Popov 	 *     boundary;
81963da8e0dSAlexander Popov 	 *  - during the transfer RAM address is being incremented by
82063da8e0dSAlexander Popov 	 *     the size of minimal transfer chunk;
82163da8e0dSAlexander Popov 	 *  - peripheral port's address is constant during the transfer.
82263da8e0dSAlexander Popov 	 */
82363da8e0dSAlexander Popov 
82463da8e0dSAlexander Popov 	if (cfg->src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES ||
82563da8e0dSAlexander Popov 	    cfg->dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES ||
82663da8e0dSAlexander Popov 	    !IS_ALIGNED(cfg->src_addr, 4) ||
82763da8e0dSAlexander Popov 	    !IS_ALIGNED(cfg->dst_addr, 4)) {
82863da8e0dSAlexander Popov 		return -EINVAL;
82963da8e0dSAlexander Popov 	}
83063da8e0dSAlexander Popov 
83163da8e0dSAlexander Popov 	spin_lock_irqsave(&mchan->lock, flags);
83263da8e0dSAlexander Popov 
83363da8e0dSAlexander Popov 	mchan->src_per_paddr = cfg->src_addr;
83463da8e0dSAlexander Popov 	mchan->src_tcd_nunits = cfg->src_maxburst;
83563da8e0dSAlexander Popov 	mchan->dst_per_paddr = cfg->dst_addr;
83663da8e0dSAlexander Popov 	mchan->dst_tcd_nunits = cfg->dst_maxburst;
83763da8e0dSAlexander Popov 
83863da8e0dSAlexander Popov 	/* Apply defaults */
83963da8e0dSAlexander Popov 	if (mchan->src_tcd_nunits == 0)
84063da8e0dSAlexander Popov 		mchan->src_tcd_nunits = 1;
84163da8e0dSAlexander Popov 	if (mchan->dst_tcd_nunits == 0)
84263da8e0dSAlexander Popov 		mchan->dst_tcd_nunits = 1;
84363da8e0dSAlexander Popov 
84463da8e0dSAlexander Popov 	spin_unlock_irqrestore(&mchan->lock, flags);
84563da8e0dSAlexander Popov 
84663da8e0dSAlexander Popov 	return 0;
84763da8e0dSAlexander Popov }
84863da8e0dSAlexander Popov 
849*95335f1fSMaxime Ripard static int mpc_dma_device_terminate_all(struct dma_chan *chan)
850*95335f1fSMaxime Ripard {
851*95335f1fSMaxime Ripard 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
852*95335f1fSMaxime Ripard 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
853*95335f1fSMaxime Ripard 	unsigned long flags;
854*95335f1fSMaxime Ripard 
855*95335f1fSMaxime Ripard 	/* Disable channel requests */
856*95335f1fSMaxime Ripard 	spin_lock_irqsave(&mchan->lock, flags);
857*95335f1fSMaxime Ripard 
858*95335f1fSMaxime Ripard 	out_8(&mdma->regs->dmacerq, chan->chan_id);
859*95335f1fSMaxime Ripard 	list_splice_tail_init(&mchan->prepared, &mchan->free);
860*95335f1fSMaxime Ripard 	list_splice_tail_init(&mchan->queued, &mchan->free);
861*95335f1fSMaxime Ripard 	list_splice_tail_init(&mchan->active, &mchan->free);
862*95335f1fSMaxime Ripard 
863*95335f1fSMaxime Ripard 	spin_unlock_irqrestore(&mchan->lock, flags);
864*95335f1fSMaxime Ripard 
865*95335f1fSMaxime Ripard 	return 0;
86663da8e0dSAlexander Popov }
86763da8e0dSAlexander Popov 
868463a1f8bSBill Pemberton static int mpc_dma_probe(struct platform_device *op)
8690fb6f739SPiotr Ziecik {
870b4a75c91SAnatolij Gustschin 	struct device_node *dn = op->dev.of_node;
8710fb6f739SPiotr Ziecik 	struct device *dev = &op->dev;
8720fb6f739SPiotr Ziecik 	struct dma_device *dma;
8730fb6f739SPiotr Ziecik 	struct mpc_dma *mdma;
8740fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan;
8750fb6f739SPiotr Ziecik 	struct resource res;
8760fb6f739SPiotr Ziecik 	ulong regs_start, regs_size;
8770fb6f739SPiotr Ziecik 	int retval, i;
8789d82faebSMaxime Ripard 	u8 chancnt;
8790fb6f739SPiotr Ziecik 
8800fb6f739SPiotr Ziecik 	mdma = devm_kzalloc(dev, sizeof(struct mpc_dma), GFP_KERNEL);
8810fb6f739SPiotr Ziecik 	if (!mdma) {
8820fb6f739SPiotr Ziecik 		dev_err(dev, "Memory exhausted!\n");
883baca66f7SAlexander Popov 		retval = -ENOMEM;
884baca66f7SAlexander Popov 		goto err;
8850fb6f739SPiotr Ziecik 	}
8860fb6f739SPiotr Ziecik 
8870fb6f739SPiotr Ziecik 	mdma->irq = irq_of_parse_and_map(dn, 0);
8880fb6f739SPiotr Ziecik 	if (mdma->irq == NO_IRQ) {
8890fb6f739SPiotr Ziecik 		dev_err(dev, "Error mapping IRQ!\n");
890baca66f7SAlexander Popov 		retval = -EINVAL;
891baca66f7SAlexander Popov 		goto err;
8920fb6f739SPiotr Ziecik 	}
8930fb6f739SPiotr Ziecik 
894ba2eea25SIlya Yanok 	if (of_device_is_compatible(dn, "fsl,mpc8308-dma")) {
895ba2eea25SIlya Yanok 		mdma->is_mpc8308 = 1;
896ba2eea25SIlya Yanok 		mdma->irq2 = irq_of_parse_and_map(dn, 1);
897ba2eea25SIlya Yanok 		if (mdma->irq2 == NO_IRQ) {
898ba2eea25SIlya Yanok 			dev_err(dev, "Error mapping IRQ!\n");
899baca66f7SAlexander Popov 			retval = -EINVAL;
900baca66f7SAlexander Popov 			goto err_dispose1;
901ba2eea25SIlya Yanok 		}
902ba2eea25SIlya Yanok 	}
903ba2eea25SIlya Yanok 
9040fb6f739SPiotr Ziecik 	retval = of_address_to_resource(dn, 0, &res);
9050fb6f739SPiotr Ziecik 	if (retval) {
9060fb6f739SPiotr Ziecik 		dev_err(dev, "Error parsing memory region!\n");
907baca66f7SAlexander Popov 		goto err_dispose2;
9080fb6f739SPiotr Ziecik 	}
9090fb6f739SPiotr Ziecik 
9100fb6f739SPiotr Ziecik 	regs_start = res.start;
9118381fc35STobias Klauser 	regs_size = resource_size(&res);
9120fb6f739SPiotr Ziecik 
9130fb6f739SPiotr Ziecik 	if (!devm_request_mem_region(dev, regs_start, regs_size, DRV_NAME)) {
9140fb6f739SPiotr Ziecik 		dev_err(dev, "Error requesting memory region!\n");
915baca66f7SAlexander Popov 		retval = -EBUSY;
916baca66f7SAlexander Popov 		goto err_dispose2;
9170fb6f739SPiotr Ziecik 	}
9180fb6f739SPiotr Ziecik 
9190fb6f739SPiotr Ziecik 	mdma->regs = devm_ioremap(dev, regs_start, regs_size);
9200fb6f739SPiotr Ziecik 	if (!mdma->regs) {
9210fb6f739SPiotr Ziecik 		dev_err(dev, "Error mapping memory region!\n");
922baca66f7SAlexander Popov 		retval = -ENOMEM;
923baca66f7SAlexander Popov 		goto err_dispose2;
9240fb6f739SPiotr Ziecik 	}
9250fb6f739SPiotr Ziecik 
9260fb6f739SPiotr Ziecik 	mdma->tcd = (struct mpc_dma_tcd *)((u8 *)(mdma->regs)
9270fb6f739SPiotr Ziecik 							+ MPC_DMA_TCD_OFFSET);
9280fb6f739SPiotr Ziecik 
929baca66f7SAlexander Popov 	retval = request_irq(mdma->irq, &mpc_dma_irq, 0, DRV_NAME, mdma);
9300fb6f739SPiotr Ziecik 	if (retval) {
9310fb6f739SPiotr Ziecik 		dev_err(dev, "Error requesting IRQ!\n");
932baca66f7SAlexander Popov 		retval = -EINVAL;
933baca66f7SAlexander Popov 		goto err_dispose2;
9340fb6f739SPiotr Ziecik 	}
9350fb6f739SPiotr Ziecik 
936ba2eea25SIlya Yanok 	if (mdma->is_mpc8308) {
937baca66f7SAlexander Popov 		retval = request_irq(mdma->irq2, &mpc_dma_irq, 0,
938ba2eea25SIlya Yanok 							DRV_NAME, mdma);
939ba2eea25SIlya Yanok 		if (retval) {
940ba2eea25SIlya Yanok 			dev_err(dev, "Error requesting IRQ2!\n");
941baca66f7SAlexander Popov 			retval = -EINVAL;
942baca66f7SAlexander Popov 			goto err_free1;
943ba2eea25SIlya Yanok 		}
944ba2eea25SIlya Yanok 	}
945ba2eea25SIlya Yanok 
9460fb6f739SPiotr Ziecik 	spin_lock_init(&mdma->error_status_lock);
9470fb6f739SPiotr Ziecik 
9480fb6f739SPiotr Ziecik 	dma = &mdma->dma;
9490fb6f739SPiotr Ziecik 	dma->dev = dev;
9500fb6f739SPiotr Ziecik 	dma->device_alloc_chan_resources = mpc_dma_alloc_chan_resources;
9510fb6f739SPiotr Ziecik 	dma->device_free_chan_resources = mpc_dma_free_chan_resources;
9520fb6f739SPiotr Ziecik 	dma->device_issue_pending = mpc_dma_issue_pending;
95307934481SLinus Walleij 	dma->device_tx_status = mpc_dma_tx_status;
9540fb6f739SPiotr Ziecik 	dma->device_prep_dma_memcpy = mpc_dma_prep_memcpy;
95563da8e0dSAlexander Popov 	dma->device_prep_slave_sg = mpc_dma_prep_slave_sg;
956*95335f1fSMaxime Ripard 	dma->device_config = mpc_dma_device_config;
957*95335f1fSMaxime Ripard 	dma->device_terminate_all = mpc_dma_device_terminate_all;
9580fb6f739SPiotr Ziecik 
9590fb6f739SPiotr Ziecik 	INIT_LIST_HEAD(&dma->channels);
9600fb6f739SPiotr Ziecik 	dma_cap_set(DMA_MEMCPY, dma->cap_mask);
96163da8e0dSAlexander Popov 	dma_cap_set(DMA_SLAVE, dma->cap_mask);
9620fb6f739SPiotr Ziecik 
9639d82faebSMaxime Ripard 	if (mdma->is_mpc8308)
9649d82faebSMaxime Ripard 		chancnt = MPC8308_DMACHAN_MAX;
9659d82faebSMaxime Ripard 	else
9669d82faebSMaxime Ripard 		chancnt = MPC512x_DMACHAN_MAX;
9679d82faebSMaxime Ripard 
9689d82faebSMaxime Ripard 	for (i = 0; i < chancnt; i++) {
9690fb6f739SPiotr Ziecik 		mchan = &mdma->channels[i];
9700fb6f739SPiotr Ziecik 
9710fb6f739SPiotr Ziecik 		mchan->chan.device = dma;
972d3ee98cdSRussell King - ARM Linux 		dma_cookie_init(&mchan->chan);
9730fb6f739SPiotr Ziecik 
9740fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->free);
9750fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->prepared);
9760fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->queued);
9770fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->active);
9780fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->completed);
9790fb6f739SPiotr Ziecik 
9800fb6f739SPiotr Ziecik 		spin_lock_init(&mchan->lock);
9810fb6f739SPiotr Ziecik 		list_add_tail(&mchan->chan.device_node, &dma->channels);
9820fb6f739SPiotr Ziecik 	}
9830fb6f739SPiotr Ziecik 
9840fb6f739SPiotr Ziecik 	tasklet_init(&mdma->tasklet, mpc_dma_tasklet, (unsigned long)mdma);
9850fb6f739SPiotr Ziecik 
9860fb6f739SPiotr Ziecik 	/*
9870fb6f739SPiotr Ziecik 	 * Configure DMA Engine:
9880fb6f739SPiotr Ziecik 	 * - Dynamic clock,
9890fb6f739SPiotr Ziecik 	 * - Round-robin group arbitration,
9900fb6f739SPiotr Ziecik 	 * - Round-robin channel arbitration.
9910fb6f739SPiotr Ziecik 	 */
99278a4f036SAlexander Popov 	if (mdma->is_mpc8308) {
99378a4f036SAlexander Popov 		/* MPC8308 has 16 channels and lacks some registers */
99478a4f036SAlexander Popov 		out_be32(&mdma->regs->dmacr, MPC_DMA_DMACR_ERCA);
99578a4f036SAlexander Popov 
99678a4f036SAlexander Popov 		/* enable snooping */
99778a4f036SAlexander Popov 		out_be32(&mdma->regs->dmagpor, MPC_DMA_DMAGPOR_SNOOP_ENABLE);
99878a4f036SAlexander Popov 		/* Disable error interrupts */
99978a4f036SAlexander Popov 		out_be32(&mdma->regs->dmaeeil, 0);
100078a4f036SAlexander Popov 
100178a4f036SAlexander Popov 		/* Clear interrupts status */
100278a4f036SAlexander Popov 		out_be32(&mdma->regs->dmaintl, 0xFFFF);
100378a4f036SAlexander Popov 		out_be32(&mdma->regs->dmaerrl, 0xFFFF);
100478a4f036SAlexander Popov 	} else {
10050fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmacr, MPC_DMA_DMACR_EDCG |
10060fb6f739SPiotr Ziecik 					MPC_DMA_DMACR_ERGA | MPC_DMA_DMACR_ERCA);
10070fb6f739SPiotr Ziecik 
10080fb6f739SPiotr Ziecik 		/* Disable hardware DMA requests */
10090fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerqh, 0);
10100fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerql, 0);
10110fb6f739SPiotr Ziecik 
10120fb6f739SPiotr Ziecik 		/* Disable error interrupts */
10130fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaeeih, 0);
10140fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaeeil, 0);
10150fb6f739SPiotr Ziecik 
10160fb6f739SPiotr Ziecik 		/* Clear interrupts status */
10170fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmainth, 0xFFFFFFFF);
10180fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaintl, 0xFFFFFFFF);
10190fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerrh, 0xFFFFFFFF);
10200fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerrl, 0xFFFFFFFF);
10210fb6f739SPiotr Ziecik 
10220fb6f739SPiotr Ziecik 		/* Route interrupts to IPIC */
10230fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaihsa, 0);
10240fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmailsa, 0);
1025ba2eea25SIlya Yanok 	}
10260fb6f739SPiotr Ziecik 
10270fb6f739SPiotr Ziecik 	/* Register DMA engine */
10280fb6f739SPiotr Ziecik 	dev_set_drvdata(dev, mdma);
10290fb6f739SPiotr Ziecik 	retval = dma_async_device_register(dma);
1030baca66f7SAlexander Popov 	if (retval)
1031baca66f7SAlexander Popov 		goto err_free2;
10320fb6f739SPiotr Ziecik 
1033ec1f0c96SAlexander Popov 	/* Register with OF helpers for DMA lookups (nonfatal) */
1034ec1f0c96SAlexander Popov 	if (dev->of_node) {
1035ec1f0c96SAlexander Popov 		retval = of_dma_controller_register(dev->of_node,
1036ec1f0c96SAlexander Popov 						of_dma_xlate_by_chan_id, mdma);
1037ec1f0c96SAlexander Popov 		if (retval)
1038ec1f0c96SAlexander Popov 			dev_warn(dev, "Could not register for OF lookup\n");
1039ec1f0c96SAlexander Popov 	}
1040ec1f0c96SAlexander Popov 
1041ec1f0c96SAlexander Popov 	return 0;
1042baca66f7SAlexander Popov 
1043baca66f7SAlexander Popov err_free2:
1044baca66f7SAlexander Popov 	if (mdma->is_mpc8308)
1045baca66f7SAlexander Popov 		free_irq(mdma->irq2, mdma);
1046baca66f7SAlexander Popov err_free1:
1047baca66f7SAlexander Popov 	free_irq(mdma->irq, mdma);
1048baca66f7SAlexander Popov err_dispose2:
1049baca66f7SAlexander Popov 	if (mdma->is_mpc8308)
1050baca66f7SAlexander Popov 		irq_dispose_mapping(mdma->irq2);
1051baca66f7SAlexander Popov err_dispose1:
1052baca66f7SAlexander Popov 	irq_dispose_mapping(mdma->irq);
1053baca66f7SAlexander Popov err:
1054baca66f7SAlexander Popov 	return retval;
10550fb6f739SPiotr Ziecik }
10560fb6f739SPiotr Ziecik 
10574bf27b8bSGreg Kroah-Hartman static int mpc_dma_remove(struct platform_device *op)
10580fb6f739SPiotr Ziecik {
10590fb6f739SPiotr Ziecik 	struct device *dev = &op->dev;
10600fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dev_get_drvdata(dev);
10610fb6f739SPiotr Ziecik 
1062ec1f0c96SAlexander Popov 	if (dev->of_node)
1063ec1f0c96SAlexander Popov 		of_dma_controller_free(dev->of_node);
10640fb6f739SPiotr Ziecik 	dma_async_device_unregister(&mdma->dma);
1065baca66f7SAlexander Popov 	if (mdma->is_mpc8308) {
1066baca66f7SAlexander Popov 		free_irq(mdma->irq2, mdma);
1067baca66f7SAlexander Popov 		irq_dispose_mapping(mdma->irq2);
1068baca66f7SAlexander Popov 	}
1069baca66f7SAlexander Popov 	free_irq(mdma->irq, mdma);
10700fb6f739SPiotr Ziecik 	irq_dispose_mapping(mdma->irq);
10710fb6f739SPiotr Ziecik 
10720fb6f739SPiotr Ziecik 	return 0;
10730fb6f739SPiotr Ziecik }
10740fb6f739SPiotr Ziecik 
10750fb6f739SPiotr Ziecik static struct of_device_id mpc_dma_match[] = {
10760fb6f739SPiotr Ziecik 	{ .compatible = "fsl,mpc5121-dma", },
107762057d33SAlexander Popov 	{ .compatible = "fsl,mpc8308-dma", },
10780fb6f739SPiotr Ziecik 	{},
10790fb6f739SPiotr Ziecik };
10800fb6f739SPiotr Ziecik 
108100006124SGrant Likely static struct platform_driver mpc_dma_driver = {
10820fb6f739SPiotr Ziecik 	.probe		= mpc_dma_probe,
1083a7d6e3ecSBill Pemberton 	.remove		= mpc_dma_remove,
10840fb6f739SPiotr Ziecik 	.driver = {
10850fb6f739SPiotr Ziecik 		.name = DRV_NAME,
1086b4a75c91SAnatolij Gustschin 		.of_match_table	= mpc_dma_match,
10870fb6f739SPiotr Ziecik 	},
10880fb6f739SPiotr Ziecik };
10890fb6f739SPiotr Ziecik 
1090c94e9105SAxel Lin module_platform_driver(mpc_dma_driver);
10910fb6f739SPiotr Ziecik 
10920fb6f739SPiotr Ziecik MODULE_LICENSE("GPL");
10930fb6f739SPiotr Ziecik MODULE_AUTHOR("Piotr Ziecik <kosmo@semihalf.com>");
1094