xref: /linux/drivers/dma/mpc512x_dma.c (revision a2769913)
10fb6f739SPiotr Ziecik /*
20fb6f739SPiotr Ziecik  * Copyright (C) Freescale Semicondutor, Inc. 2007, 2008.
30fb6f739SPiotr Ziecik  * Copyright (C) Semihalf 2009
4ba2eea25SIlya Yanok  * Copyright (C) Ilya Yanok, Emcraft Systems 2010
50fb6f739SPiotr Ziecik  *
60fb6f739SPiotr Ziecik  * Written by Piotr Ziecik <kosmo@semihalf.com>. Hardware description
70fb6f739SPiotr Ziecik  * (defines, structures and comments) was taken from MPC5121 DMA driver
80fb6f739SPiotr Ziecik  * written by Hongjun Chen <hong-jun.chen@freescale.com>.
90fb6f739SPiotr Ziecik  *
100fb6f739SPiotr Ziecik  * Approved as OSADL project by a majority of OSADL members and funded
110fb6f739SPiotr Ziecik  * by OSADL membership fees in 2009;  for details see www.osadl.org.
120fb6f739SPiotr Ziecik  *
130fb6f739SPiotr Ziecik  * This program is free software; you can redistribute it and/or modify it
140fb6f739SPiotr Ziecik  * under the terms of the GNU General Public License as published by the Free
150fb6f739SPiotr Ziecik  * Software Foundation; either version 2 of the License, or (at your option)
160fb6f739SPiotr Ziecik  * any later version.
170fb6f739SPiotr Ziecik  *
180fb6f739SPiotr Ziecik  * This program is distributed in the hope that it will be useful, but WITHOUT
190fb6f739SPiotr Ziecik  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
200fb6f739SPiotr Ziecik  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
210fb6f739SPiotr Ziecik  * more details.
220fb6f739SPiotr Ziecik  *
230fb6f739SPiotr Ziecik  * You should have received a copy of the GNU General Public License along with
240fb6f739SPiotr Ziecik  * this program; if not, write to the Free Software Foundation, Inc., 59
250fb6f739SPiotr Ziecik  * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
260fb6f739SPiotr Ziecik  *
270fb6f739SPiotr Ziecik  * The full GNU General Public License is included in this distribution in the
280fb6f739SPiotr Ziecik  * file called COPYING.
290fb6f739SPiotr Ziecik  */
300fb6f739SPiotr Ziecik 
310fb6f739SPiotr Ziecik /*
320fb6f739SPiotr Ziecik  * This is initial version of MPC5121 DMA driver. Only memory to memory
330fb6f739SPiotr Ziecik  * transfers are supported (tested using dmatest module).
340fb6f739SPiotr Ziecik  */
350fb6f739SPiotr Ziecik 
360fb6f739SPiotr Ziecik #include <linux/module.h>
370fb6f739SPiotr Ziecik #include <linux/dmaengine.h>
380fb6f739SPiotr Ziecik #include <linux/dma-mapping.h>
390fb6f739SPiotr Ziecik #include <linux/interrupt.h>
400fb6f739SPiotr Ziecik #include <linux/io.h>
415a0e3ad6STejun Heo #include <linux/slab.h>
420fb6f739SPiotr Ziecik #include <linux/of_device.h>
430fb6f739SPiotr Ziecik #include <linux/of_platform.h>
440fb6f739SPiotr Ziecik 
450fb6f739SPiotr Ziecik #include <linux/random.h>
460fb6f739SPiotr Ziecik 
470fb6f739SPiotr Ziecik /* Number of DMA Transfer descriptors allocated per channel */
480fb6f739SPiotr Ziecik #define MPC_DMA_DESCRIPTORS	64
490fb6f739SPiotr Ziecik 
500fb6f739SPiotr Ziecik /* Macro definitions */
510fb6f739SPiotr Ziecik #define MPC_DMA_CHANNELS	64
520fb6f739SPiotr Ziecik #define MPC_DMA_TCD_OFFSET	0x1000
530fb6f739SPiotr Ziecik 
540fb6f739SPiotr Ziecik /* Arbitration mode of group and channel */
550fb6f739SPiotr Ziecik #define MPC_DMA_DMACR_EDCG	(1 << 31)
560fb6f739SPiotr Ziecik #define MPC_DMA_DMACR_ERGA	(1 << 3)
570fb6f739SPiotr Ziecik #define MPC_DMA_DMACR_ERCA	(1 << 2)
580fb6f739SPiotr Ziecik 
590fb6f739SPiotr Ziecik /* Error codes */
600fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_VLD	(1 << 31)
610fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_GPE	(1 << 15)
620fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_CPE	(1 << 14)
630fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_ERRCHN(err) \
640fb6f739SPiotr Ziecik 				(((err) >> 8) & 0x3f)
650fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SAE	(1 << 7)
660fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SOE	(1 << 6)
670fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_DAE	(1 << 5)
680fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_DOE	(1 << 4)
690fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_NCE	(1 << 3)
700fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SGE	(1 << 2)
710fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_SBE	(1 << 1)
720fb6f739SPiotr Ziecik #define MPC_DMA_DMAES_DBE	(1 << 0)
730fb6f739SPiotr Ziecik 
74ba2eea25SIlya Yanok #define MPC_DMA_DMAGPOR_SNOOP_ENABLE	(1 << 6)
75ba2eea25SIlya Yanok 
760fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_1		0x00
770fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_2		0x01
780fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_4		0x02
790fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_16	0x04
800fb6f739SPiotr Ziecik #define MPC_DMA_TSIZE_32	0x05
810fb6f739SPiotr Ziecik 
820fb6f739SPiotr Ziecik /* MPC5121 DMA engine registers */
830fb6f739SPiotr Ziecik struct __attribute__ ((__packed__)) mpc_dma_regs {
840fb6f739SPiotr Ziecik 	/* 0x00 */
850fb6f739SPiotr Ziecik 	u32 dmacr;		/* DMA control register */
860fb6f739SPiotr Ziecik 	u32 dmaes;		/* DMA error status */
870fb6f739SPiotr Ziecik 	/* 0x08 */
880fb6f739SPiotr Ziecik 	u32 dmaerqh;		/* DMA enable request high(channels 63~32) */
890fb6f739SPiotr Ziecik 	u32 dmaerql;		/* DMA enable request low(channels 31~0) */
900fb6f739SPiotr Ziecik 	u32 dmaeeih;		/* DMA enable error interrupt high(ch63~32) */
910fb6f739SPiotr Ziecik 	u32 dmaeeil;		/* DMA enable error interrupt low(ch31~0) */
920fb6f739SPiotr Ziecik 	/* 0x18 */
930fb6f739SPiotr Ziecik 	u8 dmaserq;		/* DMA set enable request */
940fb6f739SPiotr Ziecik 	u8 dmacerq;		/* DMA clear enable request */
950fb6f739SPiotr Ziecik 	u8 dmaseei;		/* DMA set enable error interrupt */
960fb6f739SPiotr Ziecik 	u8 dmaceei;		/* DMA clear enable error interrupt */
970fb6f739SPiotr Ziecik 	/* 0x1c */
980fb6f739SPiotr Ziecik 	u8 dmacint;		/* DMA clear interrupt request */
990fb6f739SPiotr Ziecik 	u8 dmacerr;		/* DMA clear error */
1000fb6f739SPiotr Ziecik 	u8 dmassrt;		/* DMA set start bit */
1010fb6f739SPiotr Ziecik 	u8 dmacdne;		/* DMA clear DONE status bit */
1020fb6f739SPiotr Ziecik 	/* 0x20 */
1030fb6f739SPiotr Ziecik 	u32 dmainth;		/* DMA interrupt request high(ch63~32) */
1040fb6f739SPiotr Ziecik 	u32 dmaintl;		/* DMA interrupt request low(ch31~0) */
1050fb6f739SPiotr Ziecik 	u32 dmaerrh;		/* DMA error high(ch63~32) */
1060fb6f739SPiotr Ziecik 	u32 dmaerrl;		/* DMA error low(ch31~0) */
1070fb6f739SPiotr Ziecik 	/* 0x30 */
1080fb6f739SPiotr Ziecik 	u32 dmahrsh;		/* DMA hw request status high(ch63~32) */
1090fb6f739SPiotr Ziecik 	u32 dmahrsl;		/* DMA hardware request status low(ch31~0) */
110ba2eea25SIlya Yanok 	union {
1110fb6f739SPiotr Ziecik 		u32 dmaihsa;	/* DMA interrupt high select AXE(ch63~32) */
112ba2eea25SIlya Yanok 		u32 dmagpor;	/* (General purpose register on MPC8308) */
113ba2eea25SIlya Yanok 	};
1140fb6f739SPiotr Ziecik 	u32 dmailsa;		/* DMA interrupt low select AXE(ch31~0) */
1150fb6f739SPiotr Ziecik 	/* 0x40 ~ 0xff */
1160fb6f739SPiotr Ziecik 	u32 reserve0[48];	/* Reserved */
1170fb6f739SPiotr Ziecik 	/* 0x100 */
1180fb6f739SPiotr Ziecik 	u8 dchpri[MPC_DMA_CHANNELS];
1190fb6f739SPiotr Ziecik 	/* DMA channels(0~63) priority */
1200fb6f739SPiotr Ziecik };
1210fb6f739SPiotr Ziecik 
1220fb6f739SPiotr Ziecik struct __attribute__ ((__packed__)) mpc_dma_tcd {
1230fb6f739SPiotr Ziecik 	/* 0x00 */
1240fb6f739SPiotr Ziecik 	u32 saddr;		/* Source address */
1250fb6f739SPiotr Ziecik 
1260fb6f739SPiotr Ziecik 	u32 smod:5;		/* Source address modulo */
1270fb6f739SPiotr Ziecik 	u32 ssize:3;		/* Source data transfer size */
1280fb6f739SPiotr Ziecik 	u32 dmod:5;		/* Destination address modulo */
1290fb6f739SPiotr Ziecik 	u32 dsize:3;		/* Destination data transfer size */
1300fb6f739SPiotr Ziecik 	u32 soff:16;		/* Signed source address offset */
1310fb6f739SPiotr Ziecik 
1320fb6f739SPiotr Ziecik 	/* 0x08 */
1330fb6f739SPiotr Ziecik 	u32 nbytes;		/* Inner "minor" byte count */
1340fb6f739SPiotr Ziecik 	u32 slast;		/* Last source address adjustment */
1350fb6f739SPiotr Ziecik 	u32 daddr;		/* Destination address */
1360fb6f739SPiotr Ziecik 
1370fb6f739SPiotr Ziecik 	/* 0x14 */
1380fb6f739SPiotr Ziecik 	u32 citer_elink:1;	/* Enable channel-to-channel linking on
1390fb6f739SPiotr Ziecik 				 * minor loop complete
1400fb6f739SPiotr Ziecik 				 */
1410fb6f739SPiotr Ziecik 	u32 citer_linkch:6;	/* Link channel for minor loop complete */
1420fb6f739SPiotr Ziecik 	u32 citer:9;		/* Current "major" iteration count */
1430fb6f739SPiotr Ziecik 	u32 doff:16;		/* Signed destination address offset */
1440fb6f739SPiotr Ziecik 
1450fb6f739SPiotr Ziecik 	/* 0x18 */
1460fb6f739SPiotr Ziecik 	u32 dlast_sga;		/* Last Destination address adjustment/scatter
1470fb6f739SPiotr Ziecik 				 * gather address
1480fb6f739SPiotr Ziecik 				 */
1490fb6f739SPiotr Ziecik 
1500fb6f739SPiotr Ziecik 	/* 0x1c */
1510fb6f739SPiotr Ziecik 	u32 biter_elink:1;	/* Enable channel-to-channel linking on major
1520fb6f739SPiotr Ziecik 				 * loop complete
1530fb6f739SPiotr Ziecik 				 */
1540fb6f739SPiotr Ziecik 	u32 biter_linkch:6;
1550fb6f739SPiotr Ziecik 	u32 biter:9;		/* Beginning "major" iteration count */
1560fb6f739SPiotr Ziecik 	u32 bwc:2;		/* Bandwidth control */
1570fb6f739SPiotr Ziecik 	u32 major_linkch:6;	/* Link channel number */
1580fb6f739SPiotr Ziecik 	u32 done:1;		/* Channel done */
1590fb6f739SPiotr Ziecik 	u32 active:1;		/* Channel active */
1600fb6f739SPiotr Ziecik 	u32 major_elink:1;	/* Enable channel-to-channel linking on major
1610fb6f739SPiotr Ziecik 				 * loop complete
1620fb6f739SPiotr Ziecik 				 */
1630fb6f739SPiotr Ziecik 	u32 e_sg:1;		/* Enable scatter/gather processing */
1640fb6f739SPiotr Ziecik 	u32 d_req:1;		/* Disable request */
1650fb6f739SPiotr Ziecik 	u32 int_half:1;		/* Enable an interrupt when major counter is
1660fb6f739SPiotr Ziecik 				 * half complete
1670fb6f739SPiotr Ziecik 				 */
1680fb6f739SPiotr Ziecik 	u32 int_maj:1;		/* Enable an interrupt when major iteration
1690fb6f739SPiotr Ziecik 				 * count completes
1700fb6f739SPiotr Ziecik 				 */
1710fb6f739SPiotr Ziecik 	u32 start:1;		/* Channel start */
1720fb6f739SPiotr Ziecik };
1730fb6f739SPiotr Ziecik 
1740fb6f739SPiotr Ziecik struct mpc_dma_desc {
1750fb6f739SPiotr Ziecik 	struct dma_async_tx_descriptor	desc;
1760fb6f739SPiotr Ziecik 	struct mpc_dma_tcd		*tcd;
1770fb6f739SPiotr Ziecik 	dma_addr_t			tcd_paddr;
1780fb6f739SPiotr Ziecik 	int				error;
1790fb6f739SPiotr Ziecik 	struct list_head		node;
1800fb6f739SPiotr Ziecik };
1810fb6f739SPiotr Ziecik 
1820fb6f739SPiotr Ziecik struct mpc_dma_chan {
1830fb6f739SPiotr Ziecik 	struct dma_chan			chan;
1840fb6f739SPiotr Ziecik 	struct list_head		free;
1850fb6f739SPiotr Ziecik 	struct list_head		prepared;
1860fb6f739SPiotr Ziecik 	struct list_head		queued;
1870fb6f739SPiotr Ziecik 	struct list_head		active;
1880fb6f739SPiotr Ziecik 	struct list_head		completed;
1890fb6f739SPiotr Ziecik 	struct mpc_dma_tcd		*tcd;
1900fb6f739SPiotr Ziecik 	dma_addr_t			tcd_paddr;
1910fb6f739SPiotr Ziecik 	dma_cookie_t			completed_cookie;
1920fb6f739SPiotr Ziecik 
1930fb6f739SPiotr Ziecik 	/* Lock for this structure */
1940fb6f739SPiotr Ziecik 	spinlock_t			lock;
1950fb6f739SPiotr Ziecik };
1960fb6f739SPiotr Ziecik 
1970fb6f739SPiotr Ziecik struct mpc_dma {
1980fb6f739SPiotr Ziecik 	struct dma_device		dma;
1990fb6f739SPiotr Ziecik 	struct tasklet_struct		tasklet;
2000fb6f739SPiotr Ziecik 	struct mpc_dma_chan		channels[MPC_DMA_CHANNELS];
2010fb6f739SPiotr Ziecik 	struct mpc_dma_regs __iomem	*regs;
2020fb6f739SPiotr Ziecik 	struct mpc_dma_tcd __iomem	*tcd;
2030fb6f739SPiotr Ziecik 	int				irq;
204ba2eea25SIlya Yanok 	int				irq2;
2050fb6f739SPiotr Ziecik 	uint				error_status;
206ba2eea25SIlya Yanok 	int				is_mpc8308;
2070fb6f739SPiotr Ziecik 
2080fb6f739SPiotr Ziecik 	/* Lock for error_status field in this structure */
2090fb6f739SPiotr Ziecik 	spinlock_t			error_status_lock;
2100fb6f739SPiotr Ziecik };
2110fb6f739SPiotr Ziecik 
2120fb6f739SPiotr Ziecik #define DRV_NAME	"mpc512x_dma"
2130fb6f739SPiotr Ziecik 
2140fb6f739SPiotr Ziecik /* Convert struct dma_chan to struct mpc_dma_chan */
2150fb6f739SPiotr Ziecik static inline struct mpc_dma_chan *dma_chan_to_mpc_dma_chan(struct dma_chan *c)
2160fb6f739SPiotr Ziecik {
2170fb6f739SPiotr Ziecik 	return container_of(c, struct mpc_dma_chan, chan);
2180fb6f739SPiotr Ziecik }
2190fb6f739SPiotr Ziecik 
2200fb6f739SPiotr Ziecik /* Convert struct dma_chan to struct mpc_dma */
2210fb6f739SPiotr Ziecik static inline struct mpc_dma *dma_chan_to_mpc_dma(struct dma_chan *c)
2220fb6f739SPiotr Ziecik {
2230fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(c);
2240fb6f739SPiotr Ziecik 	return container_of(mchan, struct mpc_dma, channels[c->chan_id]);
2250fb6f739SPiotr Ziecik }
2260fb6f739SPiotr Ziecik 
2270fb6f739SPiotr Ziecik /*
2280fb6f739SPiotr Ziecik  * Execute all queued DMA descriptors.
2290fb6f739SPiotr Ziecik  *
2300fb6f739SPiotr Ziecik  * Following requirements must be met while calling mpc_dma_execute():
2310fb6f739SPiotr Ziecik  * 	a) mchan->lock is acquired,
2320fb6f739SPiotr Ziecik  * 	b) mchan->active list is empty,
2330fb6f739SPiotr Ziecik  * 	c) mchan->queued list contains at least one entry.
2340fb6f739SPiotr Ziecik  */
2350fb6f739SPiotr Ziecik static void mpc_dma_execute(struct mpc_dma_chan *mchan)
2360fb6f739SPiotr Ziecik {
2370fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(&mchan->chan);
2380fb6f739SPiotr Ziecik 	struct mpc_dma_desc *first = NULL;
2390fb6f739SPiotr Ziecik 	struct mpc_dma_desc *prev = NULL;
2400fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
2410fb6f739SPiotr Ziecik 	int cid = mchan->chan.chan_id;
2420fb6f739SPiotr Ziecik 
2430fb6f739SPiotr Ziecik 	/* Move all queued descriptors to active list */
2440fb6f739SPiotr Ziecik 	list_splice_tail_init(&mchan->queued, &mchan->active);
2450fb6f739SPiotr Ziecik 
2460fb6f739SPiotr Ziecik 	/* Chain descriptors into one transaction */
2470fb6f739SPiotr Ziecik 	list_for_each_entry(mdesc, &mchan->active, node) {
2480fb6f739SPiotr Ziecik 		if (!first)
2490fb6f739SPiotr Ziecik 			first = mdesc;
2500fb6f739SPiotr Ziecik 
2510fb6f739SPiotr Ziecik 		if (!prev) {
2520fb6f739SPiotr Ziecik 			prev = mdesc;
2530fb6f739SPiotr Ziecik 			continue;
2540fb6f739SPiotr Ziecik 		}
2550fb6f739SPiotr Ziecik 
2560fb6f739SPiotr Ziecik 		prev->tcd->dlast_sga = mdesc->tcd_paddr;
2570fb6f739SPiotr Ziecik 		prev->tcd->e_sg = 1;
2580fb6f739SPiotr Ziecik 		mdesc->tcd->start = 1;
2590fb6f739SPiotr Ziecik 
2600fb6f739SPiotr Ziecik 		prev = mdesc;
2610fb6f739SPiotr Ziecik 	}
2620fb6f739SPiotr Ziecik 
2630fb6f739SPiotr Ziecik 	prev->tcd->int_maj = 1;
2640fb6f739SPiotr Ziecik 
2650fb6f739SPiotr Ziecik 	/* Send first descriptor in chain into hardware */
2660fb6f739SPiotr Ziecik 	memcpy_toio(&mdma->tcd[cid], first->tcd, sizeof(struct mpc_dma_tcd));
2676504cf34SIlya Yanok 
2686504cf34SIlya Yanok 	if (first != prev)
2696504cf34SIlya Yanok 		mdma->tcd[cid].e_sg = 1;
2700fb6f739SPiotr Ziecik 	out_8(&mdma->regs->dmassrt, cid);
2710fb6f739SPiotr Ziecik }
2720fb6f739SPiotr Ziecik 
2730fb6f739SPiotr Ziecik /* Handle interrupt on one half of DMA controller (32 channels) */
2740fb6f739SPiotr Ziecik static void mpc_dma_irq_process(struct mpc_dma *mdma, u32 is, u32 es, int off)
2750fb6f739SPiotr Ziecik {
2760fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan;
2770fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
2780fb6f739SPiotr Ziecik 	u32 status = is | es;
2790fb6f739SPiotr Ziecik 	int ch;
2800fb6f739SPiotr Ziecik 
2810fb6f739SPiotr Ziecik 	while ((ch = fls(status) - 1) >= 0) {
2820fb6f739SPiotr Ziecik 		status &= ~(1 << ch);
2830fb6f739SPiotr Ziecik 		mchan = &mdma->channels[ch + off];
2840fb6f739SPiotr Ziecik 
2850fb6f739SPiotr Ziecik 		spin_lock(&mchan->lock);
2860fb6f739SPiotr Ziecik 
2872862559eSIlya Yanok 		out_8(&mdma->regs->dmacint, ch + off);
2882862559eSIlya Yanok 		out_8(&mdma->regs->dmacerr, ch + off);
2892862559eSIlya Yanok 
2900fb6f739SPiotr Ziecik 		/* Check error status */
2910fb6f739SPiotr Ziecik 		if (es & (1 << ch))
2920fb6f739SPiotr Ziecik 			list_for_each_entry(mdesc, &mchan->active, node)
2930fb6f739SPiotr Ziecik 				mdesc->error = -EIO;
2940fb6f739SPiotr Ziecik 
2950fb6f739SPiotr Ziecik 		/* Execute queued descriptors */
2960fb6f739SPiotr Ziecik 		list_splice_tail_init(&mchan->active, &mchan->completed);
2970fb6f739SPiotr Ziecik 		if (!list_empty(&mchan->queued))
2980fb6f739SPiotr Ziecik 			mpc_dma_execute(mchan);
2990fb6f739SPiotr Ziecik 
3000fb6f739SPiotr Ziecik 		spin_unlock(&mchan->lock);
3010fb6f739SPiotr Ziecik 	}
3020fb6f739SPiotr Ziecik }
3030fb6f739SPiotr Ziecik 
3040fb6f739SPiotr Ziecik /* Interrupt handler */
3050fb6f739SPiotr Ziecik static irqreturn_t mpc_dma_irq(int irq, void *data)
3060fb6f739SPiotr Ziecik {
3070fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = data;
3080fb6f739SPiotr Ziecik 	uint es;
3090fb6f739SPiotr Ziecik 
3100fb6f739SPiotr Ziecik 	/* Save error status register */
3110fb6f739SPiotr Ziecik 	es = in_be32(&mdma->regs->dmaes);
3120fb6f739SPiotr Ziecik 	spin_lock(&mdma->error_status_lock);
3130fb6f739SPiotr Ziecik 	if ((es & MPC_DMA_DMAES_VLD) && mdma->error_status == 0)
3140fb6f739SPiotr Ziecik 		mdma->error_status = es;
3150fb6f739SPiotr Ziecik 	spin_unlock(&mdma->error_status_lock);
3160fb6f739SPiotr Ziecik 
3170fb6f739SPiotr Ziecik 	/* Handle interrupt on each channel */
318ba2eea25SIlya Yanok 	if (mdma->dma.chancnt > 32) {
3190fb6f739SPiotr Ziecik 		mpc_dma_irq_process(mdma, in_be32(&mdma->regs->dmainth),
3200fb6f739SPiotr Ziecik 					in_be32(&mdma->regs->dmaerrh), 32);
321ba2eea25SIlya Yanok 	}
3220fb6f739SPiotr Ziecik 	mpc_dma_irq_process(mdma, in_be32(&mdma->regs->dmaintl),
3230fb6f739SPiotr Ziecik 					in_be32(&mdma->regs->dmaerrl), 0);
3240fb6f739SPiotr Ziecik 
3250fb6f739SPiotr Ziecik 	/* Schedule tasklet */
3260fb6f739SPiotr Ziecik 	tasklet_schedule(&mdma->tasklet);
3270fb6f739SPiotr Ziecik 
3280fb6f739SPiotr Ziecik 	return IRQ_HANDLED;
3290fb6f739SPiotr Ziecik }
3300fb6f739SPiotr Ziecik 
331*a2769913SIlya Yanok /* proccess completed descriptors */
332*a2769913SIlya Yanok static void mpc_dma_process_completed(struct mpc_dma *mdma)
3330fb6f739SPiotr Ziecik {
3340fb6f739SPiotr Ziecik 	dma_cookie_t last_cookie = 0;
3350fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan;
3360fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
3370fb6f739SPiotr Ziecik 	struct dma_async_tx_descriptor *desc;
3380fb6f739SPiotr Ziecik 	unsigned long flags;
3390fb6f739SPiotr Ziecik 	LIST_HEAD(list);
3400fb6f739SPiotr Ziecik 	int i;
3410fb6f739SPiotr Ziecik 
342*a2769913SIlya Yanok 	for (i = 0; i < mdma->dma.chancnt; i++) {
343*a2769913SIlya Yanok 		mchan = &mdma->channels[i];
344*a2769913SIlya Yanok 
345*a2769913SIlya Yanok 		/* Get all completed descriptors */
346*a2769913SIlya Yanok 		spin_lock_irqsave(&mchan->lock, flags);
347*a2769913SIlya Yanok 		if (!list_empty(&mchan->completed))
348*a2769913SIlya Yanok 			list_splice_tail_init(&mchan->completed, &list);
349*a2769913SIlya Yanok 		spin_unlock_irqrestore(&mchan->lock, flags);
350*a2769913SIlya Yanok 
351*a2769913SIlya Yanok 		if (list_empty(&list))
352*a2769913SIlya Yanok 			continue;
353*a2769913SIlya Yanok 
354*a2769913SIlya Yanok 		/* Execute callbacks and run dependencies */
355*a2769913SIlya Yanok 		list_for_each_entry(mdesc, &list, node) {
356*a2769913SIlya Yanok 			desc = &mdesc->desc;
357*a2769913SIlya Yanok 
358*a2769913SIlya Yanok 			if (desc->callback)
359*a2769913SIlya Yanok 				desc->callback(desc->callback_param);
360*a2769913SIlya Yanok 
361*a2769913SIlya Yanok 			last_cookie = desc->cookie;
362*a2769913SIlya Yanok 			dma_run_dependencies(desc);
363*a2769913SIlya Yanok 		}
364*a2769913SIlya Yanok 
365*a2769913SIlya Yanok 		/* Free descriptors */
366*a2769913SIlya Yanok 		spin_lock_irqsave(&mchan->lock, flags);
367*a2769913SIlya Yanok 		list_splice_tail_init(&list, &mchan->free);
368*a2769913SIlya Yanok 		mchan->completed_cookie = last_cookie;
369*a2769913SIlya Yanok 		spin_unlock_irqrestore(&mchan->lock, flags);
370*a2769913SIlya Yanok 	}
371*a2769913SIlya Yanok }
372*a2769913SIlya Yanok 
373*a2769913SIlya Yanok /* DMA Tasklet */
374*a2769913SIlya Yanok static void mpc_dma_tasklet(unsigned long data)
375*a2769913SIlya Yanok {
376*a2769913SIlya Yanok 	struct mpc_dma *mdma = (void *)data;
377*a2769913SIlya Yanok 	unsigned long flags;
378*a2769913SIlya Yanok 	uint es;
379*a2769913SIlya Yanok 
3800fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mdma->error_status_lock, flags);
3810fb6f739SPiotr Ziecik 	es = mdma->error_status;
3820fb6f739SPiotr Ziecik 	mdma->error_status = 0;
3830fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mdma->error_status_lock, flags);
3840fb6f739SPiotr Ziecik 
3850fb6f739SPiotr Ziecik 	/* Print nice error report */
3860fb6f739SPiotr Ziecik 	if (es) {
3870fb6f739SPiotr Ziecik 		dev_err(mdma->dma.dev,
3880fb6f739SPiotr Ziecik 			"Hardware reported following error(s) on channel %u:\n",
3890fb6f739SPiotr Ziecik 						      MPC_DMA_DMAES_ERRCHN(es));
3900fb6f739SPiotr Ziecik 
3910fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_GPE)
3920fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Group Priority Error\n");
3930fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_CPE)
3940fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Channel Priority Error\n");
3950fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SAE)
3960fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Source Address Error\n");
3970fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SOE)
3980fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Source Offset"
3990fb6f739SPiotr Ziecik 						" Configuration Error\n");
4000fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_DAE)
4010fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Destination Address"
4020fb6f739SPiotr Ziecik 								" Error\n");
4030fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_DOE)
4040fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Destination Offset"
4050fb6f739SPiotr Ziecik 						" Configuration Error\n");
4060fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_NCE)
4070fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- NBytes/Citter"
4080fb6f739SPiotr Ziecik 						" Configuration Error\n");
4090fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SGE)
4100fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Scatter/Gather"
4110fb6f739SPiotr Ziecik 						" Configuration Error\n");
4120fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_SBE)
4130fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Source Bus Error\n");
4140fb6f739SPiotr Ziecik 		if (es & MPC_DMA_DMAES_DBE)
4150fb6f739SPiotr Ziecik 			dev_err(mdma->dma.dev, "- Destination Bus Error\n");
4160fb6f739SPiotr Ziecik 	}
4170fb6f739SPiotr Ziecik 
418*a2769913SIlya Yanok 	mpc_dma_process_completed(mdma);
4190fb6f739SPiotr Ziecik }
4200fb6f739SPiotr Ziecik 
4210fb6f739SPiotr Ziecik /* Submit descriptor to hardware */
4220fb6f739SPiotr Ziecik static dma_cookie_t mpc_dma_tx_submit(struct dma_async_tx_descriptor *txd)
4230fb6f739SPiotr Ziecik {
4240fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(txd->chan);
4250fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
4260fb6f739SPiotr Ziecik 	unsigned long flags;
4270fb6f739SPiotr Ziecik 	dma_cookie_t cookie;
4280fb6f739SPiotr Ziecik 
4290fb6f739SPiotr Ziecik 	mdesc = container_of(txd, struct mpc_dma_desc, desc);
4300fb6f739SPiotr Ziecik 
4310fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
4320fb6f739SPiotr Ziecik 
4330fb6f739SPiotr Ziecik 	/* Move descriptor to queue */
4340fb6f739SPiotr Ziecik 	list_move_tail(&mdesc->node, &mchan->queued);
4350fb6f739SPiotr Ziecik 
4360fb6f739SPiotr Ziecik 	/* If channel is idle, execute all queued descriptors */
4370fb6f739SPiotr Ziecik 	if (list_empty(&mchan->active))
4380fb6f739SPiotr Ziecik 		mpc_dma_execute(mchan);
4390fb6f739SPiotr Ziecik 
4400fb6f739SPiotr Ziecik 	/* Update cookie */
4410fb6f739SPiotr Ziecik 	cookie = mchan->chan.cookie + 1;
4420fb6f739SPiotr Ziecik 	if (cookie <= 0)
4430fb6f739SPiotr Ziecik 		cookie = 1;
4440fb6f739SPiotr Ziecik 
4450fb6f739SPiotr Ziecik 	mchan->chan.cookie = cookie;
4460fb6f739SPiotr Ziecik 	mdesc->desc.cookie = cookie;
4470fb6f739SPiotr Ziecik 
4480fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
4490fb6f739SPiotr Ziecik 
4500fb6f739SPiotr Ziecik 	return cookie;
4510fb6f739SPiotr Ziecik }
4520fb6f739SPiotr Ziecik 
4530fb6f739SPiotr Ziecik /* Alloc channel resources */
4540fb6f739SPiotr Ziecik static int mpc_dma_alloc_chan_resources(struct dma_chan *chan)
4550fb6f739SPiotr Ziecik {
4560fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
4570fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
4580fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc;
4590fb6f739SPiotr Ziecik 	struct mpc_dma_tcd *tcd;
4600fb6f739SPiotr Ziecik 	dma_addr_t tcd_paddr;
4610fb6f739SPiotr Ziecik 	unsigned long flags;
4620fb6f739SPiotr Ziecik 	LIST_HEAD(descs);
4630fb6f739SPiotr Ziecik 	int i;
4640fb6f739SPiotr Ziecik 
4650fb6f739SPiotr Ziecik 	/* Alloc DMA memory for Transfer Control Descriptors */
4660fb6f739SPiotr Ziecik 	tcd = dma_alloc_coherent(mdma->dma.dev,
4670fb6f739SPiotr Ziecik 			MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
4680fb6f739SPiotr Ziecik 							&tcd_paddr, GFP_KERNEL);
4690fb6f739SPiotr Ziecik 	if (!tcd)
4700fb6f739SPiotr Ziecik 		return -ENOMEM;
4710fb6f739SPiotr Ziecik 
4720fb6f739SPiotr Ziecik 	/* Alloc descriptors for this channel */
4730fb6f739SPiotr Ziecik 	for (i = 0; i < MPC_DMA_DESCRIPTORS; i++) {
4740fb6f739SPiotr Ziecik 		mdesc = kzalloc(sizeof(struct mpc_dma_desc), GFP_KERNEL);
4750fb6f739SPiotr Ziecik 		if (!mdesc) {
4760fb6f739SPiotr Ziecik 			dev_notice(mdma->dma.dev, "Memory allocation error. "
4770fb6f739SPiotr Ziecik 					"Allocated only %u descriptors\n", i);
4780fb6f739SPiotr Ziecik 			break;
4790fb6f739SPiotr Ziecik 		}
4800fb6f739SPiotr Ziecik 
4810fb6f739SPiotr Ziecik 		dma_async_tx_descriptor_init(&mdesc->desc, chan);
4820fb6f739SPiotr Ziecik 		mdesc->desc.flags = DMA_CTRL_ACK;
4830fb6f739SPiotr Ziecik 		mdesc->desc.tx_submit = mpc_dma_tx_submit;
4840fb6f739SPiotr Ziecik 
4850fb6f739SPiotr Ziecik 		mdesc->tcd = &tcd[i];
4860fb6f739SPiotr Ziecik 		mdesc->tcd_paddr = tcd_paddr + (i * sizeof(struct mpc_dma_tcd));
4870fb6f739SPiotr Ziecik 
4880fb6f739SPiotr Ziecik 		list_add_tail(&mdesc->node, &descs);
4890fb6f739SPiotr Ziecik 	}
4900fb6f739SPiotr Ziecik 
4910fb6f739SPiotr Ziecik 	/* Return error only if no descriptors were allocated */
4920fb6f739SPiotr Ziecik 	if (i == 0) {
4930fb6f739SPiotr Ziecik 		dma_free_coherent(mdma->dma.dev,
4940fb6f739SPiotr Ziecik 			MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
4950fb6f739SPiotr Ziecik 								tcd, tcd_paddr);
4960fb6f739SPiotr Ziecik 		return -ENOMEM;
4970fb6f739SPiotr Ziecik 	}
4980fb6f739SPiotr Ziecik 
4990fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
5000fb6f739SPiotr Ziecik 	mchan->tcd = tcd;
5010fb6f739SPiotr Ziecik 	mchan->tcd_paddr = tcd_paddr;
5020fb6f739SPiotr Ziecik 	list_splice_tail_init(&descs, &mchan->free);
5030fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
5040fb6f739SPiotr Ziecik 
5050fb6f739SPiotr Ziecik 	/* Enable Error Interrupt */
5060fb6f739SPiotr Ziecik 	out_8(&mdma->regs->dmaseei, chan->chan_id);
5070fb6f739SPiotr Ziecik 
5080fb6f739SPiotr Ziecik 	return 0;
5090fb6f739SPiotr Ziecik }
5100fb6f739SPiotr Ziecik 
5110fb6f739SPiotr Ziecik /* Free channel resources */
5120fb6f739SPiotr Ziecik static void mpc_dma_free_chan_resources(struct dma_chan *chan)
5130fb6f739SPiotr Ziecik {
5140fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
5150fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
5160fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc, *tmp;
5170fb6f739SPiotr Ziecik 	struct mpc_dma_tcd *tcd;
5180fb6f739SPiotr Ziecik 	dma_addr_t tcd_paddr;
5190fb6f739SPiotr Ziecik 	unsigned long flags;
5200fb6f739SPiotr Ziecik 	LIST_HEAD(descs);
5210fb6f739SPiotr Ziecik 
5220fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
5230fb6f739SPiotr Ziecik 
5240fb6f739SPiotr Ziecik 	/* Channel must be idle */
5250fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->prepared));
5260fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->queued));
5270fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->active));
5280fb6f739SPiotr Ziecik 	BUG_ON(!list_empty(&mchan->completed));
5290fb6f739SPiotr Ziecik 
5300fb6f739SPiotr Ziecik 	/* Move data */
5310fb6f739SPiotr Ziecik 	list_splice_tail_init(&mchan->free, &descs);
5320fb6f739SPiotr Ziecik 	tcd = mchan->tcd;
5330fb6f739SPiotr Ziecik 	tcd_paddr = mchan->tcd_paddr;
5340fb6f739SPiotr Ziecik 
5350fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
5360fb6f739SPiotr Ziecik 
5370fb6f739SPiotr Ziecik 	/* Free DMA memory used by descriptors */
5380fb6f739SPiotr Ziecik 	dma_free_coherent(mdma->dma.dev,
5390fb6f739SPiotr Ziecik 			MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
5400fb6f739SPiotr Ziecik 								tcd, tcd_paddr);
5410fb6f739SPiotr Ziecik 
5420fb6f739SPiotr Ziecik 	/* Free descriptors */
5430fb6f739SPiotr Ziecik 	list_for_each_entry_safe(mdesc, tmp, &descs, node)
5440fb6f739SPiotr Ziecik 		kfree(mdesc);
5450fb6f739SPiotr Ziecik 
5460fb6f739SPiotr Ziecik 	/* Disable Error Interrupt */
5470fb6f739SPiotr Ziecik 	out_8(&mdma->regs->dmaceei, chan->chan_id);
5480fb6f739SPiotr Ziecik }
5490fb6f739SPiotr Ziecik 
5500fb6f739SPiotr Ziecik /* Send all pending descriptor to hardware */
5510fb6f739SPiotr Ziecik static void mpc_dma_issue_pending(struct dma_chan *chan)
5520fb6f739SPiotr Ziecik {
5530fb6f739SPiotr Ziecik 	/*
5540fb6f739SPiotr Ziecik 	 * We are posting descriptors to the hardware as soon as
5550fb6f739SPiotr Ziecik 	 * they are ready, so this function does nothing.
5560fb6f739SPiotr Ziecik 	 */
5570fb6f739SPiotr Ziecik }
5580fb6f739SPiotr Ziecik 
5590fb6f739SPiotr Ziecik /* Check request completion status */
5600fb6f739SPiotr Ziecik static enum dma_status
56107934481SLinus Walleij mpc_dma_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
56207934481SLinus Walleij 	       struct dma_tx_state *txstate)
5630fb6f739SPiotr Ziecik {
5640fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
5650fb6f739SPiotr Ziecik 	unsigned long flags;
5660fb6f739SPiotr Ziecik 	dma_cookie_t last_used;
5670fb6f739SPiotr Ziecik 	dma_cookie_t last_complete;
5680fb6f739SPiotr Ziecik 
5690fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, flags);
5700fb6f739SPiotr Ziecik 	last_used = mchan->chan.cookie;
5710fb6f739SPiotr Ziecik 	last_complete = mchan->completed_cookie;
5720fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, flags);
5730fb6f739SPiotr Ziecik 
574bca34692SDan Williams 	dma_set_tx_state(txstate, last_complete, last_used, 0);
5750fb6f739SPiotr Ziecik 	return dma_async_is_complete(cookie, last_complete, last_used);
5760fb6f739SPiotr Ziecik }
5770fb6f739SPiotr Ziecik 
5780fb6f739SPiotr Ziecik /* Prepare descriptor for memory to memory copy */
5790fb6f739SPiotr Ziecik static struct dma_async_tx_descriptor *
5800fb6f739SPiotr Ziecik mpc_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
5810fb6f739SPiotr Ziecik 					size_t len, unsigned long flags)
5820fb6f739SPiotr Ziecik {
583ba2eea25SIlya Yanok 	struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
5840fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
5850fb6f739SPiotr Ziecik 	struct mpc_dma_desc *mdesc = NULL;
5860fb6f739SPiotr Ziecik 	struct mpc_dma_tcd *tcd;
5870fb6f739SPiotr Ziecik 	unsigned long iflags;
5880fb6f739SPiotr Ziecik 
5890fb6f739SPiotr Ziecik 	/* Get free descriptor */
5900fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, iflags);
5910fb6f739SPiotr Ziecik 	if (!list_empty(&mchan->free)) {
5920fb6f739SPiotr Ziecik 		mdesc = list_first_entry(&mchan->free, struct mpc_dma_desc,
5930fb6f739SPiotr Ziecik 									node);
5940fb6f739SPiotr Ziecik 		list_del(&mdesc->node);
5950fb6f739SPiotr Ziecik 	}
5960fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, iflags);
5970fb6f739SPiotr Ziecik 
598*a2769913SIlya Yanok 	if (!mdesc) {
599*a2769913SIlya Yanok 		/* try to free completed descriptors */
600*a2769913SIlya Yanok 		mpc_dma_process_completed(mdma);
6010fb6f739SPiotr Ziecik 		return NULL;
602*a2769913SIlya Yanok 	}
6030fb6f739SPiotr Ziecik 
6040fb6f739SPiotr Ziecik 	mdesc->error = 0;
6050fb6f739SPiotr Ziecik 	tcd = mdesc->tcd;
6060fb6f739SPiotr Ziecik 
6070fb6f739SPiotr Ziecik 	/* Prepare Transfer Control Descriptor for this transaction */
6080fb6f739SPiotr Ziecik 	memset(tcd, 0, sizeof(struct mpc_dma_tcd));
6090fb6f739SPiotr Ziecik 
6100fb6f739SPiotr Ziecik 	if (IS_ALIGNED(src | dst | len, 32)) {
6110fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_32;
6120fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_32;
6130fb6f739SPiotr Ziecik 		tcd->soff = 32;
6140fb6f739SPiotr Ziecik 		tcd->doff = 32;
615ba2eea25SIlya Yanok 	} else if (!mdma->is_mpc8308 && IS_ALIGNED(src | dst | len, 16)) {
616ba2eea25SIlya Yanok 		/* MPC8308 doesn't support 16 byte transfers */
6170fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_16;
6180fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_16;
6190fb6f739SPiotr Ziecik 		tcd->soff = 16;
6200fb6f739SPiotr Ziecik 		tcd->doff = 16;
6210fb6f739SPiotr Ziecik 	} else if (IS_ALIGNED(src | dst | len, 4)) {
6220fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_4;
6230fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_4;
6240fb6f739SPiotr Ziecik 		tcd->soff = 4;
6250fb6f739SPiotr Ziecik 		tcd->doff = 4;
6260fb6f739SPiotr Ziecik 	} else if (IS_ALIGNED(src | dst | len, 2)) {
6270fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_2;
6280fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_2;
6290fb6f739SPiotr Ziecik 		tcd->soff = 2;
6300fb6f739SPiotr Ziecik 		tcd->doff = 2;
6310fb6f739SPiotr Ziecik 	} else {
6320fb6f739SPiotr Ziecik 		tcd->ssize = MPC_DMA_TSIZE_1;
6330fb6f739SPiotr Ziecik 		tcd->dsize = MPC_DMA_TSIZE_1;
6340fb6f739SPiotr Ziecik 		tcd->soff = 1;
6350fb6f739SPiotr Ziecik 		tcd->doff = 1;
6360fb6f739SPiotr Ziecik 	}
6370fb6f739SPiotr Ziecik 
6380fb6f739SPiotr Ziecik 	tcd->saddr = src;
6390fb6f739SPiotr Ziecik 	tcd->daddr = dst;
6400fb6f739SPiotr Ziecik 	tcd->nbytes = len;
6410fb6f739SPiotr Ziecik 	tcd->biter = 1;
6420fb6f739SPiotr Ziecik 	tcd->citer = 1;
6430fb6f739SPiotr Ziecik 
6440fb6f739SPiotr Ziecik 	/* Place descriptor in prepared list */
6450fb6f739SPiotr Ziecik 	spin_lock_irqsave(&mchan->lock, iflags);
6460fb6f739SPiotr Ziecik 	list_add_tail(&mdesc->node, &mchan->prepared);
6470fb6f739SPiotr Ziecik 	spin_unlock_irqrestore(&mchan->lock, iflags);
6480fb6f739SPiotr Ziecik 
6490fb6f739SPiotr Ziecik 	return &mdesc->desc;
6500fb6f739SPiotr Ziecik }
6510fb6f739SPiotr Ziecik 
6522dc11581SGrant Likely static int __devinit mpc_dma_probe(struct platform_device *op,
6530fb6f739SPiotr Ziecik 					const struct of_device_id *match)
6540fb6f739SPiotr Ziecik {
655b4a75c91SAnatolij Gustschin 	struct device_node *dn = op->dev.of_node;
6560fb6f739SPiotr Ziecik 	struct device *dev = &op->dev;
6570fb6f739SPiotr Ziecik 	struct dma_device *dma;
6580fb6f739SPiotr Ziecik 	struct mpc_dma *mdma;
6590fb6f739SPiotr Ziecik 	struct mpc_dma_chan *mchan;
6600fb6f739SPiotr Ziecik 	struct resource res;
6610fb6f739SPiotr Ziecik 	ulong regs_start, regs_size;
6620fb6f739SPiotr Ziecik 	int retval, i;
6630fb6f739SPiotr Ziecik 
6640fb6f739SPiotr Ziecik 	mdma = devm_kzalloc(dev, sizeof(struct mpc_dma), GFP_KERNEL);
6650fb6f739SPiotr Ziecik 	if (!mdma) {
6660fb6f739SPiotr Ziecik 		dev_err(dev, "Memory exhausted!\n");
6670fb6f739SPiotr Ziecik 		return -ENOMEM;
6680fb6f739SPiotr Ziecik 	}
6690fb6f739SPiotr Ziecik 
6700fb6f739SPiotr Ziecik 	mdma->irq = irq_of_parse_and_map(dn, 0);
6710fb6f739SPiotr Ziecik 	if (mdma->irq == NO_IRQ) {
6720fb6f739SPiotr Ziecik 		dev_err(dev, "Error mapping IRQ!\n");
6730fb6f739SPiotr Ziecik 		return -EINVAL;
6740fb6f739SPiotr Ziecik 	}
6750fb6f739SPiotr Ziecik 
676ba2eea25SIlya Yanok 	if (of_device_is_compatible(dn, "fsl,mpc8308-dma")) {
677ba2eea25SIlya Yanok 		mdma->is_mpc8308 = 1;
678ba2eea25SIlya Yanok 		mdma->irq2 = irq_of_parse_and_map(dn, 1);
679ba2eea25SIlya Yanok 		if (mdma->irq2 == NO_IRQ) {
680ba2eea25SIlya Yanok 			dev_err(dev, "Error mapping IRQ!\n");
681ba2eea25SIlya Yanok 			return -EINVAL;
682ba2eea25SIlya Yanok 		}
683ba2eea25SIlya Yanok 	}
684ba2eea25SIlya Yanok 
6850fb6f739SPiotr Ziecik 	retval = of_address_to_resource(dn, 0, &res);
6860fb6f739SPiotr Ziecik 	if (retval) {
6870fb6f739SPiotr Ziecik 		dev_err(dev, "Error parsing memory region!\n");
6880fb6f739SPiotr Ziecik 		return retval;
6890fb6f739SPiotr Ziecik 	}
6900fb6f739SPiotr Ziecik 
6910fb6f739SPiotr Ziecik 	regs_start = res.start;
6928381fc35STobias Klauser 	regs_size = resource_size(&res);
6930fb6f739SPiotr Ziecik 
6940fb6f739SPiotr Ziecik 	if (!devm_request_mem_region(dev, regs_start, regs_size, DRV_NAME)) {
6950fb6f739SPiotr Ziecik 		dev_err(dev, "Error requesting memory region!\n");
6960fb6f739SPiotr Ziecik 		return -EBUSY;
6970fb6f739SPiotr Ziecik 	}
6980fb6f739SPiotr Ziecik 
6990fb6f739SPiotr Ziecik 	mdma->regs = devm_ioremap(dev, regs_start, regs_size);
7000fb6f739SPiotr Ziecik 	if (!mdma->regs) {
7010fb6f739SPiotr Ziecik 		dev_err(dev, "Error mapping memory region!\n");
7020fb6f739SPiotr Ziecik 		return -ENOMEM;
7030fb6f739SPiotr Ziecik 	}
7040fb6f739SPiotr Ziecik 
7050fb6f739SPiotr Ziecik 	mdma->tcd = (struct mpc_dma_tcd *)((u8 *)(mdma->regs)
7060fb6f739SPiotr Ziecik 							+ MPC_DMA_TCD_OFFSET);
7070fb6f739SPiotr Ziecik 
7080fb6f739SPiotr Ziecik 	retval = devm_request_irq(dev, mdma->irq, &mpc_dma_irq, 0, DRV_NAME,
7090fb6f739SPiotr Ziecik 									mdma);
7100fb6f739SPiotr Ziecik 	if (retval) {
7110fb6f739SPiotr Ziecik 		dev_err(dev, "Error requesting IRQ!\n");
7120fb6f739SPiotr Ziecik 		return -EINVAL;
7130fb6f739SPiotr Ziecik 	}
7140fb6f739SPiotr Ziecik 
715ba2eea25SIlya Yanok 	if (mdma->is_mpc8308) {
716ba2eea25SIlya Yanok 		retval = devm_request_irq(dev, mdma->irq2, &mpc_dma_irq, 0,
717ba2eea25SIlya Yanok 				DRV_NAME, mdma);
718ba2eea25SIlya Yanok 		if (retval) {
719ba2eea25SIlya Yanok 			dev_err(dev, "Error requesting IRQ2!\n");
720ba2eea25SIlya Yanok 			return -EINVAL;
721ba2eea25SIlya Yanok 		}
722ba2eea25SIlya Yanok 	}
723ba2eea25SIlya Yanok 
7240fb6f739SPiotr Ziecik 	spin_lock_init(&mdma->error_status_lock);
7250fb6f739SPiotr Ziecik 
7260fb6f739SPiotr Ziecik 	dma = &mdma->dma;
7270fb6f739SPiotr Ziecik 	dma->dev = dev;
728ba2eea25SIlya Yanok 	if (!mdma->is_mpc8308)
7290fb6f739SPiotr Ziecik 		dma->chancnt = MPC_DMA_CHANNELS;
730ba2eea25SIlya Yanok 	else
731ba2eea25SIlya Yanok 		dma->chancnt = 16; /* MPC8308 DMA has only 16 channels */
7320fb6f739SPiotr Ziecik 	dma->device_alloc_chan_resources = mpc_dma_alloc_chan_resources;
7330fb6f739SPiotr Ziecik 	dma->device_free_chan_resources = mpc_dma_free_chan_resources;
7340fb6f739SPiotr Ziecik 	dma->device_issue_pending = mpc_dma_issue_pending;
73507934481SLinus Walleij 	dma->device_tx_status = mpc_dma_tx_status;
7360fb6f739SPiotr Ziecik 	dma->device_prep_dma_memcpy = mpc_dma_prep_memcpy;
7370fb6f739SPiotr Ziecik 
7380fb6f739SPiotr Ziecik 	INIT_LIST_HEAD(&dma->channels);
7390fb6f739SPiotr Ziecik 	dma_cap_set(DMA_MEMCPY, dma->cap_mask);
7400fb6f739SPiotr Ziecik 
7410fb6f739SPiotr Ziecik 	for (i = 0; i < dma->chancnt; i++) {
7420fb6f739SPiotr Ziecik 		mchan = &mdma->channels[i];
7430fb6f739SPiotr Ziecik 
7440fb6f739SPiotr Ziecik 		mchan->chan.device = dma;
7450fb6f739SPiotr Ziecik 		mchan->chan.chan_id = i;
7460fb6f739SPiotr Ziecik 		mchan->chan.cookie = 1;
7470fb6f739SPiotr Ziecik 		mchan->completed_cookie = mchan->chan.cookie;
7480fb6f739SPiotr Ziecik 
7490fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->free);
7500fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->prepared);
7510fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->queued);
7520fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->active);
7530fb6f739SPiotr Ziecik 		INIT_LIST_HEAD(&mchan->completed);
7540fb6f739SPiotr Ziecik 
7550fb6f739SPiotr Ziecik 		spin_lock_init(&mchan->lock);
7560fb6f739SPiotr Ziecik 		list_add_tail(&mchan->chan.device_node, &dma->channels);
7570fb6f739SPiotr Ziecik 	}
7580fb6f739SPiotr Ziecik 
7590fb6f739SPiotr Ziecik 	tasklet_init(&mdma->tasklet, mpc_dma_tasklet, (unsigned long)mdma);
7600fb6f739SPiotr Ziecik 
7610fb6f739SPiotr Ziecik 	/*
7620fb6f739SPiotr Ziecik 	 * Configure DMA Engine:
7630fb6f739SPiotr Ziecik 	 * - Dynamic clock,
7640fb6f739SPiotr Ziecik 	 * - Round-robin group arbitration,
7650fb6f739SPiotr Ziecik 	 * - Round-robin channel arbitration.
7660fb6f739SPiotr Ziecik 	 */
767ba2eea25SIlya Yanok 	if (!mdma->is_mpc8308) {
7680fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmacr, MPC_DMA_DMACR_EDCG |
7690fb6f739SPiotr Ziecik 					MPC_DMA_DMACR_ERGA | MPC_DMA_DMACR_ERCA);
7700fb6f739SPiotr Ziecik 
7710fb6f739SPiotr Ziecik 		/* Disable hardware DMA requests */
7720fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerqh, 0);
7730fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerql, 0);
7740fb6f739SPiotr Ziecik 
7750fb6f739SPiotr Ziecik 		/* Disable error interrupts */
7760fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaeeih, 0);
7770fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaeeil, 0);
7780fb6f739SPiotr Ziecik 
7790fb6f739SPiotr Ziecik 		/* Clear interrupts status */
7800fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmainth, 0xFFFFFFFF);
7810fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaintl, 0xFFFFFFFF);
7820fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerrh, 0xFFFFFFFF);
7830fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaerrl, 0xFFFFFFFF);
7840fb6f739SPiotr Ziecik 
7850fb6f739SPiotr Ziecik 		/* Route interrupts to IPIC */
7860fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmaihsa, 0);
7870fb6f739SPiotr Ziecik 		out_be32(&mdma->regs->dmailsa, 0);
788ba2eea25SIlya Yanok 	} else {
789ba2eea25SIlya Yanok 		/* MPC8308 has 16 channels and lacks some registers */
790ba2eea25SIlya Yanok 		out_be32(&mdma->regs->dmacr, MPC_DMA_DMACR_ERCA);
791ba2eea25SIlya Yanok 
792ba2eea25SIlya Yanok 		/* enable snooping */
793ba2eea25SIlya Yanok 		out_be32(&mdma->regs->dmagpor, MPC_DMA_DMAGPOR_SNOOP_ENABLE);
794ba2eea25SIlya Yanok 		/* Disable error interrupts */
795ba2eea25SIlya Yanok 		out_be32(&mdma->regs->dmaeeil, 0);
796ba2eea25SIlya Yanok 
797ba2eea25SIlya Yanok 		/* Clear interrupts status */
798ba2eea25SIlya Yanok 		out_be32(&mdma->regs->dmaintl, 0xFFFF);
799ba2eea25SIlya Yanok 		out_be32(&mdma->regs->dmaerrl, 0xFFFF);
800ba2eea25SIlya Yanok 	}
8010fb6f739SPiotr Ziecik 
8020fb6f739SPiotr Ziecik 	/* Register DMA engine */
8030fb6f739SPiotr Ziecik 	dev_set_drvdata(dev, mdma);
8040fb6f739SPiotr Ziecik 	retval = dma_async_device_register(dma);
8050fb6f739SPiotr Ziecik 	if (retval) {
8060fb6f739SPiotr Ziecik 		devm_free_irq(dev, mdma->irq, mdma);
8070fb6f739SPiotr Ziecik 		irq_dispose_mapping(mdma->irq);
8080fb6f739SPiotr Ziecik 	}
8090fb6f739SPiotr Ziecik 
8100fb6f739SPiotr Ziecik 	return retval;
8110fb6f739SPiotr Ziecik }
8120fb6f739SPiotr Ziecik 
8132dc11581SGrant Likely static int __devexit mpc_dma_remove(struct platform_device *op)
8140fb6f739SPiotr Ziecik {
8150fb6f739SPiotr Ziecik 	struct device *dev = &op->dev;
8160fb6f739SPiotr Ziecik 	struct mpc_dma *mdma = dev_get_drvdata(dev);
8170fb6f739SPiotr Ziecik 
8180fb6f739SPiotr Ziecik 	dma_async_device_unregister(&mdma->dma);
8190fb6f739SPiotr Ziecik 	devm_free_irq(dev, mdma->irq, mdma);
8200fb6f739SPiotr Ziecik 	irq_dispose_mapping(mdma->irq);
8210fb6f739SPiotr Ziecik 
8220fb6f739SPiotr Ziecik 	return 0;
8230fb6f739SPiotr Ziecik }
8240fb6f739SPiotr Ziecik 
8250fb6f739SPiotr Ziecik static struct of_device_id mpc_dma_match[] = {
8260fb6f739SPiotr Ziecik 	{ .compatible = "fsl,mpc5121-dma", },
8270fb6f739SPiotr Ziecik 	{},
8280fb6f739SPiotr Ziecik };
8290fb6f739SPiotr Ziecik 
8300fb6f739SPiotr Ziecik static struct of_platform_driver mpc_dma_driver = {
8310fb6f739SPiotr Ziecik 	.probe		= mpc_dma_probe,
8320fb6f739SPiotr Ziecik 	.remove		= __devexit_p(mpc_dma_remove),
8330fb6f739SPiotr Ziecik 	.driver = {
8340fb6f739SPiotr Ziecik 		.name = DRV_NAME,
8350fb6f739SPiotr Ziecik 		.owner = THIS_MODULE,
836b4a75c91SAnatolij Gustschin 		.of_match_table	= mpc_dma_match,
8370fb6f739SPiotr Ziecik 	},
8380fb6f739SPiotr Ziecik };
8390fb6f739SPiotr Ziecik 
8400fb6f739SPiotr Ziecik static int __init mpc_dma_init(void)
8410fb6f739SPiotr Ziecik {
8420fb6f739SPiotr Ziecik 	return of_register_platform_driver(&mpc_dma_driver);
8430fb6f739SPiotr Ziecik }
8440fb6f739SPiotr Ziecik module_init(mpc_dma_init);
8450fb6f739SPiotr Ziecik 
8460fb6f739SPiotr Ziecik static void __exit mpc_dma_exit(void)
8470fb6f739SPiotr Ziecik {
8480fb6f739SPiotr Ziecik 	of_unregister_platform_driver(&mpc_dma_driver);
8490fb6f739SPiotr Ziecik }
8500fb6f739SPiotr Ziecik module_exit(mpc_dma_exit);
8510fb6f739SPiotr Ziecik 
8520fb6f739SPiotr Ziecik MODULE_LICENSE("GPL");
8530fb6f739SPiotr Ziecik MODULE_AUTHOR("Piotr Ziecik <kosmo@semihalf.com>");
854