1 /* 2 * Copyright 2020 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 #ifndef __SMU_V13_0_H__ 24 #define __SMU_V13_0_H__ 25 26 #include "amdgpu_smu.h" 27 28 #define SMU13_DRIVER_IF_VERSION_INV 0xFFFFFFFF 29 #define SMU13_DRIVER_IF_VERSION_YELLOW_CARP 0x04 30 #define SMU13_DRIVER_IF_VERSION_ALDE 0x08 31 32 #define SMU13_MODE1_RESET_WAIT_TIME_IN_MS 500 //500ms 33 #define SMU13_DRIVER_IF_VERSION_SMU_V13_0_5 0x04 34 35 /* MP Apertures */ 36 #define MP0_Public 0x03800000 37 #define MP0_SRAM 0x03900000 38 #define MP1_Public 0x03b00000 39 #define MP1_SRAM 0x03c00004 40 41 /* address block */ 42 #define smnMP1_FIRMWARE_FLAGS 0x3010024 43 #define smnMP0_FW_INTF 0x30101c0 44 #define smnMP1_PUB_CTRL 0x3010b14 45 46 #define TEMP_RANGE_MIN (0) 47 #define TEMP_RANGE_MAX (80 * 1000) 48 49 #define SMU13_TOOL_SIZE 0x19000 50 51 #define MAX_DPM_LEVELS 16 52 #define MAX_PCIE_CONF 2 53 54 #define CTF_OFFSET_EDGE 5 55 #define CTF_OFFSET_HOTSPOT 5 56 #define CTF_OFFSET_MEM 5 57 58 struct smu_13_0_max_sustainable_clocks { 59 uint32_t display_clock; 60 uint32_t phy_clock; 61 uint32_t pixel_clock; 62 uint32_t uclock; 63 uint32_t dcef_clock; 64 uint32_t soc_clock; 65 }; 66 67 struct smu_13_0_dpm_clk_level { 68 bool enabled; 69 uint32_t value; 70 }; 71 72 struct smu_13_0_dpm_table { 73 uint32_t min; /* MHz */ 74 uint32_t max; /* MHz */ 75 uint32_t count; 76 struct smu_13_0_dpm_clk_level dpm_levels[MAX_DPM_LEVELS]; 77 }; 78 79 struct smu_13_0_pcie_table { 80 uint8_t pcie_gen[MAX_PCIE_CONF]; 81 uint8_t pcie_lane[MAX_PCIE_CONF]; 82 }; 83 84 struct smu_13_0_dpm_tables { 85 struct smu_13_0_dpm_table soc_table; 86 struct smu_13_0_dpm_table gfx_table; 87 struct smu_13_0_dpm_table uclk_table; 88 struct smu_13_0_dpm_table eclk_table; 89 struct smu_13_0_dpm_table vclk_table; 90 struct smu_13_0_dpm_table dclk_table; 91 struct smu_13_0_dpm_table dcef_table; 92 struct smu_13_0_dpm_table pixel_table; 93 struct smu_13_0_dpm_table display_table; 94 struct smu_13_0_dpm_table phy_table; 95 struct smu_13_0_dpm_table fclk_table; 96 struct smu_13_0_pcie_table pcie_table; 97 }; 98 99 struct smu_13_0_dpm_context { 100 struct smu_13_0_dpm_tables dpm_tables; 101 uint32_t workload_policy_mask; 102 uint32_t dcef_min_ds_clk; 103 }; 104 105 enum smu_13_0_power_state { 106 SMU_13_0_POWER_STATE__D0 = 0, 107 SMU_13_0_POWER_STATE__D1, 108 SMU_13_0_POWER_STATE__D3, /* Sleep*/ 109 SMU_13_0_POWER_STATE__D4, /* Hibernate*/ 110 SMU_13_0_POWER_STATE__D5, /* Power off*/ 111 }; 112 113 struct smu_13_0_power_context { 114 uint32_t power_source; 115 uint8_t in_power_limit_boost_mode; 116 enum smu_13_0_power_state power_state; 117 }; 118 119 enum smu_v13_0_baco_seq { 120 BACO_SEQ_BACO = 0, 121 BACO_SEQ_MSR, 122 BACO_SEQ_BAMACO, 123 BACO_SEQ_ULPS, 124 BACO_SEQ_COUNT, 125 }; 126 127 #if defined(SWSMU_CODE_LAYER_L2) || defined(SWSMU_CODE_LAYER_L3) 128 129 int smu_v13_0_init_microcode(struct smu_context *smu); 130 131 void smu_v13_0_fini_microcode(struct smu_context *smu); 132 133 int smu_v13_0_load_microcode(struct smu_context *smu); 134 135 int smu_v13_0_init_smc_tables(struct smu_context *smu); 136 137 int smu_v13_0_fini_smc_tables(struct smu_context *smu); 138 139 int smu_v13_0_init_power(struct smu_context *smu); 140 141 int smu_v13_0_fini_power(struct smu_context *smu); 142 143 int smu_v13_0_check_fw_status(struct smu_context *smu); 144 145 int smu_v13_0_setup_pptable(struct smu_context *smu); 146 147 int smu_v13_0_get_vbios_bootup_values(struct smu_context *smu); 148 149 int smu_v13_0_check_fw_version(struct smu_context *smu); 150 151 int smu_v13_0_set_driver_table_location(struct smu_context *smu); 152 153 int smu_v13_0_set_tool_table_location(struct smu_context *smu); 154 155 int smu_v13_0_notify_memory_pool_location(struct smu_context *smu); 156 157 int smu_v13_0_system_features_control(struct smu_context *smu, 158 bool en); 159 160 int smu_v13_0_init_display_count(struct smu_context *smu, uint32_t count); 161 162 int smu_v13_0_set_allowed_mask(struct smu_context *smu); 163 164 int smu_v13_0_notify_display_change(struct smu_context *smu); 165 166 int smu_v13_0_get_current_power_limit(struct smu_context *smu, 167 uint32_t *power_limit); 168 169 int smu_v13_0_set_power_limit(struct smu_context *smu, 170 enum smu_ppt_limit_type limit_type, 171 uint32_t limit); 172 173 int smu_v13_0_init_max_sustainable_clocks(struct smu_context *smu); 174 175 int smu_v13_0_enable_thermal_alert(struct smu_context *smu); 176 177 int smu_v13_0_disable_thermal_alert(struct smu_context *smu); 178 179 int smu_v13_0_get_gfx_vdd(struct smu_context *smu, uint32_t *value); 180 181 int smu_v13_0_set_min_deep_sleep_dcefclk(struct smu_context *smu, uint32_t clk); 182 183 int 184 smu_v13_0_display_clock_voltage_request(struct smu_context *smu, 185 struct pp_display_clock_request 186 *clock_req); 187 188 uint32_t 189 smu_v13_0_get_fan_control_mode(struct smu_context *smu); 190 191 int 192 smu_v13_0_set_fan_control_mode(struct smu_context *smu, 193 uint32_t mode); 194 195 int 196 smu_v13_0_set_fan_speed_percent(struct smu_context *smu, uint32_t speed); 197 198 int smu_v13_0_set_fan_speed_rpm(struct smu_context *smu, 199 uint32_t speed); 200 201 int smu_v13_0_set_xgmi_pstate(struct smu_context *smu, 202 uint32_t pstate); 203 204 int smu_v13_0_gfx_off_control(struct smu_context *smu, bool enable); 205 206 int smu_v13_0_register_irq_handler(struct smu_context *smu); 207 208 int smu_v13_0_set_azalia_d3_pme(struct smu_context *smu); 209 210 int smu_v13_0_get_max_sustainable_clocks_by_dc(struct smu_context *smu, 211 struct pp_smu_nv_clock_table *max_clocks); 212 213 bool smu_v13_0_baco_is_support(struct smu_context *smu); 214 215 enum smu_baco_state smu_v13_0_baco_get_state(struct smu_context *smu); 216 217 int smu_v13_0_baco_set_state(struct smu_context *smu, enum smu_baco_state state); 218 219 int smu_v13_0_baco_enter(struct smu_context *smu); 220 int smu_v13_0_baco_exit(struct smu_context *smu); 221 222 int smu_v13_0_mode2_reset(struct smu_context *smu); 223 224 int smu_v13_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type, 225 uint32_t *min, uint32_t *max); 226 227 int smu_v13_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type, 228 uint32_t min, uint32_t max); 229 230 int smu_v13_0_set_hard_freq_limited_range(struct smu_context *smu, 231 enum smu_clk_type clk_type, 232 uint32_t min, 233 uint32_t max); 234 235 int smu_v13_0_set_performance_level(struct smu_context *smu, 236 enum amd_dpm_forced_level level); 237 238 int smu_v13_0_set_power_source(struct smu_context *smu, 239 enum smu_power_src_type power_src); 240 241 int smu_v13_0_get_dpm_freq_by_index(struct smu_context *smu, 242 enum smu_clk_type clk_type, 243 uint16_t level, 244 uint32_t *value); 245 246 int smu_v13_0_get_dpm_level_count(struct smu_context *smu, 247 enum smu_clk_type clk_type, 248 uint32_t *value); 249 250 int smu_v13_0_set_single_dpm_table(struct smu_context *smu, 251 enum smu_clk_type clk_type, 252 struct smu_13_0_dpm_table *single_dpm_table); 253 254 int smu_v13_0_get_dpm_level_range(struct smu_context *smu, 255 enum smu_clk_type clk_type, 256 uint32_t *min_value, 257 uint32_t *max_value); 258 259 int smu_v13_0_get_current_pcie_link_width_level(struct smu_context *smu); 260 261 int smu_v13_0_get_current_pcie_link_width(struct smu_context *smu); 262 263 int smu_v13_0_get_current_pcie_link_speed_level(struct smu_context *smu); 264 265 int smu_v13_0_get_current_pcie_link_speed(struct smu_context *smu); 266 267 int smu_v13_0_gfx_ulv_control(struct smu_context *smu, 268 bool enablement); 269 270 int smu_v13_0_wait_for_event(struct smu_context *smu, enum smu_event_type event, 271 uint64_t event_arg); 272 273 #endif 274 #endif 275