xref: /linux/drivers/gpu/drm/gma500/intel_bios.h (revision 44f57d78)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (c) 2006 Intel Corporation
4  *
5  * Authors:
6  *    Eric Anholt <eric@anholt.net>
7  */
8 
9 #ifndef _INTEL_BIOS_H_
10 #define _INTEL_BIOS_H_
11 
12 #include <drm/drmP.h>
13 #include <drm/drm_dp_helper.h>
14 
15 struct vbt_header {
16 	u8 signature[20];		/**< Always starts with 'VBT$' */
17 	u16 version;			/**< decimal */
18 	u16 header_size;		/**< in bytes */
19 	u16 vbt_size;			/**< in bytes */
20 	u8 vbt_checksum;
21 	u8 reserved0;
22 	u32 bdb_offset;			/**< from beginning of VBT */
23 	u32 aim_offset[4];		/**< from beginning of VBT */
24 } __packed;
25 
26 
27 struct bdb_header {
28 	u8 signature[16];		/**< Always 'BIOS_DATA_BLOCK' */
29 	u16 version;			/**< decimal */
30 	u16 header_size;		/**< in bytes */
31 	u16 bdb_size;			/**< in bytes */
32 };
33 
34 /* strictly speaking, this is a "skip" block, but it has interesting info */
35 struct vbios_data {
36 	u8 type; /* 0 == desktop, 1 == mobile */
37 	u8 relstage;
38 	u8 chipset;
39 	u8 lvds_present:1;
40 	u8 tv_present:1;
41 	u8 rsvd2:6; /* finish byte */
42 	u8 rsvd3[4];
43 	u8 signon[155];
44 	u8 copyright[61];
45 	u16 code_segment;
46 	u8 dos_boot_mode;
47 	u8 bandwidth_percent;
48 	u8 rsvd4; /* popup memory size */
49 	u8 resize_pci_bios;
50 	u8 rsvd5; /* is crt already on ddc2 */
51 } __packed;
52 
53 /*
54  * There are several types of BIOS data blocks (BDBs), each block has
55  * an ID and size in the first 3 bytes (ID in first, size in next 2).
56  * Known types are listed below.
57  */
58 #define BDB_GENERAL_FEATURES	  1
59 #define BDB_GENERAL_DEFINITIONS	  2
60 #define BDB_OLD_TOGGLE_LIST	  3
61 #define BDB_MODE_SUPPORT_LIST	  4
62 #define BDB_GENERIC_MODE_TABLE	  5
63 #define BDB_EXT_MMIO_REGS	  6
64 #define BDB_SWF_IO		  7
65 #define BDB_SWF_MMIO		  8
66 #define BDB_DOT_CLOCK_TABLE	  9
67 #define BDB_MODE_REMOVAL_TABLE	 10
68 #define BDB_CHILD_DEVICE_TABLE	 11
69 #define BDB_DRIVER_FEATURES	 12
70 #define BDB_DRIVER_PERSISTENCE	 13
71 #define BDB_EXT_TABLE_PTRS	 14
72 #define BDB_DOT_CLOCK_OVERRIDE	 15
73 #define BDB_DISPLAY_SELECT	 16
74 /* 17 rsvd */
75 #define BDB_DRIVER_ROTATION	 18
76 #define BDB_DISPLAY_REMOVE	 19
77 #define BDB_OEM_CUSTOM		 20
78 #define BDB_EFP_LIST		 21 /* workarounds for VGA hsync/vsync */
79 #define BDB_SDVO_LVDS_OPTIONS	 22
80 #define BDB_SDVO_PANEL_DTDS	 23
81 #define BDB_SDVO_LVDS_PNP_IDS	 24
82 #define BDB_SDVO_LVDS_POWER_SEQ	 25
83 #define BDB_TV_OPTIONS		 26
84 #define BDB_EDP			 27
85 #define BDB_LVDS_OPTIONS	 40
86 #define BDB_LVDS_LFP_DATA_PTRS	 41
87 #define BDB_LVDS_LFP_DATA	 42
88 #define BDB_LVDS_BACKLIGHT	 43
89 #define BDB_LVDS_POWER		 44
90 #define BDB_SKIP		254 /* VBIOS private block, ignore */
91 
92 struct bdb_general_features {
93 	/* bits 1 */
94 	u8 panel_fitting:2;
95 	u8 flexaim:1;
96 	u8 msg_enable:1;
97 	u8 clear_screen:3;
98 	u8 color_flip:1;
99 
100 	/* bits 2 */
101 	u8 download_ext_vbt:1;
102 	u8 enable_ssc:1;
103 	u8 ssc_freq:1;
104 	u8 enable_lfp_on_override:1;
105 	u8 disable_ssc_ddt:1;
106 	u8 rsvd8:3; /* finish byte */
107 
108 	/* bits 3 */
109 	u8 disable_smooth_vision:1;
110 	u8 single_dvi:1;
111 	u8 rsvd9:6; /* finish byte */
112 
113 	/* bits 4 */
114 	u8 legacy_monitor_detect;
115 
116 	/* bits 5 */
117 	u8 int_crt_support:1;
118 	u8 int_tv_support:1;
119 	u8 int_efp_support:1;
120 	u8 dp_ssc_enb:1;	/* PCH attached eDP supports SSC */
121 	u8 dp_ssc_freq:1;	/* SSC freq for PCH attached eDP */
122 	u8 rsvd11:3; /* finish byte */
123 } __packed;
124 
125 /* pre-915 */
126 #define GPIO_PIN_DVI_LVDS	0x03 /* "DVI/LVDS DDC GPIO pins" */
127 #define GPIO_PIN_ADD_I2C	0x05 /* "ADDCARD I2C GPIO pins" */
128 #define GPIO_PIN_ADD_DDC	0x04 /* "ADDCARD DDC GPIO pins" */
129 #define GPIO_PIN_ADD_DDC_I2C	0x06 /* "ADDCARD DDC/I2C GPIO pins" */
130 
131 /* Pre 915 */
132 #define DEVICE_TYPE_NONE	0x00
133 #define DEVICE_TYPE_CRT		0x01
134 #define DEVICE_TYPE_TV		0x09
135 #define DEVICE_TYPE_EFP		0x12
136 #define DEVICE_TYPE_LFP		0x22
137 /* On 915+ */
138 #define DEVICE_TYPE_CRT_DPMS		0x6001
139 #define DEVICE_TYPE_CRT_DPMS_HOTPLUG	0x4001
140 #define DEVICE_TYPE_TV_COMPOSITE	0x0209
141 #define DEVICE_TYPE_TV_MACROVISION	0x0289
142 #define DEVICE_TYPE_TV_RF_COMPOSITE	0x020c
143 #define DEVICE_TYPE_TV_SVIDEO_COMPOSITE	0x0609
144 #define DEVICE_TYPE_TV_SCART		0x0209
145 #define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
146 #define DEVICE_TYPE_EFP_HOTPLUG_PWR	0x6012
147 #define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR	0x6052
148 #define DEVICE_TYPE_EFP_DVI_I		0x6053
149 #define DEVICE_TYPE_EFP_DVI_D_DUAL	0x6152
150 #define DEVICE_TYPE_EFP_DVI_D_HDCP	0x60d2
151 #define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR	0x6062
152 #define DEVICE_TYPE_OPENLDI_DUALPIX	0x6162
153 #define DEVICE_TYPE_LFP_PANELLINK	0x5012
154 #define DEVICE_TYPE_LFP_CMOS_PWR	0x5042
155 #define DEVICE_TYPE_LFP_LVDS_PWR	0x5062
156 #define DEVICE_TYPE_LFP_LVDS_DUAL	0x5162
157 #define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP	0x51e2
158 
159 #define DEVICE_CFG_NONE		0x00
160 #define DEVICE_CFG_12BIT_DVOB	0x01
161 #define DEVICE_CFG_12BIT_DVOC	0x02
162 #define DEVICE_CFG_24BIT_DVOBC	0x09
163 #define DEVICE_CFG_24BIT_DVOCB	0x0a
164 #define DEVICE_CFG_DUAL_DVOB	0x11
165 #define DEVICE_CFG_DUAL_DVOC	0x12
166 #define DEVICE_CFG_DUAL_DVOBC	0x13
167 #define DEVICE_CFG_DUAL_LINK_DVOBC	0x19
168 #define DEVICE_CFG_DUAL_LINK_DVOCB	0x1a
169 
170 #define DEVICE_WIRE_NONE	0x00
171 #define DEVICE_WIRE_DVOB	0x01
172 #define DEVICE_WIRE_DVOC	0x02
173 #define DEVICE_WIRE_DVOBC	0x03
174 #define DEVICE_WIRE_DVOBB	0x05
175 #define DEVICE_WIRE_DVOCC	0x06
176 #define DEVICE_WIRE_DVOB_MASTER 0x0d
177 #define DEVICE_WIRE_DVOC_MASTER 0x0e
178 
179 #define DEVICE_PORT_DVOA	0x00 /* none on 845+ */
180 #define DEVICE_PORT_DVOB	0x01
181 #define DEVICE_PORT_DVOC	0x02
182 
183 struct child_device_config {
184 	u16 handle;
185 	u16 device_type;
186 	u8  device_id[10]; /* ascii string */
187 	u16 addin_offset;
188 	u8  dvo_port; /* See Device_PORT_* above */
189 	u8  i2c_pin;
190 	u8  slave_addr;
191 	u8  ddc_pin;
192 	u16 edid_ptr;
193 	u8  dvo_cfg; /* See DEVICE_CFG_* above */
194 	u8  dvo2_port;
195 	u8  i2c2_pin;
196 	u8  slave2_addr;
197 	u8  ddc2_pin;
198 	u8  capabilities;
199 	u8  dvo_wiring;/* See DEVICE_WIRE_* above */
200 	u8  dvo2_wiring;
201 	u16 extended_type;
202 	u8  dvo_function;
203 } __packed;
204 
205 
206 struct bdb_general_definitions {
207 	/* DDC GPIO */
208 	u8 crt_ddc_gmbus_pin;
209 
210 	/* DPMS bits */
211 	u8 dpms_acpi:1;
212 	u8 skip_boot_crt_detect:1;
213 	u8 dpms_aim:1;
214 	u8 rsvd1:5; /* finish byte */
215 
216 	/* boot device bits */
217 	u8 boot_display[2];
218 	u8 child_dev_size;
219 
220 	/*
221 	 * Device info:
222 	 * If TV is present, it'll be at devices[0].
223 	 * LVDS will be next, either devices[0] or [1], if present.
224 	 * On some platforms the number of device is 6. But could be as few as
225 	 * 4 if both TV and LVDS are missing.
226 	 * And the device num is related with the size of general definition
227 	 * block. It is obtained by using the following formula:
228 	 * number = (block_size - sizeof(bdb_general_definitions))/
229 	 *	     sizeof(child_device_config);
230 	 */
231 	struct child_device_config devices[0];
232 };
233 
234 struct bdb_lvds_options {
235 	u8 panel_type;
236 	u8 rsvd1;
237 	/* LVDS capabilities, stored in a dword */
238 	u8 pfit_mode:2;
239 	u8 pfit_text_mode_enhanced:1;
240 	u8 pfit_gfx_mode_enhanced:1;
241 	u8 pfit_ratio_auto:1;
242 	u8 pixel_dither:1;
243 	u8 lvds_edid:1;
244 	u8 rsvd2:1;
245 	u8 rsvd4;
246 } __packed;
247 
248 struct bdb_lvds_backlight {
249 	u8 type:2;
250 	u8 pol:1;
251 	u8 gpio:3;
252 	u8 gmbus:2;
253 	u16 freq;
254 	u8 minbrightness;
255 	u8 i2caddr;
256 	u8 brightnesscmd;
257 	/*FIXME: more...*/
258 } __packed;
259 
260 /* LFP pointer table contains entries to the struct below */
261 struct bdb_lvds_lfp_data_ptr {
262 	u16 fp_timing_offset; /* offsets are from start of bdb */
263 	u8 fp_table_size;
264 	u16 dvo_timing_offset;
265 	u8 dvo_table_size;
266 	u16 panel_pnp_id_offset;
267 	u8 pnp_table_size;
268 } __packed;
269 
270 struct bdb_lvds_lfp_data_ptrs {
271 	u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */
272 	struct bdb_lvds_lfp_data_ptr ptr[16];
273 } __packed;
274 
275 /* LFP data has 3 blocks per entry */
276 struct lvds_fp_timing {
277 	u16 x_res;
278 	u16 y_res;
279 	u32 lvds_reg;
280 	u32 lvds_reg_val;
281 	u32 pp_on_reg;
282 	u32 pp_on_reg_val;
283 	u32 pp_off_reg;
284 	u32 pp_off_reg_val;
285 	u32 pp_cycle_reg;
286 	u32 pp_cycle_reg_val;
287 	u32 pfit_reg;
288 	u32 pfit_reg_val;
289 	u16 terminator;
290 } __packed;
291 
292 struct lvds_dvo_timing {
293 	u16 clock;		/**< In 10khz */
294 	u8 hactive_lo;
295 	u8 hblank_lo;
296 	u8 hblank_hi:4;
297 	u8 hactive_hi:4;
298 	u8 vactive_lo;
299 	u8 vblank_lo;
300 	u8 vblank_hi:4;
301 	u8 vactive_hi:4;
302 	u8 hsync_off_lo;
303 	u8 hsync_pulse_width;
304 	u8 vsync_pulse_width:4;
305 	u8 vsync_off:4;
306 	u8 rsvd0:6;
307 	u8 hsync_off_hi:2;
308 	u8 h_image;
309 	u8 v_image;
310 	u8 max_hv;
311 	u8 h_border;
312 	u8 v_border;
313 	u8 rsvd1:3;
314 	u8 digital:2;
315 	u8 vsync_positive:1;
316 	u8 hsync_positive:1;
317 	u8 rsvd2:1;
318 } __packed;
319 
320 struct lvds_pnp_id {
321 	u16 mfg_name;
322 	u16 product_code;
323 	u32 serial;
324 	u8 mfg_week;
325 	u8 mfg_year;
326 } __packed;
327 
328 struct bdb_lvds_lfp_data_entry {
329 	struct lvds_fp_timing fp_timing;
330 	struct lvds_dvo_timing dvo_timing;
331 	struct lvds_pnp_id pnp_id;
332 } __packed;
333 
334 struct bdb_lvds_lfp_data {
335 	struct bdb_lvds_lfp_data_entry data[16];
336 } __packed;
337 
338 struct aimdb_header {
339 	char signature[16];
340 	char oem_device[20];
341 	u16 aimdb_version;
342 	u16 aimdb_header_size;
343 	u16 aimdb_size;
344 } __packed;
345 
346 struct aimdb_block {
347 	u8 aimdb_id;
348 	u16 aimdb_size;
349 } __packed;
350 
351 struct vch_panel_data {
352 	u16 fp_timing_offset;
353 	u8 fp_timing_size;
354 	u16 dvo_timing_offset;
355 	u8 dvo_timing_size;
356 	u16 text_fitting_offset;
357 	u8 text_fitting_size;
358 	u16 graphics_fitting_offset;
359 	u8 graphics_fitting_size;
360 } __packed;
361 
362 struct vch_bdb_22 {
363 	struct aimdb_block aimdb_block;
364 	struct vch_panel_data panels[16];
365 } __packed;
366 
367 struct bdb_sdvo_lvds_options {
368 	u8 panel_backlight;
369 	u8 h40_set_panel_type;
370 	u8 panel_type;
371 	u8 ssc_clk_freq;
372 	u16 als_low_trip;
373 	u16 als_high_trip;
374 	u8 sclalarcoeff_tab_row_num;
375 	u8 sclalarcoeff_tab_row_size;
376 	u8 coefficient[8];
377 	u8 panel_misc_bits_1;
378 	u8 panel_misc_bits_2;
379 	u8 panel_misc_bits_3;
380 	u8 panel_misc_bits_4;
381 } __packed;
382 
383 #define BDB_DRIVER_FEATURE_NO_LVDS		0
384 #define BDB_DRIVER_FEATURE_INT_LVDS		1
385 #define BDB_DRIVER_FEATURE_SDVO_LVDS		2
386 #define BDB_DRIVER_FEATURE_EDP			3
387 
388 struct bdb_driver_features {
389 	u8 boot_dev_algorithm:1;
390 	u8 block_display_switch:1;
391 	u8 allow_display_switch:1;
392 	u8 hotplug_dvo:1;
393 	u8 dual_view_zoom:1;
394 	u8 int15h_hook:1;
395 	u8 sprite_in_clone:1;
396 	u8 primary_lfp_id:1;
397 
398 	u16 boot_mode_x;
399 	u16 boot_mode_y;
400 	u8 boot_mode_bpp;
401 	u8 boot_mode_refresh;
402 
403 	u16 enable_lfp_primary:1;
404 	u16 selective_mode_pruning:1;
405 	u16 dual_frequency:1;
406 	u16 render_clock_freq:1; /* 0: high freq; 1: low freq */
407 	u16 nt_clone_support:1;
408 	u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */
409 	u16 sprite_display_assign:1; /* 0: secondary; 1: primary */
410 	u16 cui_aspect_scaling:1;
411 	u16 preserve_aspect_ratio:1;
412 	u16 sdvo_device_power_down:1;
413 	u16 crt_hotplug:1;
414 	u16 lvds_config:2;
415 	u16 tv_hotplug:1;
416 	u16 hdmi_config:2;
417 
418 	u8 static_display:1;
419 	u8 reserved2:7;
420 	u16 legacy_crt_max_x;
421 	u16 legacy_crt_max_y;
422 	u8 legacy_crt_max_refresh;
423 
424 	u8 hdmi_termination;
425 	u8 custom_vbt_version;
426 } __packed;
427 
428 #define EDP_18BPP	0
429 #define EDP_24BPP	1
430 #define EDP_30BPP	2
431 #define EDP_RATE_1_62	0
432 #define EDP_RATE_2_7	1
433 #define EDP_LANE_1	0
434 #define EDP_LANE_2	1
435 #define EDP_LANE_4	3
436 #define EDP_PREEMPHASIS_NONE	0
437 #define EDP_PREEMPHASIS_3_5dB	1
438 #define EDP_PREEMPHASIS_6dB	2
439 #define EDP_PREEMPHASIS_9_5dB	3
440 #define EDP_VSWING_0_4V		0
441 #define EDP_VSWING_0_6V		1
442 #define EDP_VSWING_0_8V		2
443 #define EDP_VSWING_1_2V		3
444 
445 struct edp_power_seq {
446 	u16 t1_t3;
447 	u16 t8;
448 	u16 t9;
449 	u16 t10;
450 	u16 t11_t12;
451 } __attribute__ ((packed));
452 
453 struct edp_link_params {
454 	u8 rate:4;
455 	u8 lanes:4;
456 	u8 preemphasis:4;
457 	u8 vswing:4;
458 } __attribute__ ((packed));
459 
460 struct bdb_edp {
461 	struct edp_power_seq power_seqs[16];
462 	u32 color_depth;
463 	u32 sdrrs_msa_timing_delay;
464 	struct edp_link_params link_params[16];
465 } __attribute__ ((packed));
466 
467 extern int psb_intel_init_bios(struct drm_device *dev);
468 extern void psb_intel_destroy_bios(struct drm_device *dev);
469 
470 /*
471  * Driver<->VBIOS interaction occurs through scratch bits in
472  * GR18 & SWF*.
473  */
474 
475 /* GR18 bits are set on display switch and hotkey events */
476 #define GR18_DRIVER_SWITCH_EN	(1<<7) /* 0: VBIOS control, 1: driver control */
477 #define GR18_HOTKEY_MASK	0x78 /* See also SWF4 15:0 */
478 #define   GR18_HK_NONE		(0x0<<3)
479 #define   GR18_HK_LFP_STRETCH	(0x1<<3)
480 #define   GR18_HK_TOGGLE_DISP	(0x2<<3)
481 #define   GR18_HK_DISP_SWITCH	(0x4<<3) /* see SWF14 15:0 for what to enable */
482 #define   GR18_HK_POPUP_DISABLED (0x6<<3)
483 #define   GR18_HK_POPUP_ENABLED	(0x7<<3)
484 #define   GR18_HK_PFIT		(0x8<<3)
485 #define   GR18_HK_APM_CHANGE	(0xa<<3)
486 #define   GR18_HK_MULTIPLE	(0xc<<3)
487 #define GR18_USER_INT_EN	(1<<2)
488 #define GR18_A0000_FLUSH_EN	(1<<1)
489 #define GR18_SMM_EN		(1<<0)
490 
491 /* Set by driver, cleared by VBIOS */
492 #define SWF00_YRES_SHIFT	16
493 #define SWF00_XRES_SHIFT	0
494 #define SWF00_RES_MASK		0xffff
495 
496 /* Set by VBIOS at boot time and driver at runtime */
497 #define SWF01_TV2_FORMAT_SHIFT	8
498 #define SWF01_TV1_FORMAT_SHIFT	0
499 #define SWF01_TV_FORMAT_MASK	0xffff
500 
501 #define SWF10_VBIOS_BLC_I2C_EN	(1<<29)
502 #define SWF10_GTT_OVERRIDE_EN	(1<<28)
503 #define SWF10_LFP_DPMS_OVR	(1<<27) /* override DPMS on display switch */
504 #define SWF10_ACTIVE_TOGGLE_LIST_MASK (7<<24)
505 #define   SWF10_OLD_TOGGLE	0x0
506 #define   SWF10_TOGGLE_LIST_1	0x1
507 #define   SWF10_TOGGLE_LIST_2	0x2
508 #define   SWF10_TOGGLE_LIST_3	0x3
509 #define   SWF10_TOGGLE_LIST_4	0x4
510 #define SWF10_PANNING_EN	(1<<23)
511 #define SWF10_DRIVER_LOADED	(1<<22)
512 #define SWF10_EXTENDED_DESKTOP	(1<<21)
513 #define SWF10_EXCLUSIVE_MODE	(1<<20)
514 #define SWF10_OVERLAY_EN	(1<<19)
515 #define SWF10_PLANEB_HOLDOFF	(1<<18)
516 #define SWF10_PLANEA_HOLDOFF	(1<<17)
517 #define SWF10_VGA_HOLDOFF	(1<<16)
518 #define SWF10_ACTIVE_DISP_MASK	0xffff
519 #define   SWF10_PIPEB_LFP2	(1<<15)
520 #define   SWF10_PIPEB_EFP2	(1<<14)
521 #define   SWF10_PIPEB_TV2	(1<<13)
522 #define   SWF10_PIPEB_CRT2	(1<<12)
523 #define   SWF10_PIPEB_LFP	(1<<11)
524 #define   SWF10_PIPEB_EFP	(1<<10)
525 #define   SWF10_PIPEB_TV	(1<<9)
526 #define   SWF10_PIPEB_CRT	(1<<8)
527 #define   SWF10_PIPEA_LFP2	(1<<7)
528 #define   SWF10_PIPEA_EFP2	(1<<6)
529 #define   SWF10_PIPEA_TV2	(1<<5)
530 #define   SWF10_PIPEA_CRT2	(1<<4)
531 #define   SWF10_PIPEA_LFP	(1<<3)
532 #define   SWF10_PIPEA_EFP	(1<<2)
533 #define   SWF10_PIPEA_TV	(1<<1)
534 #define   SWF10_PIPEA_CRT	(1<<0)
535 
536 #define SWF11_MEMORY_SIZE_SHIFT	16
537 #define SWF11_SV_TEST_EN	(1<<15)
538 #define SWF11_IS_AGP		(1<<14)
539 #define SWF11_DISPLAY_HOLDOFF	(1<<13)
540 #define SWF11_DPMS_REDUCED	(1<<12)
541 #define SWF11_IS_VBE_MODE	(1<<11)
542 #define SWF11_PIPEB_ACCESS	(1<<10) /* 0 here means pipe a */
543 #define SWF11_DPMS_MASK		0x07
544 #define   SWF11_DPMS_OFF	(1<<2)
545 #define   SWF11_DPMS_SUSPEND	(1<<1)
546 #define   SWF11_DPMS_STANDBY	(1<<0)
547 #define   SWF11_DPMS_ON		0
548 
549 #define SWF14_GFX_PFIT_EN	(1<<31)
550 #define SWF14_TEXT_PFIT_EN	(1<<30)
551 #define SWF14_LID_STATUS_CLOSED	(1<<29) /* 0 here means open */
552 #define SWF14_POPUP_EN		(1<<28)
553 #define SWF14_DISPLAY_HOLDOFF	(1<<27)
554 #define SWF14_DISP_DETECT_EN	(1<<26)
555 #define SWF14_DOCKING_STATUS_DOCKED (1<<25) /* 0 here means undocked */
556 #define SWF14_DRIVER_STATUS	(1<<24)
557 #define SWF14_OS_TYPE_WIN9X	(1<<23)
558 #define SWF14_OS_TYPE_WINNT	(1<<22)
559 /* 21:19 rsvd */
560 #define SWF14_PM_TYPE_MASK	0x00070000
561 #define   SWF14_PM_ACPI_VIDEO	(0x4 << 16)
562 #define   SWF14_PM_ACPI		(0x3 << 16)
563 #define   SWF14_PM_APM_12	(0x2 << 16)
564 #define   SWF14_PM_APM_11	(0x1 << 16)
565 #define SWF14_HK_REQUEST_MASK	0x0000ffff /* see GR18 6:3 for event type */
566 	  /* if GR18 indicates a display switch */
567 #define   SWF14_DS_PIPEB_LFP2_EN (1<<15)
568 #define   SWF14_DS_PIPEB_EFP2_EN (1<<14)
569 #define   SWF14_DS_PIPEB_TV2_EN  (1<<13)
570 #define   SWF14_DS_PIPEB_CRT2_EN (1<<12)
571 #define   SWF14_DS_PIPEB_LFP_EN  (1<<11)
572 #define   SWF14_DS_PIPEB_EFP_EN  (1<<10)
573 #define   SWF14_DS_PIPEB_TV_EN	 (1<<9)
574 #define   SWF14_DS_PIPEB_CRT_EN  (1<<8)
575 #define   SWF14_DS_PIPEA_LFP2_EN (1<<7)
576 #define   SWF14_DS_PIPEA_EFP2_EN (1<<6)
577 #define   SWF14_DS_PIPEA_TV2_EN  (1<<5)
578 #define   SWF14_DS_PIPEA_CRT2_EN (1<<4)
579 #define   SWF14_DS_PIPEA_LFP_EN  (1<<3)
580 #define   SWF14_DS_PIPEA_EFP_EN  (1<<2)
581 #define   SWF14_DS_PIPEA_TV_EN	 (1<<1)
582 #define   SWF14_DS_PIPEA_CRT_EN  (1<<0)
583 	  /* if GR18 indicates a panel fitting request */
584 #define   SWF14_PFIT_EN		(1<<0) /* 0 means disable */
585 	  /* if GR18 indicates an APM change request */
586 #define   SWF14_APM_HIBERNATE	0x4
587 #define   SWF14_APM_SUSPEND	0x3
588 #define   SWF14_APM_STANDBY	0x1
589 #define   SWF14_APM_RESTORE	0x0
590 
591 /* Add the device class for LFP, TV, HDMI */
592 #define	 DEVICE_TYPE_INT_LFP	0x1022
593 #define	 DEVICE_TYPE_INT_TV	0x1009
594 #define	 DEVICE_TYPE_HDMI	0x60D2
595 #define	 DEVICE_TYPE_DP		0x68C6
596 #define	 DEVICE_TYPE_eDP	0x78C6
597 
598 /* define the DVO port for HDMI output type */
599 #define		DVO_B		1
600 #define		DVO_C		2
601 #define		DVO_D		3
602 
603 /* define the PORT for DP output type */
604 #define		PORT_IDPB	7
605 #define		PORT_IDPC	8
606 #define		PORT_IDPD	9
607 
608 #endif /* _INTEL_BIOS_H_ */
609