xref: /linux/drivers/gpu/drm/i915/display/intel_crt.c (revision d642ef71)
1 /*
2  * Copyright © 2006-2007 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Authors:
24  *	Eric Anholt <eric@anholt.net>
25  */
26 
27 #include <linux/dmi.h>
28 #include <linux/i2c.h>
29 #include <linux/slab.h>
30 
31 #include <drm/drm_atomic_helper.h>
32 #include <drm/drm_crtc.h>
33 #include <drm/drm_edid.h>
34 #include <drm/drm_probe_helper.h>
35 
36 #include "i915_drv.h"
37 #include "i915_irq.h"
38 #include "i915_reg.h"
39 #include "intel_connector.h"
40 #include "intel_crt.h"
41 #include "intel_crtc.h"
42 #include "intel_ddi.h"
43 #include "intel_ddi_buf_trans.h"
44 #include "intel_de.h"
45 #include "intel_display_types.h"
46 #include "intel_fdi.h"
47 #include "intel_fdi_regs.h"
48 #include "intel_fifo_underrun.h"
49 #include "intel_gmbus.h"
50 #include "intel_hotplug.h"
51 #include "intel_hotplug_irq.h"
52 #include "intel_load_detect.h"
53 #include "intel_pch_display.h"
54 #include "intel_pch_refclk.h"
55 
56 /* Here's the desired hotplug mode */
57 #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 |		\
58 			   ADPA_CRT_HOTPLUG_WARMUP_10MS |		\
59 			   ADPA_CRT_HOTPLUG_SAMPLE_4S |			\
60 			   ADPA_CRT_HOTPLUG_VOLTAGE_50 |		\
61 			   ADPA_CRT_HOTPLUG_VOLREF_325MV |		\
62 			   ADPA_CRT_HOTPLUG_ENABLE)
63 
64 struct intel_crt {
65 	struct intel_encoder base;
66 	/* DPMS state is stored in the connector, which we need in the
67 	 * encoder's enable/disable callbacks */
68 	struct intel_connector *connector;
69 	bool force_hotplug_required;
70 	i915_reg_t adpa_reg;
71 };
72 
73 static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
74 {
75 	return container_of(encoder, struct intel_crt, base);
76 }
77 
78 static struct intel_crt *intel_attached_crt(struct intel_connector *connector)
79 {
80 	return intel_encoder_to_crt(intel_attached_encoder(connector));
81 }
82 
83 bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
84 			    i915_reg_t adpa_reg, enum pipe *pipe)
85 {
86 	u32 val;
87 
88 	val = intel_de_read(dev_priv, adpa_reg);
89 
90 	/* asserts want to know the pipe even if the port is disabled */
91 	if (HAS_PCH_CPT(dev_priv))
92 		*pipe = (val & ADPA_PIPE_SEL_MASK_CPT) >> ADPA_PIPE_SEL_SHIFT_CPT;
93 	else
94 		*pipe = (val & ADPA_PIPE_SEL_MASK) >> ADPA_PIPE_SEL_SHIFT;
95 
96 	return val & ADPA_DAC_ENABLE;
97 }
98 
99 static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
100 				   enum pipe *pipe)
101 {
102 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
103 	struct intel_crt *crt = intel_encoder_to_crt(encoder);
104 	intel_wakeref_t wakeref;
105 	bool ret;
106 
107 	wakeref = intel_display_power_get_if_enabled(dev_priv,
108 						     encoder->power_domain);
109 	if (!wakeref)
110 		return false;
111 
112 	ret = intel_crt_port_enabled(dev_priv, crt->adpa_reg, pipe);
113 
114 	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
115 
116 	return ret;
117 }
118 
119 static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
120 {
121 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
122 	struct intel_crt *crt = intel_encoder_to_crt(encoder);
123 	u32 tmp, flags = 0;
124 
125 	tmp = intel_de_read(dev_priv, crt->adpa_reg);
126 
127 	if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
128 		flags |= DRM_MODE_FLAG_PHSYNC;
129 	else
130 		flags |= DRM_MODE_FLAG_NHSYNC;
131 
132 	if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
133 		flags |= DRM_MODE_FLAG_PVSYNC;
134 	else
135 		flags |= DRM_MODE_FLAG_NVSYNC;
136 
137 	return flags;
138 }
139 
140 static void intel_crt_get_config(struct intel_encoder *encoder,
141 				 struct intel_crtc_state *pipe_config)
142 {
143 	pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
144 
145 	pipe_config->hw.adjusted_mode.flags |= intel_crt_get_flags(encoder);
146 
147 	pipe_config->hw.adjusted_mode.crtc_clock = pipe_config->port_clock;
148 }
149 
150 static void hsw_crt_get_config(struct intel_encoder *encoder,
151 			       struct intel_crtc_state *pipe_config)
152 {
153 	lpt_pch_get_config(pipe_config);
154 
155 	hsw_ddi_get_config(encoder, pipe_config);
156 
157 	pipe_config->hw.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
158 					      DRM_MODE_FLAG_NHSYNC |
159 					      DRM_MODE_FLAG_PVSYNC |
160 					      DRM_MODE_FLAG_NVSYNC);
161 	pipe_config->hw.adjusted_mode.flags |= intel_crt_get_flags(encoder);
162 }
163 
164 /* Note: The caller is required to filter out dpms modes not supported by the
165  * platform. */
166 static void intel_crt_set_dpms(struct intel_encoder *encoder,
167 			       const struct intel_crtc_state *crtc_state,
168 			       int mode)
169 {
170 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
171 	struct intel_crt *crt = intel_encoder_to_crt(encoder);
172 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
173 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
174 	u32 adpa;
175 
176 	if (DISPLAY_VER(dev_priv) >= 5)
177 		adpa = ADPA_HOTPLUG_BITS;
178 	else
179 		adpa = 0;
180 
181 	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
182 		adpa |= ADPA_HSYNC_ACTIVE_HIGH;
183 	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
184 		adpa |= ADPA_VSYNC_ACTIVE_HIGH;
185 
186 	/* For CPT allow 3 pipe config, for others just use A or B */
187 	if (HAS_PCH_LPT(dev_priv))
188 		; /* Those bits don't exist here */
189 	else if (HAS_PCH_CPT(dev_priv))
190 		adpa |= ADPA_PIPE_SEL_CPT(crtc->pipe);
191 	else
192 		adpa |= ADPA_PIPE_SEL(crtc->pipe);
193 
194 	if (!HAS_PCH_SPLIT(dev_priv))
195 		intel_de_write(dev_priv, BCLRPAT(crtc->pipe), 0);
196 
197 	switch (mode) {
198 	case DRM_MODE_DPMS_ON:
199 		adpa |= ADPA_DAC_ENABLE;
200 		break;
201 	case DRM_MODE_DPMS_STANDBY:
202 		adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
203 		break;
204 	case DRM_MODE_DPMS_SUSPEND:
205 		adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
206 		break;
207 	case DRM_MODE_DPMS_OFF:
208 		adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
209 		break;
210 	}
211 
212 	intel_de_write(dev_priv, crt->adpa_reg, adpa);
213 }
214 
215 static void intel_disable_crt(struct intel_atomic_state *state,
216 			      struct intel_encoder *encoder,
217 			      const struct intel_crtc_state *old_crtc_state,
218 			      const struct drm_connector_state *old_conn_state)
219 {
220 	intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
221 }
222 
223 static void pch_disable_crt(struct intel_atomic_state *state,
224 			    struct intel_encoder *encoder,
225 			    const struct intel_crtc_state *old_crtc_state,
226 			    const struct drm_connector_state *old_conn_state)
227 {
228 }
229 
230 static void pch_post_disable_crt(struct intel_atomic_state *state,
231 				 struct intel_encoder *encoder,
232 				 const struct intel_crtc_state *old_crtc_state,
233 				 const struct drm_connector_state *old_conn_state)
234 {
235 	intel_disable_crt(state, encoder, old_crtc_state, old_conn_state);
236 }
237 
238 static void hsw_disable_crt(struct intel_atomic_state *state,
239 			    struct intel_encoder *encoder,
240 			    const struct intel_crtc_state *old_crtc_state,
241 			    const struct drm_connector_state *old_conn_state)
242 {
243 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
244 
245 	drm_WARN_ON(&dev_priv->drm, !old_crtc_state->has_pch_encoder);
246 
247 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
248 }
249 
250 static void hsw_post_disable_crt(struct intel_atomic_state *state,
251 				 struct intel_encoder *encoder,
252 				 const struct intel_crtc_state *old_crtc_state,
253 				 const struct drm_connector_state *old_conn_state)
254 {
255 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
256 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
257 
258 	intel_crtc_vblank_off(old_crtc_state);
259 
260 	intel_disable_transcoder(old_crtc_state);
261 
262 	intel_ddi_disable_transcoder_func(old_crtc_state);
263 
264 	ilk_pfit_disable(old_crtc_state);
265 
266 	intel_ddi_disable_transcoder_clock(old_crtc_state);
267 
268 	pch_post_disable_crt(state, encoder, old_crtc_state, old_conn_state);
269 
270 	lpt_pch_disable(state, crtc);
271 
272 	hsw_fdi_disable(encoder);
273 
274 	drm_WARN_ON(&dev_priv->drm, !old_crtc_state->has_pch_encoder);
275 
276 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
277 }
278 
279 static void hsw_pre_pll_enable_crt(struct intel_atomic_state *state,
280 				   struct intel_encoder *encoder,
281 				   const struct intel_crtc_state *crtc_state,
282 				   const struct drm_connector_state *conn_state)
283 {
284 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
285 
286 	drm_WARN_ON(&dev_priv->drm, !crtc_state->has_pch_encoder);
287 
288 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
289 }
290 
291 static void hsw_pre_enable_crt(struct intel_atomic_state *state,
292 			       struct intel_encoder *encoder,
293 			       const struct intel_crtc_state *crtc_state,
294 			       const struct drm_connector_state *conn_state)
295 {
296 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
297 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
298 	enum pipe pipe = crtc->pipe;
299 
300 	drm_WARN_ON(&dev_priv->drm, !crtc_state->has_pch_encoder);
301 
302 	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
303 
304 	hsw_fdi_link_train(encoder, crtc_state);
305 
306 	intel_ddi_enable_transcoder_clock(encoder, crtc_state);
307 }
308 
309 static void hsw_enable_crt(struct intel_atomic_state *state,
310 			   struct intel_encoder *encoder,
311 			   const struct intel_crtc_state *crtc_state,
312 			   const struct drm_connector_state *conn_state)
313 {
314 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
315 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
316 	enum pipe pipe = crtc->pipe;
317 
318 	drm_WARN_ON(&dev_priv->drm, !crtc_state->has_pch_encoder);
319 
320 	intel_ddi_enable_transcoder_func(encoder, crtc_state);
321 
322 	intel_enable_transcoder(crtc_state);
323 
324 	lpt_pch_enable(state, crtc);
325 
326 	intel_crtc_vblank_on(crtc_state);
327 
328 	intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
329 
330 	intel_crtc_wait_for_next_vblank(crtc);
331 	intel_crtc_wait_for_next_vblank(crtc);
332 	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
333 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
334 }
335 
336 static void intel_enable_crt(struct intel_atomic_state *state,
337 			     struct intel_encoder *encoder,
338 			     const struct intel_crtc_state *crtc_state,
339 			     const struct drm_connector_state *conn_state)
340 {
341 	intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
342 }
343 
344 static enum drm_mode_status
345 intel_crt_mode_valid(struct drm_connector *connector,
346 		     struct drm_display_mode *mode)
347 {
348 	struct drm_device *dev = connector->dev;
349 	struct drm_i915_private *dev_priv = to_i915(dev);
350 	int max_dotclk = dev_priv->max_dotclk_freq;
351 	enum drm_mode_status status;
352 	int max_clock;
353 
354 	status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
355 	if (status != MODE_OK)
356 		return status;
357 
358 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
359 		return MODE_NO_DBLESCAN;
360 
361 	if (mode->clock < 25000)
362 		return MODE_CLOCK_LOW;
363 
364 	if (HAS_PCH_LPT(dev_priv))
365 		max_clock = 180000;
366 	else if (IS_VALLEYVIEW(dev_priv))
367 		/*
368 		 * 270 MHz due to current DPLL limits,
369 		 * DAC limit supposedly 355 MHz.
370 		 */
371 		max_clock = 270000;
372 	else if (IS_DISPLAY_VER(dev_priv, 3, 4))
373 		max_clock = 400000;
374 	else
375 		max_clock = 350000;
376 	if (mode->clock > max_clock)
377 		return MODE_CLOCK_HIGH;
378 
379 	if (mode->clock > max_dotclk)
380 		return MODE_CLOCK_HIGH;
381 
382 	/* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
383 	if (HAS_PCH_LPT(dev_priv) &&
384 	    ilk_get_lanes_required(mode->clock, 270000, 24) > 2)
385 		return MODE_CLOCK_HIGH;
386 
387 	/* HSW/BDW FDI limited to 4k */
388 	if (mode->hdisplay > 4096)
389 		return MODE_H_ILLEGAL;
390 
391 	return MODE_OK;
392 }
393 
394 static int intel_crt_compute_config(struct intel_encoder *encoder,
395 				    struct intel_crtc_state *pipe_config,
396 				    struct drm_connector_state *conn_state)
397 {
398 	struct drm_display_mode *adjusted_mode =
399 		&pipe_config->hw.adjusted_mode;
400 
401 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
402 		return -EINVAL;
403 
404 	pipe_config->sink_format = INTEL_OUTPUT_FORMAT_RGB;
405 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
406 
407 	return 0;
408 }
409 
410 static int pch_crt_compute_config(struct intel_encoder *encoder,
411 				  struct intel_crtc_state *pipe_config,
412 				  struct drm_connector_state *conn_state)
413 {
414 	struct drm_display_mode *adjusted_mode =
415 		&pipe_config->hw.adjusted_mode;
416 
417 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
418 		return -EINVAL;
419 
420 	pipe_config->has_pch_encoder = true;
421 	if (!intel_fdi_compute_pipe_bpp(pipe_config))
422 		return -EINVAL;
423 
424 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
425 
426 	return 0;
427 }
428 
429 static int hsw_crt_compute_config(struct intel_encoder *encoder,
430 				  struct intel_crtc_state *pipe_config,
431 				  struct drm_connector_state *conn_state)
432 {
433 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
434 	struct drm_display_mode *adjusted_mode =
435 		&pipe_config->hw.adjusted_mode;
436 
437 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
438 		return -EINVAL;
439 
440 	/* HSW/BDW FDI limited to 4k */
441 	if (adjusted_mode->crtc_hdisplay > 4096 ||
442 	    adjusted_mode->crtc_hblank_start > 4096)
443 		return -EINVAL;
444 
445 	pipe_config->has_pch_encoder = true;
446 	if (!intel_fdi_compute_pipe_bpp(pipe_config))
447 		return -EINVAL;
448 
449 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
450 
451 	/* LPT FDI RX only supports 8bpc. */
452 	if (HAS_PCH_LPT(dev_priv)) {
453 		/* TODO: Check crtc_state->max_link_bpp_x16 instead of bw_constrained */
454 		if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
455 			drm_dbg_kms(&dev_priv->drm,
456 				    "LPT only supports 24bpp\n");
457 			return -EINVAL;
458 		}
459 
460 		pipe_config->pipe_bpp = 24;
461 	}
462 
463 	/* FDI must always be 2.7 GHz */
464 	pipe_config->port_clock = 135000 * 2;
465 
466 	pipe_config->enhanced_framing = true;
467 
468 	adjusted_mode->crtc_clock = lpt_iclkip(pipe_config);
469 
470 	return 0;
471 }
472 
473 static bool ilk_crt_detect_hotplug(struct drm_connector *connector)
474 {
475 	struct drm_device *dev = connector->dev;
476 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
477 	struct drm_i915_private *dev_priv = to_i915(dev);
478 	u32 adpa;
479 	bool ret;
480 
481 	/* The first time through, trigger an explicit detection cycle */
482 	if (crt->force_hotplug_required) {
483 		bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
484 		u32 save_adpa;
485 
486 		crt->force_hotplug_required = false;
487 
488 		save_adpa = adpa = intel_de_read(dev_priv, crt->adpa_reg);
489 		drm_dbg_kms(&dev_priv->drm,
490 			    "trigger hotplug detect cycle: adpa=0x%x\n", adpa);
491 
492 		adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
493 		if (turn_off_dac)
494 			adpa &= ~ADPA_DAC_ENABLE;
495 
496 		intel_de_write(dev_priv, crt->adpa_reg, adpa);
497 
498 		if (intel_de_wait_for_clear(dev_priv,
499 					    crt->adpa_reg,
500 					    ADPA_CRT_HOTPLUG_FORCE_TRIGGER,
501 					    1000))
502 			drm_dbg_kms(&dev_priv->drm,
503 				    "timed out waiting for FORCE_TRIGGER");
504 
505 		if (turn_off_dac) {
506 			intel_de_write(dev_priv, crt->adpa_reg, save_adpa);
507 			intel_de_posting_read(dev_priv, crt->adpa_reg);
508 		}
509 	}
510 
511 	/* Check the status to see if both blue and green are on now */
512 	adpa = intel_de_read(dev_priv, crt->adpa_reg);
513 	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
514 		ret = true;
515 	else
516 		ret = false;
517 	drm_dbg_kms(&dev_priv->drm, "ironlake hotplug adpa=0x%x, result %d\n",
518 		    adpa, ret);
519 
520 	return ret;
521 }
522 
523 static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
524 {
525 	struct drm_device *dev = connector->dev;
526 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
527 	struct drm_i915_private *dev_priv = to_i915(dev);
528 	bool reenable_hpd;
529 	u32 adpa;
530 	bool ret;
531 	u32 save_adpa;
532 
533 	/*
534 	 * Doing a force trigger causes a hpd interrupt to get sent, which can
535 	 * get us stuck in a loop if we're polling:
536 	 *  - We enable power wells and reset the ADPA
537 	 *  - output_poll_exec does force probe on VGA, triggering a hpd
538 	 *  - HPD handler waits for poll to unlock dev->mode_config.mutex
539 	 *  - output_poll_exec shuts off the ADPA, unlocks
540 	 *    dev->mode_config.mutex
541 	 *  - HPD handler runs, resets ADPA and brings us back to the start
542 	 *
543 	 * Just disable HPD interrupts here to prevent this
544 	 */
545 	reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
546 
547 	save_adpa = adpa = intel_de_read(dev_priv, crt->adpa_reg);
548 	drm_dbg_kms(&dev_priv->drm,
549 		    "trigger hotplug detect cycle: adpa=0x%x\n", adpa);
550 
551 	adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
552 
553 	intel_de_write(dev_priv, crt->adpa_reg, adpa);
554 
555 	if (intel_de_wait_for_clear(dev_priv, crt->adpa_reg,
556 				    ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 1000)) {
557 		drm_dbg_kms(&dev_priv->drm,
558 			    "timed out waiting for FORCE_TRIGGER");
559 		intel_de_write(dev_priv, crt->adpa_reg, save_adpa);
560 	}
561 
562 	/* Check the status to see if both blue and green are on now */
563 	adpa = intel_de_read(dev_priv, crt->adpa_reg);
564 	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
565 		ret = true;
566 	else
567 		ret = false;
568 
569 	drm_dbg_kms(&dev_priv->drm,
570 		    "valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
571 
572 	if (reenable_hpd)
573 		intel_hpd_enable(dev_priv, crt->base.hpd_pin);
574 
575 	return ret;
576 }
577 
578 static bool intel_crt_detect_hotplug(struct drm_connector *connector)
579 {
580 	struct drm_device *dev = connector->dev;
581 	struct drm_i915_private *dev_priv = to_i915(dev);
582 	u32 stat;
583 	bool ret = false;
584 	int i, tries = 0;
585 
586 	if (HAS_PCH_SPLIT(dev_priv))
587 		return ilk_crt_detect_hotplug(connector);
588 
589 	if (IS_VALLEYVIEW(dev_priv))
590 		return valleyview_crt_detect_hotplug(connector);
591 
592 	/*
593 	 * On 4 series desktop, CRT detect sequence need to be done twice
594 	 * to get a reliable result.
595 	 */
596 
597 	if (IS_G45(dev_priv))
598 		tries = 2;
599 	else
600 		tries = 1;
601 
602 	for (i = 0; i < tries ; i++) {
603 		/* turn on the FORCE_DETECT */
604 		i915_hotplug_interrupt_update(dev_priv,
605 					      CRT_HOTPLUG_FORCE_DETECT,
606 					      CRT_HOTPLUG_FORCE_DETECT);
607 		/* wait for FORCE_DETECT to go off */
608 		if (intel_de_wait_for_clear(dev_priv, PORT_HOTPLUG_EN,
609 					    CRT_HOTPLUG_FORCE_DETECT, 1000))
610 			drm_dbg_kms(&dev_priv->drm,
611 				    "timed out waiting for FORCE_DETECT to go off");
612 	}
613 
614 	stat = intel_de_read(dev_priv, PORT_HOTPLUG_STAT);
615 	if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
616 		ret = true;
617 
618 	/* clear the interrupt we just generated, if any */
619 	intel_de_write(dev_priv, PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
620 
621 	i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
622 
623 	return ret;
624 }
625 
626 static const struct drm_edid *intel_crt_get_edid(struct drm_connector *connector,
627 						 struct i2c_adapter *ddc)
628 {
629 	const struct drm_edid *drm_edid;
630 
631 	drm_edid = drm_edid_read_ddc(connector, ddc);
632 
633 	if (!drm_edid && !intel_gmbus_is_forced_bit(ddc)) {
634 		drm_dbg_kms(connector->dev,
635 			    "CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
636 		intel_gmbus_force_bit(ddc, true);
637 		drm_edid = drm_edid_read_ddc(connector, ddc);
638 		intel_gmbus_force_bit(ddc, false);
639 	}
640 
641 	return drm_edid;
642 }
643 
644 /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
645 static int intel_crt_ddc_get_modes(struct drm_connector *connector,
646 				   struct i2c_adapter *ddc)
647 {
648 	const struct drm_edid *drm_edid;
649 	int ret;
650 
651 	drm_edid = intel_crt_get_edid(connector, ddc);
652 	if (!drm_edid)
653 		return 0;
654 
655 	ret = intel_connector_update_modes(connector, drm_edid);
656 
657 	drm_edid_free(drm_edid);
658 
659 	return ret;
660 }
661 
662 static bool intel_crt_detect_ddc(struct drm_connector *connector)
663 {
664 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
665 	struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
666 	const struct drm_edid *drm_edid;
667 	bool ret = false;
668 
669 	drm_edid = intel_crt_get_edid(connector, connector->ddc);
670 
671 	if (drm_edid) {
672 		/*
673 		 * This may be a DVI-I connector with a shared DDC
674 		 * link between analog and digital outputs, so we
675 		 * have to check the EDID input spec of the attached device.
676 		 */
677 		if (drm_edid_is_digital(drm_edid)) {
678 			drm_dbg_kms(&dev_priv->drm,
679 				    "CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
680 		} else {
681 			drm_dbg_kms(&dev_priv->drm,
682 				    "CRT detected via DDC:0x50 [EDID]\n");
683 			ret = true;
684 		}
685 	} else {
686 		drm_dbg_kms(&dev_priv->drm,
687 			    "CRT not detected via DDC:0x50 [no valid EDID found]\n");
688 	}
689 
690 	drm_edid_free(drm_edid);
691 
692 	return ret;
693 }
694 
695 static enum drm_connector_status
696 intel_crt_load_detect(struct intel_crt *crt, enum pipe pipe)
697 {
698 	struct drm_device *dev = crt->base.base.dev;
699 	struct drm_i915_private *dev_priv = to_i915(dev);
700 	enum transcoder cpu_transcoder = (enum transcoder)pipe;
701 	u32 save_bclrpat;
702 	u32 save_vtotal;
703 	u32 vtotal, vactive;
704 	u32 vsample;
705 	u32 vblank, vblank_start, vblank_end;
706 	u32 dsl;
707 	u8 st00;
708 	enum drm_connector_status status;
709 
710 	drm_dbg_kms(&dev_priv->drm, "starting load-detect on CRT\n");
711 
712 	save_bclrpat = intel_de_read(dev_priv, BCLRPAT(cpu_transcoder));
713 	save_vtotal = intel_de_read(dev_priv, TRANS_VTOTAL(cpu_transcoder));
714 	vblank = intel_de_read(dev_priv, TRANS_VBLANK(cpu_transcoder));
715 
716 	vtotal = REG_FIELD_GET(VTOTAL_MASK, save_vtotal) + 1;
717 	vactive = REG_FIELD_GET(VACTIVE_MASK, save_vtotal) + 1;
718 
719 	vblank_start = REG_FIELD_GET(VBLANK_START_MASK, vblank) + 1;
720 	vblank_end = REG_FIELD_GET(VBLANK_END_MASK, vblank) + 1;
721 
722 	/* Set the border color to purple. */
723 	intel_de_write(dev_priv, BCLRPAT(cpu_transcoder), 0x500050);
724 
725 	if (DISPLAY_VER(dev_priv) != 2) {
726 		u32 transconf = intel_de_read(dev_priv, TRANSCONF(cpu_transcoder));
727 
728 		intel_de_write(dev_priv, TRANSCONF(cpu_transcoder),
729 			       transconf | TRANSCONF_FORCE_BORDER);
730 		intel_de_posting_read(dev_priv, TRANSCONF(cpu_transcoder));
731 		/* Wait for next Vblank to substitue
732 		 * border color for Color info */
733 		intel_crtc_wait_for_next_vblank(intel_crtc_for_pipe(dev_priv, pipe));
734 		st00 = intel_de_read8(dev_priv, _VGA_MSR_WRITE);
735 		status = ((st00 & (1 << 4)) != 0) ?
736 			connector_status_connected :
737 			connector_status_disconnected;
738 
739 		intel_de_write(dev_priv, TRANSCONF(cpu_transcoder), transconf);
740 	} else {
741 		bool restore_vblank = false;
742 		int count, detect;
743 
744 		/*
745 		* If there isn't any border, add some.
746 		* Yes, this will flicker
747 		*/
748 		if (vblank_start <= vactive && vblank_end >= vtotal) {
749 			u32 vsync = intel_de_read(dev_priv, TRANS_VSYNC(cpu_transcoder));
750 			u32 vsync_start = REG_FIELD_GET(VSYNC_START_MASK, vsync) + 1;
751 
752 			vblank_start = vsync_start;
753 			intel_de_write(dev_priv, TRANS_VBLANK(cpu_transcoder),
754 				       VBLANK_START(vblank_start - 1) |
755 				       VBLANK_END(vblank_end - 1));
756 			restore_vblank = true;
757 		}
758 		/* sample in the vertical border, selecting the larger one */
759 		if (vblank_start - vactive >= vtotal - vblank_end)
760 			vsample = (vblank_start + vactive) >> 1;
761 		else
762 			vsample = (vtotal + vblank_end) >> 1;
763 
764 		/*
765 		 * Wait for the border to be displayed
766 		 */
767 		while (intel_de_read(dev_priv, PIPEDSL(pipe)) >= vactive)
768 			;
769 		while ((dsl = intel_de_read(dev_priv, PIPEDSL(pipe))) <= vsample)
770 			;
771 		/*
772 		 * Watch ST00 for an entire scanline
773 		 */
774 		detect = 0;
775 		count = 0;
776 		do {
777 			count++;
778 			/* Read the ST00 VGA status register */
779 			st00 = intel_de_read8(dev_priv, _VGA_MSR_WRITE);
780 			if (st00 & (1 << 4))
781 				detect++;
782 		} while ((intel_de_read(dev_priv, PIPEDSL(pipe)) == dsl));
783 
784 		/* restore vblank if necessary */
785 		if (restore_vblank)
786 			intel_de_write(dev_priv, TRANS_VBLANK(cpu_transcoder), vblank);
787 		/*
788 		 * If more than 3/4 of the scanline detected a monitor,
789 		 * then it is assumed to be present. This works even on i830,
790 		 * where there isn't any way to force the border color across
791 		 * the screen
792 		 */
793 		status = detect * 4 > count * 3 ?
794 			 connector_status_connected :
795 			 connector_status_disconnected;
796 	}
797 
798 	/* Restore previous settings */
799 	intel_de_write(dev_priv, BCLRPAT(cpu_transcoder), save_bclrpat);
800 
801 	return status;
802 }
803 
804 static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
805 {
806 	DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
807 	return 1;
808 }
809 
810 static const struct dmi_system_id intel_spurious_crt_detect[] = {
811 	{
812 		.callback = intel_spurious_crt_detect_dmi_callback,
813 		.ident = "ACER ZGB",
814 		.matches = {
815 			DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
816 			DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
817 		},
818 	},
819 	{
820 		.callback = intel_spurious_crt_detect_dmi_callback,
821 		.ident = "Intel DZ77BH-55K",
822 		.matches = {
823 			DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
824 			DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
825 		},
826 	},
827 	{ }
828 };
829 
830 static int
831 intel_crt_detect(struct drm_connector *connector,
832 		 struct drm_modeset_acquire_ctx *ctx,
833 		 bool force)
834 {
835 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
836 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
837 	struct intel_encoder *intel_encoder = &crt->base;
838 	struct drm_atomic_state *state;
839 	intel_wakeref_t wakeref;
840 	int status;
841 
842 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s] force=%d\n",
843 		    connector->base.id, connector->name,
844 		    force);
845 
846 	if (!intel_display_device_enabled(dev_priv))
847 		return connector_status_disconnected;
848 
849 	if (dev_priv->params.load_detect_test) {
850 		wakeref = intel_display_power_get(dev_priv,
851 						  intel_encoder->power_domain);
852 		goto load_detect;
853 	}
854 
855 	/* Skip machines without VGA that falsely report hotplug events */
856 	if (dmi_check_system(intel_spurious_crt_detect))
857 		return connector_status_disconnected;
858 
859 	wakeref = intel_display_power_get(dev_priv,
860 					  intel_encoder->power_domain);
861 
862 	if (I915_HAS_HOTPLUG(dev_priv)) {
863 		/* We can not rely on the HPD pin always being correctly wired
864 		 * up, for example many KVM do not pass it through, and so
865 		 * only trust an assertion that the monitor is connected.
866 		 */
867 		if (intel_crt_detect_hotplug(connector)) {
868 			drm_dbg_kms(&dev_priv->drm,
869 				    "CRT detected via hotplug\n");
870 			status = connector_status_connected;
871 			goto out;
872 		} else
873 			drm_dbg_kms(&dev_priv->drm,
874 				    "CRT not detected via hotplug\n");
875 	}
876 
877 	if (intel_crt_detect_ddc(connector)) {
878 		status = connector_status_connected;
879 		goto out;
880 	}
881 
882 	/* Load detection is broken on HPD capable machines. Whoever wants a
883 	 * broken monitor (without edid) to work behind a broken kvm (that fails
884 	 * to have the right resistors for HP detection) needs to fix this up.
885 	 * For now just bail out. */
886 	if (I915_HAS_HOTPLUG(dev_priv)) {
887 		status = connector_status_disconnected;
888 		goto out;
889 	}
890 
891 load_detect:
892 	if (!force) {
893 		status = connector->status;
894 		goto out;
895 	}
896 
897 	/* for pre-945g platforms use load detect */
898 	state = intel_load_detect_get_pipe(connector, ctx);
899 	if (IS_ERR(state)) {
900 		status = PTR_ERR(state);
901 	} else if (!state) {
902 		status = connector_status_unknown;
903 	} else {
904 		if (intel_crt_detect_ddc(connector))
905 			status = connector_status_connected;
906 		else if (DISPLAY_VER(dev_priv) < 4)
907 			status = intel_crt_load_detect(crt,
908 				to_intel_crtc(connector->state->crtc)->pipe);
909 		else if (dev_priv->params.load_detect_test)
910 			status = connector_status_disconnected;
911 		else
912 			status = connector_status_unknown;
913 		intel_load_detect_release_pipe(connector, state, ctx);
914 	}
915 
916 out:
917 	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
918 
919 	return status;
920 }
921 
922 static int intel_crt_get_modes(struct drm_connector *connector)
923 {
924 	struct drm_device *dev = connector->dev;
925 	struct drm_i915_private *dev_priv = to_i915(dev);
926 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
927 	struct intel_encoder *intel_encoder = &crt->base;
928 	intel_wakeref_t wakeref;
929 	struct i2c_adapter *ddc;
930 	int ret;
931 
932 	wakeref = intel_display_power_get(dev_priv,
933 					  intel_encoder->power_domain);
934 
935 	ret = intel_crt_ddc_get_modes(connector, connector->ddc);
936 	if (ret || !IS_G4X(dev_priv))
937 		goto out;
938 
939 	/* Try to probe digital port for output in DVI-I -> VGA mode. */
940 	ddc = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
941 	ret = intel_crt_ddc_get_modes(connector, ddc);
942 
943 out:
944 	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
945 
946 	return ret;
947 }
948 
949 void intel_crt_reset(struct drm_encoder *encoder)
950 {
951 	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
952 	struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
953 
954 	if (DISPLAY_VER(dev_priv) >= 5) {
955 		u32 adpa;
956 
957 		adpa = intel_de_read(dev_priv, crt->adpa_reg);
958 		adpa &= ~ADPA_CRT_HOTPLUG_MASK;
959 		adpa |= ADPA_HOTPLUG_BITS;
960 		intel_de_write(dev_priv, crt->adpa_reg, adpa);
961 		intel_de_posting_read(dev_priv, crt->adpa_reg);
962 
963 		drm_dbg_kms(&dev_priv->drm, "crt adpa set to 0x%x\n", adpa);
964 		crt->force_hotplug_required = true;
965 	}
966 
967 }
968 
969 /*
970  * Routines for controlling stuff on the analog port
971  */
972 
973 static const struct drm_connector_funcs intel_crt_connector_funcs = {
974 	.fill_modes = drm_helper_probe_single_connector_modes,
975 	.late_register = intel_connector_register,
976 	.early_unregister = intel_connector_unregister,
977 	.destroy = intel_connector_destroy,
978 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
979 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
980 };
981 
982 static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
983 	.detect_ctx = intel_crt_detect,
984 	.mode_valid = intel_crt_mode_valid,
985 	.get_modes = intel_crt_get_modes,
986 };
987 
988 static const struct drm_encoder_funcs intel_crt_enc_funcs = {
989 	.reset = intel_crt_reset,
990 	.destroy = intel_encoder_destroy,
991 };
992 
993 void intel_crt_init(struct drm_i915_private *dev_priv)
994 {
995 	struct drm_connector *connector;
996 	struct intel_crt *crt;
997 	struct intel_connector *intel_connector;
998 	i915_reg_t adpa_reg;
999 	u8 ddc_pin;
1000 	u32 adpa;
1001 
1002 	if (HAS_PCH_SPLIT(dev_priv))
1003 		adpa_reg = PCH_ADPA;
1004 	else if (IS_VALLEYVIEW(dev_priv))
1005 		adpa_reg = VLV_ADPA;
1006 	else
1007 		adpa_reg = ADPA;
1008 
1009 	adpa = intel_de_read(dev_priv, adpa_reg);
1010 	if ((adpa & ADPA_DAC_ENABLE) == 0) {
1011 		/*
1012 		 * On some machines (some IVB at least) CRT can be
1013 		 * fused off, but there's no known fuse bit to
1014 		 * indicate that. On these machine the ADPA register
1015 		 * works normally, except the DAC enable bit won't
1016 		 * take. So the only way to tell is attempt to enable
1017 		 * it and see what happens.
1018 		 */
1019 		intel_de_write(dev_priv, adpa_reg,
1020 			       adpa | ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
1021 		if ((intel_de_read(dev_priv, adpa_reg) & ADPA_DAC_ENABLE) == 0)
1022 			return;
1023 		intel_de_write(dev_priv, adpa_reg, adpa);
1024 	}
1025 
1026 	crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
1027 	if (!crt)
1028 		return;
1029 
1030 	intel_connector = intel_connector_alloc();
1031 	if (!intel_connector) {
1032 		kfree(crt);
1033 		return;
1034 	}
1035 
1036 	ddc_pin = dev_priv->display.vbt.crt_ddc_pin;
1037 
1038 	connector = &intel_connector->base;
1039 	crt->connector = intel_connector;
1040 	drm_connector_init_with_ddc(&dev_priv->drm, connector,
1041 				    &intel_crt_connector_funcs,
1042 				    DRM_MODE_CONNECTOR_VGA,
1043 				    intel_gmbus_get_adapter(dev_priv, ddc_pin));
1044 
1045 	drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
1046 			 DRM_MODE_ENCODER_DAC, "CRT");
1047 
1048 	intel_connector_attach_encoder(intel_connector, &crt->base);
1049 
1050 	crt->base.type = INTEL_OUTPUT_ANALOG;
1051 	crt->base.cloneable = BIT(INTEL_OUTPUT_DVO) | BIT(INTEL_OUTPUT_HDMI);
1052 	if (IS_I830(dev_priv))
1053 		crt->base.pipe_mask = BIT(PIPE_A);
1054 	else
1055 		crt->base.pipe_mask = ~0;
1056 
1057 	if (DISPLAY_VER(dev_priv) != 2)
1058 		connector->interlace_allowed = true;
1059 
1060 	crt->adpa_reg = adpa_reg;
1061 
1062 	crt->base.power_domain = POWER_DOMAIN_PORT_CRT;
1063 
1064 	if (I915_HAS_HOTPLUG(dev_priv) &&
1065 	    !dmi_check_system(intel_spurious_crt_detect)) {
1066 		crt->base.hpd_pin = HPD_CRT;
1067 		crt->base.hotplug = intel_encoder_hotplug;
1068 		intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
1069 	} else {
1070 		intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
1071 	}
1072 
1073 	if (HAS_DDI(dev_priv)) {
1074 		assert_port_valid(dev_priv, PORT_E);
1075 
1076 		crt->base.port = PORT_E;
1077 		crt->base.get_config = hsw_crt_get_config;
1078 		crt->base.get_hw_state = intel_ddi_get_hw_state;
1079 		crt->base.compute_config = hsw_crt_compute_config;
1080 		crt->base.pre_pll_enable = hsw_pre_pll_enable_crt;
1081 		crt->base.pre_enable = hsw_pre_enable_crt;
1082 		crt->base.enable = hsw_enable_crt;
1083 		crt->base.disable = hsw_disable_crt;
1084 		crt->base.post_disable = hsw_post_disable_crt;
1085 		crt->base.enable_clock = hsw_ddi_enable_clock;
1086 		crt->base.disable_clock = hsw_ddi_disable_clock;
1087 		crt->base.is_clock_enabled = hsw_ddi_is_clock_enabled;
1088 
1089 		intel_ddi_buf_trans_init(&crt->base);
1090 	} else {
1091 		if (HAS_PCH_SPLIT(dev_priv)) {
1092 			crt->base.compute_config = pch_crt_compute_config;
1093 			crt->base.disable = pch_disable_crt;
1094 			crt->base.post_disable = pch_post_disable_crt;
1095 		} else {
1096 			crt->base.compute_config = intel_crt_compute_config;
1097 			crt->base.disable = intel_disable_crt;
1098 		}
1099 		crt->base.port = PORT_NONE;
1100 		crt->base.get_config = intel_crt_get_config;
1101 		crt->base.get_hw_state = intel_crt_get_hw_state;
1102 		crt->base.enable = intel_enable_crt;
1103 	}
1104 	intel_connector->get_hw_state = intel_connector_get_hw_state;
1105 
1106 	drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
1107 
1108 	/*
1109 	 * TODO: find a proper way to discover whether we need to set the the
1110 	 * polarity and link reversal bits or not, instead of relying on the
1111 	 * BIOS.
1112 	 */
1113 	if (HAS_PCH_LPT(dev_priv)) {
1114 		u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
1115 				 FDI_RX_LINK_REVERSAL_OVERRIDE;
1116 
1117 		dev_priv->display.fdi.rx_config = intel_de_read(dev_priv,
1118 								FDI_RX_CTL(PIPE_A)) & fdi_config;
1119 	}
1120 
1121 	intel_crt_reset(&crt->base.base);
1122 }
1123