xref: /linux/drivers/gpu/drm/i915/gt/intel_mocs.c (revision 9a6b55ac)
1 /*
2  * Copyright (c) 2015 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions: *
10  * The above copyright notice and this permission notice (including the next
11  * paragraph) shall be included in all copies or substantial portions of the
12  * Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
19  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
20  * SOFTWARE.
21  */
22 
23 #include "i915_drv.h"
24 
25 #include "intel_engine.h"
26 #include "intel_gt.h"
27 #include "intel_mocs.h"
28 #include "intel_lrc.h"
29 #include "intel_ring.h"
30 
31 /* structures required */
32 struct drm_i915_mocs_entry {
33 	u32 control_value;
34 	u16 l3cc_value;
35 	u16 used;
36 };
37 
38 struct drm_i915_mocs_table {
39 	unsigned int size;
40 	unsigned int n_entries;
41 	const struct drm_i915_mocs_entry *table;
42 };
43 
44 /* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */
45 #define _LE_CACHEABILITY(value)	((value) << 0)
46 #define _LE_TGT_CACHE(value)	((value) << 2)
47 #define LE_LRUM(value)		((value) << 4)
48 #define LE_AOM(value)		((value) << 6)
49 #define LE_RSC(value)		((value) << 7)
50 #define LE_SCC(value)		((value) << 8)
51 #define LE_PFM(value)		((value) << 11)
52 #define LE_SCF(value)		((value) << 14)
53 #define LE_COS(value)		((value) << 15)
54 #define LE_SSE(value)		((value) << 17)
55 
56 /* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */
57 #define L3_ESC(value)		((value) << 0)
58 #define L3_SCC(value)		((value) << 1)
59 #define _L3_CACHEABILITY(value)	((value) << 4)
60 
61 /* Helper defines */
62 #define GEN9_NUM_MOCS_ENTRIES	62  /* 62 out of 64 - 63 & 64 are reserved. */
63 #define GEN11_NUM_MOCS_ENTRIES	64  /* 63-64 are reserved, but configured. */
64 
65 /* (e)LLC caching options */
66 /*
67  * Note: LE_0_PAGETABLE works only up to Gen11; for newer gens it means
68  * the same as LE_UC
69  */
70 #define LE_0_PAGETABLE		_LE_CACHEABILITY(0)
71 #define LE_1_UC			_LE_CACHEABILITY(1)
72 #define LE_2_WT			_LE_CACHEABILITY(2)
73 #define LE_3_WB			_LE_CACHEABILITY(3)
74 
75 /* Target cache */
76 #define LE_TC_0_PAGETABLE	_LE_TGT_CACHE(0)
77 #define LE_TC_1_LLC		_LE_TGT_CACHE(1)
78 #define LE_TC_2_LLC_ELLC	_LE_TGT_CACHE(2)
79 #define LE_TC_3_LLC_ELLC_ALT	_LE_TGT_CACHE(3)
80 
81 /* L3 caching options */
82 #define L3_0_DIRECT		_L3_CACHEABILITY(0)
83 #define L3_1_UC			_L3_CACHEABILITY(1)
84 #define L3_2_RESERVED		_L3_CACHEABILITY(2)
85 #define L3_3_WB			_L3_CACHEABILITY(3)
86 
87 #define MOCS_ENTRY(__idx, __control_value, __l3cc_value) \
88 	[__idx] = { \
89 		.control_value = __control_value, \
90 		.l3cc_value = __l3cc_value, \
91 		.used = 1, \
92 	}
93 
94 /*
95  * MOCS tables
96  *
97  * These are the MOCS tables that are programmed across all the rings.
98  * The control value is programmed to all the rings that support the
99  * MOCS registers. While the l3cc_values are only programmed to the
100  * LNCFCMOCS0 - LNCFCMOCS32 registers.
101  *
102  * These tables are intended to be kept reasonably consistent across
103  * HW platforms, and for ICL+, be identical across OSes. To achieve
104  * that, for Icelake and above, list of entries is published as part
105  * of bspec.
106  *
107  * Entries not part of the following tables are undefined as far as
108  * userspace is concerned and shouldn't be relied upon.  For Gen < 12
109  * they will be initialized to PTE. Gen >= 12 onwards don't have a setting for
110  * PTE and will be initialized to an invalid value.
111  *
112  * The last two entries are reserved by the hardware. For ICL+ they
113  * should be initialized according to bspec and never used, for older
114  * platforms they should never be written to.
115  *
116  * NOTE: These tables are part of bspec and defined as part of hardware
117  *       interface for ICL+. For older platforms, they are part of kernel
118  *       ABI. It is expected that, for specific hardware platform, existing
119  *       entries will remain constant and the table will only be updated by
120  *       adding new entries, filling unused positions.
121  */
122 #define GEN9_MOCS_ENTRIES \
123 	MOCS_ENTRY(I915_MOCS_UNCACHED, \
124 		   LE_1_UC | LE_TC_2_LLC_ELLC, \
125 		   L3_1_UC), \
126 	MOCS_ENTRY(I915_MOCS_PTE, \
127 		   LE_0_PAGETABLE | LE_TC_2_LLC_ELLC | LE_LRUM(3), \
128 		   L3_3_WB)
129 
130 static const struct drm_i915_mocs_entry skylake_mocs_table[] = {
131 	GEN9_MOCS_ENTRIES,
132 	MOCS_ENTRY(I915_MOCS_CACHED,
133 		   LE_3_WB | LE_TC_2_LLC_ELLC | LE_LRUM(3),
134 		   L3_3_WB)
135 };
136 
137 /* NOTE: the LE_TGT_CACHE is not used on Broxton */
138 static const struct drm_i915_mocs_entry broxton_mocs_table[] = {
139 	GEN9_MOCS_ENTRIES,
140 	MOCS_ENTRY(I915_MOCS_CACHED,
141 		   LE_1_UC | LE_TC_2_LLC_ELLC | LE_LRUM(3),
142 		   L3_3_WB)
143 };
144 
145 #define GEN11_MOCS_ENTRIES \
146 	/* Entries 0 and 1 are defined per-platform */ \
147 	/* Base - L3 + LLC */ \
148 	MOCS_ENTRY(2, \
149 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
150 		   L3_3_WB), \
151 	/* Base - Uncached */ \
152 	MOCS_ENTRY(3, \
153 		   LE_1_UC | LE_TC_1_LLC, \
154 		   L3_1_UC), \
155 	/* Base - L3 */ \
156 	MOCS_ENTRY(4, \
157 		   LE_1_UC | LE_TC_1_LLC, \
158 		   L3_3_WB), \
159 	/* Base - LLC */ \
160 	MOCS_ENTRY(5, \
161 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
162 		   L3_1_UC), \
163 	/* Age 0 - LLC */ \
164 	MOCS_ENTRY(6, \
165 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \
166 		   L3_1_UC), \
167 	/* Age 0 - L3 + LLC */ \
168 	MOCS_ENTRY(7, \
169 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \
170 		   L3_3_WB), \
171 	/* Age: Don't Chg. - LLC */ \
172 	MOCS_ENTRY(8, \
173 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \
174 		   L3_1_UC), \
175 	/* Age: Don't Chg. - L3 + LLC */ \
176 	MOCS_ENTRY(9, \
177 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \
178 		   L3_3_WB), \
179 	/* No AOM - LLC */ \
180 	MOCS_ENTRY(10, \
181 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \
182 		   L3_1_UC), \
183 	/* No AOM - L3 + LLC */ \
184 	MOCS_ENTRY(11, \
185 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \
186 		   L3_3_WB), \
187 	/* No AOM; Age 0 - LLC */ \
188 	MOCS_ENTRY(12, \
189 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \
190 		   L3_1_UC), \
191 	/* No AOM; Age 0 - L3 + LLC */ \
192 	MOCS_ENTRY(13, \
193 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \
194 		   L3_3_WB), \
195 	/* No AOM; Age:DC - LLC */ \
196 	MOCS_ENTRY(14, \
197 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \
198 		   L3_1_UC), \
199 	/* No AOM; Age:DC - L3 + LLC */ \
200 	MOCS_ENTRY(15, \
201 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \
202 		   L3_3_WB), \
203 	/* Self-Snoop - L3 + LLC */ \
204 	MOCS_ENTRY(18, \
205 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SSE(3), \
206 		   L3_3_WB), \
207 	/* Skip Caching - L3 + LLC(12.5%) */ \
208 	MOCS_ENTRY(19, \
209 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(7), \
210 		   L3_3_WB), \
211 	/* Skip Caching - L3 + LLC(25%) */ \
212 	MOCS_ENTRY(20, \
213 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(3), \
214 		   L3_3_WB), \
215 	/* Skip Caching - L3 + LLC(50%) */ \
216 	MOCS_ENTRY(21, \
217 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(1), \
218 		   L3_3_WB), \
219 	/* Skip Caching - L3 + LLC(75%) */ \
220 	MOCS_ENTRY(22, \
221 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(3), \
222 		   L3_3_WB), \
223 	/* Skip Caching - L3 + LLC(87.5%) */ \
224 	MOCS_ENTRY(23, \
225 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(7), \
226 		   L3_3_WB), \
227 	/* HW Reserved - SW program but never use */ \
228 	MOCS_ENTRY(62, \
229 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
230 		   L3_1_UC), \
231 	/* HW Reserved - SW program but never use */ \
232 	MOCS_ENTRY(63, \
233 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
234 		   L3_1_UC)
235 
236 static const struct drm_i915_mocs_entry tigerlake_mocs_table[] = {
237 	/* Base - Error (Reserved for Non-Use) */
238 	MOCS_ENTRY(0, 0x0, 0x0),
239 	/* Base - Reserved */
240 	MOCS_ENTRY(1, 0x0, 0x0),
241 
242 	GEN11_MOCS_ENTRIES,
243 
244 	/* Implicitly enable L1 - HDC:L1 + L3 + LLC */
245 	MOCS_ENTRY(48,
246 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
247 		   L3_3_WB),
248 	/* Implicitly enable L1 - HDC:L1 + L3 */
249 	MOCS_ENTRY(49,
250 		   LE_1_UC | LE_TC_1_LLC,
251 		   L3_3_WB),
252 	/* Implicitly enable L1 - HDC:L1 + LLC */
253 	MOCS_ENTRY(50,
254 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
255 		   L3_1_UC),
256 	/* Implicitly enable L1 - HDC:L1 */
257 	MOCS_ENTRY(51,
258 		   LE_1_UC | LE_TC_1_LLC,
259 		   L3_1_UC),
260 	/* HW Special Case (CCS) */
261 	MOCS_ENTRY(60,
262 		   LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
263 		   L3_1_UC),
264 	/* HW Special Case (Displayable) */
265 	MOCS_ENTRY(61,
266 		   LE_1_UC | LE_TC_1_LLC,
267 		   L3_3_WB),
268 };
269 
270 static const struct drm_i915_mocs_entry icelake_mocs_table[] = {
271 	/* Base - Uncached (Deprecated) */
272 	MOCS_ENTRY(I915_MOCS_UNCACHED,
273 		   LE_1_UC | LE_TC_1_LLC,
274 		   L3_1_UC),
275 	/* Base - L3 + LeCC:PAT (Deprecated) */
276 	MOCS_ENTRY(I915_MOCS_PTE,
277 		   LE_0_PAGETABLE | LE_TC_1_LLC,
278 		   L3_3_WB),
279 
280 	GEN11_MOCS_ENTRIES
281 };
282 
283 static bool get_mocs_settings(const struct drm_i915_private *i915,
284 			      struct drm_i915_mocs_table *table)
285 {
286 	bool result = false;
287 
288 	if (INTEL_GEN(i915) >= 12) {
289 		table->size  = ARRAY_SIZE(tigerlake_mocs_table);
290 		table->table = tigerlake_mocs_table;
291 		table->n_entries = GEN11_NUM_MOCS_ENTRIES;
292 		result = true;
293 	} else if (IS_GEN(i915, 11)) {
294 		table->size  = ARRAY_SIZE(icelake_mocs_table);
295 		table->table = icelake_mocs_table;
296 		table->n_entries = GEN11_NUM_MOCS_ENTRIES;
297 		result = true;
298 	} else if (IS_GEN9_BC(i915) || IS_CANNONLAKE(i915)) {
299 		table->size  = ARRAY_SIZE(skylake_mocs_table);
300 		table->n_entries = GEN9_NUM_MOCS_ENTRIES;
301 		table->table = skylake_mocs_table;
302 		result = true;
303 	} else if (IS_GEN9_LP(i915)) {
304 		table->size  = ARRAY_SIZE(broxton_mocs_table);
305 		table->n_entries = GEN9_NUM_MOCS_ENTRIES;
306 		table->table = broxton_mocs_table;
307 		result = true;
308 	} else {
309 		WARN_ONCE(INTEL_GEN(i915) >= 9,
310 			  "Platform that should have a MOCS table does not.\n");
311 	}
312 
313 	/* WaDisableSkipCaching:skl,bxt,kbl,glk */
314 	if (IS_GEN(i915, 9)) {
315 		int i;
316 
317 		for (i = 0; i < table->size; i++)
318 			if (WARN_ON(table->table[i].l3cc_value &
319 				    (L3_ESC(1) | L3_SCC(0x7))))
320 				return false;
321 	}
322 
323 	return result;
324 }
325 
326 static i915_reg_t mocs_register(const struct intel_engine_cs *engine, int index)
327 {
328 	switch (engine->id) {
329 	case RCS0:
330 		return GEN9_GFX_MOCS(index);
331 	case VCS0:
332 		return GEN9_MFX0_MOCS(index);
333 	case BCS0:
334 		return GEN9_BLT_MOCS(index);
335 	case VECS0:
336 		return GEN9_VEBOX_MOCS(index);
337 	case VCS1:
338 		return GEN9_MFX1_MOCS(index);
339 	case VCS2:
340 		return GEN11_MFX2_MOCS(index);
341 	default:
342 		MISSING_CASE(engine->id);
343 		return INVALID_MMIO_REG;
344 	}
345 }
346 
347 /*
348  * Get control_value from MOCS entry taking into account when it's not used:
349  * I915_MOCS_PTE's value is returned in this case.
350  */
351 static u32 get_entry_control(const struct drm_i915_mocs_table *table,
352 			     unsigned int index)
353 {
354 	if (table->table[index].used)
355 		return table->table[index].control_value;
356 
357 	return table->table[I915_MOCS_PTE].control_value;
358 }
359 
360 static void init_mocs_table(struct intel_engine_cs *engine,
361 			    const struct drm_i915_mocs_table *table)
362 {
363 	struct intel_uncore *uncore = engine->uncore;
364 	u32 unused_value = table->table[I915_MOCS_PTE].control_value;
365 	unsigned int i;
366 
367 	for (i = 0; i < table->size; i++)
368 		intel_uncore_write_fw(uncore,
369 				      mocs_register(engine, i),
370 				      get_entry_control(table, i));
371 
372 	/* All remaining entries are unused */
373 	for (; i < table->n_entries; i++)
374 		intel_uncore_write_fw(uncore,
375 				      mocs_register(engine, i),
376 				      unused_value);
377 }
378 
379 /*
380  * Get l3cc_value from MOCS entry taking into account when it's not used:
381  * I915_MOCS_PTE's value is returned in this case.
382  */
383 static u16 get_entry_l3cc(const struct drm_i915_mocs_table *table,
384 			  unsigned int index)
385 {
386 	if (table->table[index].used)
387 		return table->table[index].l3cc_value;
388 
389 	return table->table[I915_MOCS_PTE].l3cc_value;
390 }
391 
392 static inline u32 l3cc_combine(const struct drm_i915_mocs_table *table,
393 			       u16 low,
394 			       u16 high)
395 {
396 	return low | (u32)high << 16;
397 }
398 
399 static void init_l3cc_table(struct intel_engine_cs *engine,
400 			    const struct drm_i915_mocs_table *table)
401 {
402 	struct intel_uncore *uncore = engine->uncore;
403 	u16 unused_value = table->table[I915_MOCS_PTE].l3cc_value;
404 	unsigned int i;
405 
406 	for (i = 0; i < table->size / 2; i++) {
407 		u16 low = get_entry_l3cc(table, 2 * i);
408 		u16 high = get_entry_l3cc(table, 2 * i + 1);
409 
410 		intel_uncore_write(uncore,
411 				   GEN9_LNCFCMOCS(i),
412 				   l3cc_combine(table, low, high));
413 	}
414 
415 	/* Odd table size - 1 left over */
416 	if (table->size & 1) {
417 		u16 low = get_entry_l3cc(table, 2 * i);
418 
419 		intel_uncore_write(uncore,
420 				   GEN9_LNCFCMOCS(i),
421 				   l3cc_combine(table, low, unused_value));
422 		i++;
423 	}
424 
425 	/* All remaining entries are also unused */
426 	for (; i < table->n_entries / 2; i++)
427 		intel_uncore_write(uncore,
428 				   GEN9_LNCFCMOCS(i),
429 				   l3cc_combine(table, unused_value,
430 						unused_value));
431 }
432 
433 void intel_mocs_init_engine(struct intel_engine_cs *engine)
434 {
435 	struct drm_i915_mocs_table table;
436 
437 	/* Called under a blanket forcewake */
438 	assert_forcewakes_active(engine->uncore, FORCEWAKE_ALL);
439 
440 	if (!get_mocs_settings(engine->i915, &table))
441 		return;
442 
443 	/* Platforms with global MOCS do not need per-engine initialization. */
444 	if (!HAS_GLOBAL_MOCS_REGISTERS(engine->i915))
445 		init_mocs_table(engine, &table);
446 
447 	if (engine->class == RENDER_CLASS)
448 		init_l3cc_table(engine, &table);
449 }
450 
451 static void intel_mocs_init_global(struct intel_gt *gt)
452 {
453 	struct intel_uncore *uncore = gt->uncore;
454 	struct drm_i915_mocs_table table;
455 	unsigned int index;
456 
457 	/*
458 	 * LLC and eDRAM control values are not applicable to dgfx
459 	 */
460 	if (IS_DGFX(gt->i915))
461 		return;
462 
463 	GEM_BUG_ON(!HAS_GLOBAL_MOCS_REGISTERS(gt->i915));
464 
465 	if (!get_mocs_settings(gt->i915, &table))
466 		return;
467 
468 	if (GEM_DEBUG_WARN_ON(table.size > table.n_entries))
469 		return;
470 
471 	for (index = 0; index < table.size; index++)
472 		intel_uncore_write(uncore,
473 				   GEN12_GLOBAL_MOCS(index),
474 				   table.table[index].control_value);
475 
476 	/*
477 	 * Ok, now set the unused entries to the invalid entry (index 0). These
478 	 * entries are officially undefined and no contract for the contents and
479 	 * settings is given for these entries.
480 	 */
481 	for (; index < table.n_entries; index++)
482 		intel_uncore_write(uncore,
483 				   GEN12_GLOBAL_MOCS(index),
484 				   table.table[0].control_value);
485 }
486 
487 void intel_mocs_init(struct intel_gt *gt)
488 {
489 	if (HAS_GLOBAL_MOCS_REGISTERS(gt->i915))
490 		intel_mocs_init_global(gt);
491 }
492