xref: /linux/drivers/gpu/drm/msm/msm_rd.c (revision 0be3ff0c)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2013 Red Hat
4  * Author: Rob Clark <robdclark@gmail.com>
5  */
6 
7 /* For debugging crashes, userspace can:
8  *
9  *   tail -f /sys/kernel/debug/dri/<minor>/rd > logfile.rd
10  *
11  * to log the cmdstream in a format that is understood by freedreno/cffdump
12  * utility.  By comparing the last successfully completed fence #, to the
13  * cmdstream for the next fence, you can narrow down which process and submit
14  * caused the gpu crash/lockup.
15  *
16  * Additionally:
17  *
18  *   tail -f /sys/kernel/debug/dri/<minor>/hangrd > logfile.rd
19  *
20  * will capture just the cmdstream from submits which triggered a GPU hang.
21  *
22  * This bypasses drm_debugfs_create_files() mainly because we need to use
23  * our own fops for a bit more control.  In particular, we don't want to
24  * do anything if userspace doesn't have the debugfs file open.
25  *
26  * The module-param "rd_full", which defaults to false, enables snapshotting
27  * all (non-written) buffers in the submit, rather than just cmdstream bo's.
28  * This is useful to capture the contents of (for example) vbo's or textures,
29  * or shader programs (if not emitted inline in cmdstream).
30  */
31 
32 #include <linux/circ_buf.h>
33 #include <linux/debugfs.h>
34 #include <linux/kfifo.h>
35 #include <linux/uaccess.h>
36 #include <linux/wait.h>
37 
38 #include <drm/drm_file.h>
39 
40 #include "msm_drv.h"
41 #include "msm_gpu.h"
42 #include "msm_gem.h"
43 
44 bool rd_full = false;
45 MODULE_PARM_DESC(rd_full, "If true, $debugfs/.../rd will snapshot all buffer contents");
46 module_param_named(rd_full, rd_full, bool, 0600);
47 
48 #ifdef CONFIG_DEBUG_FS
49 
50 enum rd_sect_type {
51 	RD_NONE,
52 	RD_TEST,       /* ascii text */
53 	RD_CMD,        /* ascii text */
54 	RD_GPUADDR,    /* u32 gpuaddr, u32 size */
55 	RD_CONTEXT,    /* raw dump */
56 	RD_CMDSTREAM,  /* raw dump */
57 	RD_CMDSTREAM_ADDR, /* gpu addr of cmdstream */
58 	RD_PARAM,      /* u32 param_type, u32 param_val, u32 bitlen */
59 	RD_FLUSH,      /* empty, clear previous params */
60 	RD_PROGRAM,    /* shader program, raw dump */
61 	RD_VERT_SHADER,
62 	RD_FRAG_SHADER,
63 	RD_BUFFER_CONTENTS,
64 	RD_GPU_ID,
65 	RD_CHIP_ID,
66 };
67 
68 #define BUF_SZ 512  /* should be power of 2 */
69 
70 /* space used: */
71 #define circ_count(circ) \
72 	(CIRC_CNT((circ)->head, (circ)->tail, BUF_SZ))
73 #define circ_count_to_end(circ) \
74 	(CIRC_CNT_TO_END((circ)->head, (circ)->tail, BUF_SZ))
75 /* space available: */
76 #define circ_space(circ) \
77 	(CIRC_SPACE((circ)->head, (circ)->tail, BUF_SZ))
78 #define circ_space_to_end(circ) \
79 	(CIRC_SPACE_TO_END((circ)->head, (circ)->tail, BUF_SZ))
80 
81 struct msm_rd_state {
82 	struct drm_device *dev;
83 
84 	bool open;
85 
86 	/* current submit to read out: */
87 	struct msm_gem_submit *submit;
88 
89 	/* fifo access is synchronized on the producer side by
90 	 * gpu->lock held by submit code (otherwise we could
91 	 * end up w/ cmds logged in different order than they
92 	 * were executed).  And read_lock synchronizes the reads
93 	 */
94 	struct mutex read_lock;
95 
96 	wait_queue_head_t fifo_event;
97 	struct circ_buf fifo;
98 
99 	char buf[BUF_SZ];
100 };
101 
102 static void rd_write(struct msm_rd_state *rd, const void *buf, int sz)
103 {
104 	struct circ_buf *fifo = &rd->fifo;
105 	const char *ptr = buf;
106 
107 	while (sz > 0) {
108 		char *fptr = &fifo->buf[fifo->head];
109 		int n;
110 
111 		wait_event(rd->fifo_event, circ_space(&rd->fifo) > 0 || !rd->open);
112 		if (!rd->open)
113 			return;
114 
115 		/* Note that smp_load_acquire() is not strictly required
116 		 * as CIRC_SPACE_TO_END() does not access the tail more
117 		 * than once.
118 		 */
119 		n = min(sz, circ_space_to_end(&rd->fifo));
120 		memcpy(fptr, ptr, n);
121 
122 		smp_store_release(&fifo->head, (fifo->head + n) & (BUF_SZ - 1));
123 		sz  -= n;
124 		ptr += n;
125 
126 		wake_up_all(&rd->fifo_event);
127 	}
128 }
129 
130 static void rd_write_section(struct msm_rd_state *rd,
131 		enum rd_sect_type type, const void *buf, int sz)
132 {
133 	rd_write(rd, &type, 4);
134 	rd_write(rd, &sz, 4);
135 	rd_write(rd, buf, sz);
136 }
137 
138 static ssize_t rd_read(struct file *file, char __user *buf,
139 		size_t sz, loff_t *ppos)
140 {
141 	struct msm_rd_state *rd = file->private_data;
142 	struct circ_buf *fifo = &rd->fifo;
143 	const char *fptr = &fifo->buf[fifo->tail];
144 	int n = 0, ret = 0;
145 
146 	mutex_lock(&rd->read_lock);
147 
148 	ret = wait_event_interruptible(rd->fifo_event,
149 			circ_count(&rd->fifo) > 0);
150 	if (ret)
151 		goto out;
152 
153 	/* Note that smp_load_acquire() is not strictly required
154 	 * as CIRC_CNT_TO_END() does not access the head more than
155 	 * once.
156 	 */
157 	n = min_t(int, sz, circ_count_to_end(&rd->fifo));
158 	if (copy_to_user(buf, fptr, n)) {
159 		ret = -EFAULT;
160 		goto out;
161 	}
162 
163 	smp_store_release(&fifo->tail, (fifo->tail + n) & (BUF_SZ - 1));
164 	*ppos += n;
165 
166 	wake_up_all(&rd->fifo_event);
167 
168 out:
169 	mutex_unlock(&rd->read_lock);
170 	if (ret)
171 		return ret;
172 	return n;
173 }
174 
175 static int rd_open(struct inode *inode, struct file *file)
176 {
177 	struct msm_rd_state *rd = inode->i_private;
178 	struct drm_device *dev = rd->dev;
179 	struct msm_drm_private *priv = dev->dev_private;
180 	struct msm_gpu *gpu = priv->gpu;
181 	uint64_t val;
182 	uint32_t gpu_id;
183 	int ret = 0;
184 
185 	if (!gpu)
186 		return -ENODEV;
187 
188 	mutex_lock(&gpu->lock);
189 
190 	if (rd->open) {
191 		ret = -EBUSY;
192 		goto out;
193 	}
194 
195 	file->private_data = rd;
196 	rd->open = true;
197 
198 	/* the parsing tools need to know gpu-id to know which
199 	 * register database to load.
200 	 *
201 	 * Note: These particular params do not require a context
202 	 */
203 	gpu->funcs->get_param(gpu, NULL, MSM_PARAM_GPU_ID, &val);
204 	gpu_id = val;
205 
206 	rd_write_section(rd, RD_GPU_ID, &gpu_id, sizeof(gpu_id));
207 
208 	gpu->funcs->get_param(gpu, NULL, MSM_PARAM_CHIP_ID, &val);
209 	rd_write_section(rd, RD_CHIP_ID, &val, sizeof(val));
210 
211 out:
212 	mutex_unlock(&gpu->lock);
213 	return ret;
214 }
215 
216 static int rd_release(struct inode *inode, struct file *file)
217 {
218 	struct msm_rd_state *rd = inode->i_private;
219 
220 	rd->open = false;
221 	wake_up_all(&rd->fifo_event);
222 
223 	return 0;
224 }
225 
226 
227 static const struct file_operations rd_debugfs_fops = {
228 	.owner = THIS_MODULE,
229 	.open = rd_open,
230 	.read = rd_read,
231 	.llseek = no_llseek,
232 	.release = rd_release,
233 };
234 
235 
236 static void rd_cleanup(struct msm_rd_state *rd)
237 {
238 	if (!rd)
239 		return;
240 
241 	mutex_destroy(&rd->read_lock);
242 	kfree(rd);
243 }
244 
245 static struct msm_rd_state *rd_init(struct drm_minor *minor, const char *name)
246 {
247 	struct msm_rd_state *rd;
248 
249 	rd = kzalloc(sizeof(*rd), GFP_KERNEL);
250 	if (!rd)
251 		return ERR_PTR(-ENOMEM);
252 
253 	rd->dev = minor->dev;
254 	rd->fifo.buf = rd->buf;
255 
256 	mutex_init(&rd->read_lock);
257 
258 	init_waitqueue_head(&rd->fifo_event);
259 
260 	debugfs_create_file(name, S_IFREG | S_IRUGO, minor->debugfs_root, rd,
261 			    &rd_debugfs_fops);
262 
263 	return rd;
264 }
265 
266 int msm_rd_debugfs_init(struct drm_minor *minor)
267 {
268 	struct msm_drm_private *priv = minor->dev->dev_private;
269 	struct msm_rd_state *rd;
270 	int ret;
271 
272 	/* only create on first minor: */
273 	if (priv->rd)
274 		return 0;
275 
276 	rd = rd_init(minor, "rd");
277 	if (IS_ERR(rd)) {
278 		ret = PTR_ERR(rd);
279 		goto fail;
280 	}
281 
282 	priv->rd = rd;
283 
284 	rd = rd_init(minor, "hangrd");
285 	if (IS_ERR(rd)) {
286 		ret = PTR_ERR(rd);
287 		goto fail;
288 	}
289 
290 	priv->hangrd = rd;
291 
292 	return 0;
293 
294 fail:
295 	msm_rd_debugfs_cleanup(priv);
296 	return ret;
297 }
298 
299 void msm_rd_debugfs_cleanup(struct msm_drm_private *priv)
300 {
301 	rd_cleanup(priv->rd);
302 	priv->rd = NULL;
303 
304 	rd_cleanup(priv->hangrd);
305 	priv->hangrd = NULL;
306 }
307 
308 static void snapshot_buf(struct msm_rd_state *rd,
309 		struct msm_gem_submit *submit, int idx,
310 		uint64_t iova, uint32_t size, bool full)
311 {
312 	struct msm_gem_object *obj = submit->bos[idx].obj;
313 	unsigned offset = 0;
314 	const char *buf;
315 
316 	if (iova) {
317 		offset = iova - submit->bos[idx].iova;
318 	} else {
319 		iova = submit->bos[idx].iova;
320 		size = obj->base.size;
321 	}
322 
323 	/*
324 	 * Always write the GPUADDR header so can get a complete list of all the
325 	 * buffers in the cmd
326 	 */
327 	rd_write_section(rd, RD_GPUADDR,
328 			(uint32_t[3]){ iova, size, iova >> 32 }, 12);
329 
330 	if (!full)
331 		return;
332 
333 	/* But only dump the contents of buffers marked READ */
334 	if (!(submit->bos[idx].flags & MSM_SUBMIT_BO_READ))
335 		return;
336 
337 	msm_gem_lock(&obj->base);
338 	buf = msm_gem_get_vaddr_active(&obj->base);
339 	if (IS_ERR(buf))
340 		goto out_unlock;
341 
342 	buf += offset;
343 
344 	rd_write_section(rd, RD_BUFFER_CONTENTS, buf, size);
345 
346 	msm_gem_put_vaddr_locked(&obj->base);
347 
348 out_unlock:
349 	msm_gem_unlock(&obj->base);
350 }
351 
352 /* called under gpu->lock */
353 void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
354 		const char *fmt, ...)
355 {
356 	struct task_struct *task;
357 	char msg[256];
358 	int i, n;
359 
360 	if (!rd->open)
361 		return;
362 
363 	/* writing into fifo is serialized by caller, and
364 	 * rd->read_lock is used to serialize the reads
365 	 */
366 	WARN_ON(!mutex_is_locked(&submit->gpu->lock));
367 
368 	if (fmt) {
369 		va_list args;
370 
371 		va_start(args, fmt);
372 		n = vscnprintf(msg, sizeof(msg), fmt, args);
373 		va_end(args);
374 
375 		rd_write_section(rd, RD_CMD, msg, ALIGN(n, 4));
376 	}
377 
378 	rcu_read_lock();
379 	task = pid_task(submit->pid, PIDTYPE_PID);
380 	if (task) {
381 		n = scnprintf(msg, sizeof(msg), "%.*s/%d: fence=%u",
382 				TASK_COMM_LEN, task->comm,
383 				pid_nr(submit->pid), submit->seqno);
384 	} else {
385 		n = scnprintf(msg, sizeof(msg), "???/%d: fence=%u",
386 				pid_nr(submit->pid), submit->seqno);
387 	}
388 	rcu_read_unlock();
389 
390 	rd_write_section(rd, RD_CMD, msg, ALIGN(n, 4));
391 
392 	for (i = 0; i < submit->nr_bos; i++)
393 		snapshot_buf(rd, submit, i, 0, 0, should_dump(submit, i));
394 
395 	for (i = 0; i < submit->nr_cmds; i++) {
396 		uint32_t szd  = submit->cmd[i].size; /* in dwords */
397 
398 		/* snapshot cmdstream bo's (if we haven't already): */
399 		if (!should_dump(submit, i)) {
400 			snapshot_buf(rd, submit, submit->cmd[i].idx,
401 					submit->cmd[i].iova, szd * 4, true);
402 		}
403 	}
404 
405 	for (i = 0; i < submit->nr_cmds; i++) {
406 		uint64_t iova = submit->cmd[i].iova;
407 		uint32_t szd  = submit->cmd[i].size; /* in dwords */
408 
409 		switch (submit->cmd[i].type) {
410 		case MSM_SUBMIT_CMD_IB_TARGET_BUF:
411 			/* ignore IB-targets, we've logged the buffer, the
412 			 * parser tool will follow the IB based on the logged
413 			 * buffer/gpuaddr, so nothing more to do.
414 			 */
415 			break;
416 		case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
417 		case MSM_SUBMIT_CMD_BUF:
418 			rd_write_section(rd, RD_CMDSTREAM_ADDR,
419 				(uint32_t[3]){ iova, szd, iova >> 32 }, 12);
420 			break;
421 		}
422 	}
423 }
424 #endif
425