1 /*
2  * Copyright (c) 2016 Hisilicon Limited.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef _HNS_ROCE_DEVICE_H
34 #define _HNS_ROCE_DEVICE_H
35 
36 #include <rdma/ib_verbs.h>
37 
38 #define DRV_NAME "hns_roce"
39 
40 /* hip08 is a pci device, it includes two version according pci version id */
41 #define PCI_REVISION_ID_HIP08_A			0x20
42 #define PCI_REVISION_ID_HIP08_B			0x21
43 
44 #define HNS_ROCE_HW_VER1	('h' << 24 | 'i' << 16 | '0' << 8 | '6')
45 
46 #define HNS_ROCE_MAX_MSG_LEN			0x80000000
47 
48 #define HNS_ROCE_ALIGN_UP(a, b) ((((a) + (b) - 1) / (b)) * (b))
49 
50 #define HNS_ROCE_IB_MIN_SQ_STRIDE		6
51 
52 #define HNS_ROCE_BA_SIZE			(32 * 4096)
53 
54 #define BA_BYTE_LEN				8
55 
56 /* Hardware specification only for v1 engine */
57 #define HNS_ROCE_MIN_CQE_NUM			0x40
58 #define HNS_ROCE_MIN_WQE_NUM			0x20
59 
60 /* Hardware specification only for v1 engine */
61 #define HNS_ROCE_MAX_INNER_MTPT_NUM		0x7
62 #define HNS_ROCE_MAX_MTPT_PBL_NUM		0x100000
63 #define HNS_ROCE_MAX_SGE_NUM			2
64 
65 #define HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS	20
66 #define HNS_ROCE_MAX_FREE_CQ_WAIT_CNT	\
67 	(5000 / HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS)
68 #define HNS_ROCE_CQE_WCMD_EMPTY_BIT		0x2
69 #define HNS_ROCE_MIN_CQE_CNT			16
70 
71 #define HNS_ROCE_MAX_IRQ_NUM			128
72 
73 #define HNS_ROCE_SGE_IN_WQE			2
74 #define HNS_ROCE_SGE_SHIFT			4
75 
76 #define EQ_ENABLE				1
77 #define EQ_DISABLE				0
78 
79 #define HNS_ROCE_CEQ				0
80 #define HNS_ROCE_AEQ				1
81 
82 #define HNS_ROCE_CEQ_ENTRY_SIZE			0x4
83 #define HNS_ROCE_AEQ_ENTRY_SIZE			0x10
84 
85 #define HNS_ROCE_SL_SHIFT			28
86 #define HNS_ROCE_TCLASS_SHIFT			20
87 #define HNS_ROCE_FLOW_LABEL_MASK		0xfffff
88 
89 #define HNS_ROCE_MAX_PORTS			6
90 #define HNS_ROCE_MAX_GID_NUM			16
91 #define HNS_ROCE_GID_SIZE			16
92 #define HNS_ROCE_SGE_SIZE			16
93 
94 #define HNS_ROCE_HOP_NUM_0			0xff
95 
96 #define BITMAP_NO_RR				0
97 #define BITMAP_RR				1
98 
99 #define MR_TYPE_MR				0x00
100 #define MR_TYPE_FRMR				0x01
101 #define MR_TYPE_DMA				0x03
102 
103 #define HNS_ROCE_FRMR_MAX_PA			512
104 
105 #define PKEY_ID					0xffff
106 #define GUID_LEN				8
107 #define NODE_DESC_SIZE				64
108 #define DB_REG_OFFSET				0x1000
109 
110 #define SERV_TYPE_RC				0
111 #define SERV_TYPE_RD				1
112 #define SERV_TYPE_UC				2
113 #define SERV_TYPE_UD				3
114 
115 /* Configure to HW for PAGE_SIZE larger than 4KB */
116 #define PG_SHIFT_OFFSET				(PAGE_SHIFT - 12)
117 
118 #define PAGES_SHIFT_8				8
119 #define PAGES_SHIFT_16				16
120 #define PAGES_SHIFT_24				24
121 #define PAGES_SHIFT_32				32
122 
123 #define HNS_ROCE_PCI_BAR_NUM			2
124 
125 #define HNS_ROCE_IDX_QUE_ENTRY_SZ		4
126 #define SRQ_DB_REG				0x230
127 
128 /* The chip implementation of the consumer index is calculated
129  * according to twice the actual EQ depth
130  */
131 #define EQ_DEPTH_COEFF				2
132 
133 enum {
134 	HNS_ROCE_SUPPORT_RQ_RECORD_DB = 1 << 0,
135 	HNS_ROCE_SUPPORT_SQ_RECORD_DB = 1 << 1,
136 };
137 
138 enum {
139 	HNS_ROCE_SUPPORT_CQ_RECORD_DB = 1 << 0,
140 };
141 
142 enum hns_roce_qp_state {
143 	HNS_ROCE_QP_STATE_RST,
144 	HNS_ROCE_QP_STATE_INIT,
145 	HNS_ROCE_QP_STATE_RTR,
146 	HNS_ROCE_QP_STATE_RTS,
147 	HNS_ROCE_QP_STATE_SQD,
148 	HNS_ROCE_QP_STATE_ERR,
149 	HNS_ROCE_QP_NUM_STATE,
150 };
151 
152 enum hns_roce_event {
153 	HNS_ROCE_EVENT_TYPE_PATH_MIG                  = 0x01,
154 	HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED           = 0x02,
155 	HNS_ROCE_EVENT_TYPE_COMM_EST                  = 0x03,
156 	HNS_ROCE_EVENT_TYPE_SQ_DRAINED                = 0x04,
157 	HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR            = 0x05,
158 	HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR    = 0x06,
159 	HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR     = 0x07,
160 	HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH           = 0x08,
161 	HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH        = 0x09,
162 	HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR           = 0x0a,
163 	HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR           = 0x0b,
164 	HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW               = 0x0c,
165 	HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID             = 0x0d,
166 	HNS_ROCE_EVENT_TYPE_PORT_CHANGE               = 0x0f,
167 	/* 0x10 and 0x11 is unused in currently application case */
168 	HNS_ROCE_EVENT_TYPE_DB_OVERFLOW               = 0x12,
169 	HNS_ROCE_EVENT_TYPE_MB                        = 0x13,
170 	HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW              = 0x14,
171 	HNS_ROCE_EVENT_TYPE_FLR			      = 0x15,
172 };
173 
174 /* Local Work Queue Catastrophic Error,SUBTYPE 0x5 */
175 enum {
176 	HNS_ROCE_LWQCE_QPC_ERROR		= 1,
177 	HNS_ROCE_LWQCE_MTU_ERROR		= 2,
178 	HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR	= 3,
179 	HNS_ROCE_LWQCE_WQE_ADDR_ERROR		= 4,
180 	HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR	= 5,
181 	HNS_ROCE_LWQCE_SL_ERROR			= 6,
182 	HNS_ROCE_LWQCE_PORT_ERROR		= 7,
183 };
184 
185 /* Local Access Violation Work Queue Error,SUBTYPE 0x7 */
186 enum {
187 	HNS_ROCE_LAVWQE_R_KEY_VIOLATION		= 1,
188 	HNS_ROCE_LAVWQE_LENGTH_ERROR		= 2,
189 	HNS_ROCE_LAVWQE_VA_ERROR		= 3,
190 	HNS_ROCE_LAVWQE_PD_ERROR		= 4,
191 	HNS_ROCE_LAVWQE_RW_ACC_ERROR		= 5,
192 	HNS_ROCE_LAVWQE_KEY_STATE_ERROR		= 6,
193 	HNS_ROCE_LAVWQE_MR_OPERATION_ERROR	= 7,
194 };
195 
196 /* DOORBELL overflow subtype */
197 enum {
198 	HNS_ROCE_DB_SUBTYPE_SDB_OVF		= 1,
199 	HNS_ROCE_DB_SUBTYPE_SDB_ALM_OVF		= 2,
200 	HNS_ROCE_DB_SUBTYPE_ODB_OVF		= 3,
201 	HNS_ROCE_DB_SUBTYPE_ODB_ALM_OVF		= 4,
202 	HNS_ROCE_DB_SUBTYPE_SDB_ALM_EMP		= 5,
203 	HNS_ROCE_DB_SUBTYPE_ODB_ALM_EMP		= 6,
204 };
205 
206 enum {
207 	/* RQ&SRQ related operations */
208 	HNS_ROCE_OPCODE_SEND_DATA_RECEIVE	= 0x06,
209 	HNS_ROCE_OPCODE_RDMA_WITH_IMM_RECEIVE	= 0x07,
210 };
211 
212 enum {
213 	HNS_ROCE_CAP_FLAG_REREG_MR		= BIT(0),
214 	HNS_ROCE_CAP_FLAG_ROCE_V1_V2		= BIT(1),
215 	HNS_ROCE_CAP_FLAG_RQ_INLINE		= BIT(2),
216 	HNS_ROCE_CAP_FLAG_RECORD_DB		= BIT(3),
217 	HNS_ROCE_CAP_FLAG_SQ_RECORD_DB		= BIT(4),
218 	HNS_ROCE_CAP_FLAG_SRQ			= BIT(5),
219 	HNS_ROCE_CAP_FLAG_MW			= BIT(7),
220 	HNS_ROCE_CAP_FLAG_FRMR                  = BIT(8),
221 	HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL		= BIT(9),
222 	HNS_ROCE_CAP_FLAG_ATOMIC		= BIT(10),
223 };
224 
225 enum hns_roce_mtt_type {
226 	MTT_TYPE_WQE,
227 	MTT_TYPE_CQE,
228 	MTT_TYPE_SRQWQE,
229 	MTT_TYPE_IDX
230 };
231 
232 #define HNS_ROCE_DB_TYPE_COUNT			2
233 #define HNS_ROCE_DB_UNIT_SIZE			4
234 
235 enum {
236 	HNS_ROCE_DB_PER_PAGE = PAGE_SIZE / 4
237 };
238 
239 enum hns_roce_reset_stage {
240 	HNS_ROCE_STATE_NON_RST,
241 	HNS_ROCE_STATE_RST_BEF_DOWN,
242 	HNS_ROCE_STATE_RST_DOWN,
243 	HNS_ROCE_STATE_RST_UNINIT,
244 	HNS_ROCE_STATE_RST_INIT,
245 	HNS_ROCE_STATE_RST_INITED,
246 };
247 
248 enum hns_roce_instance_state {
249 	HNS_ROCE_STATE_NON_INIT,
250 	HNS_ROCE_STATE_INIT,
251 	HNS_ROCE_STATE_INITED,
252 	HNS_ROCE_STATE_UNINIT,
253 };
254 
255 enum {
256 	HNS_ROCE_RST_DIRECT_RETURN		= 0,
257 };
258 
259 enum {
260 	CMD_RST_PRC_OTHERS,
261 	CMD_RST_PRC_SUCCESS,
262 	CMD_RST_PRC_EBUSY,
263 };
264 
265 #define HNS_ROCE_CMD_SUCCESS			1
266 
267 #define HNS_ROCE_PORT_DOWN			0
268 #define HNS_ROCE_PORT_UP			1
269 
270 #define HNS_ROCE_MTT_ENTRY_PER_SEG		8
271 
272 #define PAGE_ADDR_SHIFT				12
273 
274 struct hns_roce_uar {
275 	u64		pfn;
276 	unsigned long	index;
277 	unsigned long	logic_idx;
278 };
279 
280 struct hns_roce_ucontext {
281 	struct ib_ucontext	ibucontext;
282 	struct hns_roce_uar	uar;
283 	struct list_head	page_list;
284 	struct mutex		page_mutex;
285 };
286 
287 struct hns_roce_pd {
288 	struct ib_pd		ibpd;
289 	unsigned long		pdn;
290 };
291 
292 struct hns_roce_bitmap {
293 	/* Bitmap Traversal last a bit which is 1 */
294 	unsigned long		last;
295 	unsigned long		top;
296 	unsigned long		max;
297 	unsigned long		reserved_top;
298 	unsigned long		mask;
299 	spinlock_t		lock;
300 	unsigned long		*table;
301 };
302 
303 /* Order bitmap length -- bit num compute formula: 1 << (max_order - order) */
304 /* Order = 0: bitmap is biggest, order = max bitmap is least (only a bit) */
305 /* Every bit repesent to a partner free/used status in bitmap */
306 /*
307  * Initial, bits of other bitmap are all 0 except that a bit of max_order is 1
308  * Bit = 1 represent to idle and available; bit = 0: not available
309  */
310 struct hns_roce_buddy {
311 	/* Members point to every order level bitmap */
312 	unsigned long **bits;
313 	/* Represent to avail bits of the order level bitmap */
314 	u32            *num_free;
315 	int             max_order;
316 	spinlock_t      lock;
317 };
318 
319 /* For Hardware Entry Memory */
320 struct hns_roce_hem_table {
321 	/* HEM type: 0 = qpc, 1 = mtt, 2 = cqc, 3 = srq, 4 = other */
322 	u32		type;
323 	/* HEM array elment num */
324 	unsigned long	num_hem;
325 	/* HEM entry record obj total num */
326 	unsigned long	num_obj;
327 	/* Single obj size */
328 	unsigned long	obj_size;
329 	unsigned long	table_chunk_size;
330 	int		lowmem;
331 	struct mutex	mutex;
332 	struct hns_roce_hem **hem;
333 	u64		**bt_l1;
334 	dma_addr_t	*bt_l1_dma_addr;
335 	u64		**bt_l0;
336 	dma_addr_t	*bt_l0_dma_addr;
337 };
338 
339 struct hns_roce_mtt {
340 	unsigned long		first_seg;
341 	int			order;
342 	int			page_shift;
343 	enum hns_roce_mtt_type	mtt_type;
344 };
345 
346 struct hns_roce_buf_region {
347 	int offset; /* page offset */
348 	u32 count; /* page count */
349 	int hopnum; /* addressing hop num */
350 };
351 
352 #define HNS_ROCE_MAX_BT_REGION	3
353 #define HNS_ROCE_MAX_BT_LEVEL	3
354 struct hns_roce_hem_list {
355 	struct list_head root_bt;
356 	/* link all bt dma mem by hop config */
357 	struct list_head mid_bt[HNS_ROCE_MAX_BT_REGION][HNS_ROCE_MAX_BT_LEVEL];
358 	struct list_head btm_bt; /* link all bottom bt in @mid_bt */
359 	dma_addr_t root_ba; /* pointer to the root ba table */
360 	int bt_pg_shift;
361 };
362 
363 /* memory translate region */
364 struct hns_roce_mtr {
365 	struct hns_roce_hem_list hem_list;
366 	int buf_pg_shift;
367 };
368 
369 struct hns_roce_mw {
370 	struct ib_mw		ibmw;
371 	u32			pdn;
372 	u32			rkey;
373 	int			enabled; /* MW's active status */
374 	u32			pbl_hop_num;
375 	u32			pbl_ba_pg_sz;
376 	u32			pbl_buf_pg_sz;
377 };
378 
379 /* Only support 4K page size for mr register */
380 #define MR_SIZE_4K 0
381 
382 struct hns_roce_mr {
383 	struct ib_mr		ibmr;
384 	struct ib_umem		*umem;
385 	u64			iova; /* MR's virtual orignal addr */
386 	u64			size; /* Address range of MR */
387 	u32			key; /* Key of MR */
388 	u32			pd;   /* PD num of MR */
389 	u32			access;	/* Access permission of MR */
390 	u32			npages;
391 	int			enabled; /* MR's active status */
392 	int			type;	/* MR's register type */
393 	u64			*pbl_buf;	/* MR's PBL space */
394 	dma_addr_t		pbl_dma_addr;	/* MR's PBL space PA */
395 	u32			pbl_size;	/* PA number in the PBL */
396 	u64			pbl_ba;		/* page table address */
397 	u32			l0_chunk_last_num;	/* L0 last number */
398 	u32			l1_chunk_last_num;	/* L1 last number */
399 	u64			**pbl_bt_l2;	/* PBL BT L2 */
400 	u64			**pbl_bt_l1;	/* PBL BT L1 */
401 	u64			*pbl_bt_l0;	/* PBL BT L0 */
402 	dma_addr_t		*pbl_l2_dma_addr;	/* PBL BT L2 dma addr */
403 	dma_addr_t		*pbl_l1_dma_addr;	/* PBL BT L1 dma addr */
404 	dma_addr_t		pbl_l0_dma_addr;	/* PBL BT L0 dma addr */
405 	u32			pbl_ba_pg_sz;	/* BT chunk page size */
406 	u32			pbl_buf_pg_sz;	/* buf chunk page size */
407 	u32			pbl_hop_num;	/* multi-hop number */
408 };
409 
410 struct hns_roce_mr_table {
411 	struct hns_roce_bitmap		mtpt_bitmap;
412 	struct hns_roce_buddy		mtt_buddy;
413 	struct hns_roce_hem_table	mtt_table;
414 	struct hns_roce_hem_table	mtpt_table;
415 	struct hns_roce_buddy		mtt_cqe_buddy;
416 	struct hns_roce_hem_table	mtt_cqe_table;
417 	struct hns_roce_buddy		mtt_srqwqe_buddy;
418 	struct hns_roce_hem_table	mtt_srqwqe_table;
419 	struct hns_roce_buddy		mtt_idx_buddy;
420 	struct hns_roce_hem_table	mtt_idx_table;
421 };
422 
423 struct hns_roce_wq {
424 	u64		*wrid;     /* Work request ID */
425 	spinlock_t	lock;
426 	int		wqe_cnt;  /* WQE num */
427 	int		max_gs;
428 	int		offset;
429 	int		wqe_shift;	/* WQE size */
430 	u32		head;
431 	u32		tail;
432 	void __iomem	*db_reg_l;
433 };
434 
435 struct hns_roce_sge {
436 	int		sge_cnt;	/* SGE num */
437 	int		offset;
438 	int		sge_shift;	/* SGE size */
439 };
440 
441 struct hns_roce_buf_list {
442 	void		*buf;
443 	dma_addr_t	map;
444 };
445 
446 struct hns_roce_buf {
447 	struct hns_roce_buf_list	direct;
448 	struct hns_roce_buf_list	*page_list;
449 	int				nbufs;
450 	u32				npages;
451 	u32				size;
452 	int				page_shift;
453 };
454 
455 struct hns_roce_db_pgdir {
456 	struct list_head	list;
457 	DECLARE_BITMAP(order0, HNS_ROCE_DB_PER_PAGE);
458 	DECLARE_BITMAP(order1, HNS_ROCE_DB_PER_PAGE / HNS_ROCE_DB_TYPE_COUNT);
459 	unsigned long		*bits[HNS_ROCE_DB_TYPE_COUNT];
460 	u32			*page;
461 	dma_addr_t		db_dma;
462 };
463 
464 struct hns_roce_user_db_page {
465 	struct list_head	list;
466 	struct ib_umem		*umem;
467 	unsigned long		user_virt;
468 	refcount_t		refcount;
469 };
470 
471 struct hns_roce_db {
472 	u32		*db_record;
473 	union {
474 		struct hns_roce_db_pgdir *pgdir;
475 		struct hns_roce_user_db_page *user_page;
476 	} u;
477 	dma_addr_t	dma;
478 	void		*virt_addr;
479 	int		index;
480 	int		order;
481 };
482 
483 struct hns_roce_cq {
484 	struct ib_cq			ib_cq;
485 	struct hns_roce_buf		buf;
486 	struct hns_roce_mtt		mtt;
487 	struct hns_roce_db		db;
488 	u8				db_en;
489 	spinlock_t			lock;
490 	struct ib_umem			*umem;
491 	u32				cq_depth;
492 	u32				cons_index;
493 	u32				*set_ci_db;
494 	void __iomem			*cq_db_l;
495 	u16				*tptr_addr;
496 	int				arm_sn;
497 	unsigned long			cqn;
498 	u32				vector;
499 	atomic_t			refcount;
500 	struct completion		free;
501 };
502 
503 struct hns_roce_idx_que {
504 	struct hns_roce_buf		idx_buf;
505 	int				entry_sz;
506 	u32				buf_size;
507 	struct ib_umem			*umem;
508 	struct hns_roce_mtt		mtt;
509 	unsigned long			*bitmap;
510 };
511 
512 struct hns_roce_srq {
513 	struct ib_srq		ibsrq;
514 	unsigned long		srqn;
515 	u32			wqe_cnt;
516 	int			max_gs;
517 	int			wqe_shift;
518 	void __iomem		*db_reg_l;
519 
520 	atomic_t		refcount;
521 	struct completion	free;
522 
523 	struct hns_roce_buf	buf;
524 	u64		       *wrid;
525 	struct ib_umem	       *umem;
526 	struct hns_roce_mtt	mtt;
527 	struct hns_roce_idx_que idx_que;
528 	spinlock_t		lock;
529 	int			head;
530 	int			tail;
531 	struct mutex		mutex;
532 	void (*event)(struct hns_roce_srq *srq, enum hns_roce_event event);
533 };
534 
535 struct hns_roce_uar_table {
536 	struct hns_roce_bitmap bitmap;
537 };
538 
539 struct hns_roce_qp_table {
540 	struct hns_roce_bitmap		bitmap;
541 	struct hns_roce_hem_table	qp_table;
542 	struct hns_roce_hem_table	irrl_table;
543 	struct hns_roce_hem_table	trrl_table;
544 	struct hns_roce_hem_table	sccc_table;
545 	struct mutex			scc_mutex;
546 };
547 
548 struct hns_roce_cq_table {
549 	struct hns_roce_bitmap		bitmap;
550 	struct xarray			array;
551 	struct hns_roce_hem_table	table;
552 };
553 
554 struct hns_roce_srq_table {
555 	struct hns_roce_bitmap		bitmap;
556 	struct xarray			xa;
557 	struct hns_roce_hem_table	table;
558 };
559 
560 struct hns_roce_raq_table {
561 	struct hns_roce_buf_list	*e_raq_buf;
562 };
563 
564 struct hns_roce_av {
565 	u8          port;
566 	u8          gid_index;
567 	u8          stat_rate;
568 	u8          hop_limit;
569 	u32         flowlabel;
570 	u8          sl;
571 	u8          tclass;
572 	u8          dgid[HNS_ROCE_GID_SIZE];
573 	u8          mac[ETH_ALEN];
574 	u16         vlan_id;
575 	bool	    vlan_en;
576 };
577 
578 struct hns_roce_ah {
579 	struct ib_ah		ibah;
580 	struct hns_roce_av	av;
581 };
582 
583 struct hns_roce_cmd_context {
584 	struct completion	done;
585 	int			result;
586 	int			next;
587 	u64			out_param;
588 	u16			token;
589 };
590 
591 struct hns_roce_cmdq {
592 	struct dma_pool		*pool;
593 	struct mutex		hcr_mutex;
594 	struct semaphore	poll_sem;
595 	/*
596 	 * Event mode: cmd register mutex protection,
597 	 * ensure to not exceed max_cmds and user use limit region
598 	 */
599 	struct semaphore	event_sem;
600 	int			max_cmds;
601 	spinlock_t		context_lock;
602 	int			free_head;
603 	struct hns_roce_cmd_context *context;
604 	/*
605 	 * Result of get integer part
606 	 * which max_comds compute according a power of 2
607 	 */
608 	u16			token_mask;
609 	/*
610 	 * Process whether use event mode, init default non-zero
611 	 * After the event queue of cmd event ready,
612 	 * can switch into event mode
613 	 * close device, switch into poll mode(non event mode)
614 	 */
615 	u8			use_events;
616 };
617 
618 struct hns_roce_cmd_mailbox {
619 	void		       *buf;
620 	dma_addr_t		dma;
621 };
622 
623 struct hns_roce_dev;
624 
625 struct hns_roce_rinl_sge {
626 	void			*addr;
627 	u32			len;
628 };
629 
630 struct hns_roce_rinl_wqe {
631 	struct hns_roce_rinl_sge *sg_list;
632 	u32			 sge_cnt;
633 };
634 
635 struct hns_roce_rinl_buf {
636 	struct hns_roce_rinl_wqe *wqe_list;
637 	u32			 wqe_cnt;
638 };
639 
640 struct hns_roce_qp {
641 	struct ib_qp		ibqp;
642 	struct hns_roce_buf	hr_buf;
643 	struct hns_roce_wq	rq;
644 	struct hns_roce_db	rdb;
645 	struct hns_roce_db	sdb;
646 	u8			rdb_en;
647 	u8			sdb_en;
648 	u32			doorbell_qpn;
649 	u32			sq_signal_bits;
650 	u32			sq_next_wqe;
651 	struct hns_roce_wq	sq;
652 
653 	struct ib_umem		*umem;
654 	struct hns_roce_mtt	mtt;
655 	struct hns_roce_mtr	mtr;
656 
657 	/* this define must less than HNS_ROCE_MAX_BT_REGION */
658 #define HNS_ROCE_WQE_REGION_MAX	 3
659 	struct hns_roce_buf_region regions[HNS_ROCE_WQE_REGION_MAX];
660 	int			region_cnt;
661 	int                     wqe_bt_pg_shift;
662 
663 	u32			buff_size;
664 	struct mutex		mutex;
665 	u8			port;
666 	u8			phy_port;
667 	u8			sl;
668 	u8			resp_depth;
669 	u8			state;
670 	u32			access_flags;
671 	u32                     atomic_rd_en;
672 	u32			pkey_index;
673 	u32			qkey;
674 	void			(*event)(struct hns_roce_qp *qp,
675 					 enum hns_roce_event event_type);
676 	unsigned long		qpn;
677 
678 	atomic_t		refcount;
679 	struct completion	free;
680 
681 	struct hns_roce_sge	sge;
682 	u32			next_sge;
683 
684 	struct hns_roce_rinl_buf rq_inl_buf;
685 };
686 
687 struct hns_roce_ib_iboe {
688 	spinlock_t		lock;
689 	struct net_device      *netdevs[HNS_ROCE_MAX_PORTS];
690 	struct notifier_block	nb;
691 	u8			phy_port[HNS_ROCE_MAX_PORTS];
692 };
693 
694 enum {
695 	HNS_ROCE_EQ_STAT_INVALID  = 0,
696 	HNS_ROCE_EQ_STAT_VALID    = 2,
697 };
698 
699 struct hns_roce_ceqe {
700 	__le32			comp;
701 };
702 
703 struct hns_roce_aeqe {
704 	__le32 asyn;
705 	union {
706 		struct {
707 			__le32 qp;
708 			u32 rsv0;
709 			u32 rsv1;
710 		} qp_event;
711 
712 		struct {
713 			__le32 srq;
714 			u32 rsv0;
715 			u32 rsv1;
716 		} srq_event;
717 
718 		struct {
719 			__le32 cq;
720 			u32 rsv0;
721 			u32 rsv1;
722 		} cq_event;
723 
724 		struct {
725 			__le32 ceqe;
726 			u32 rsv0;
727 			u32 rsv1;
728 		} ce_event;
729 
730 		struct {
731 			__le64  out_param;
732 			__le16  token;
733 			u8	status;
734 			u8	rsv0;
735 		} __packed cmd;
736 	 } event;
737 };
738 
739 struct hns_roce_eq {
740 	struct hns_roce_dev		*hr_dev;
741 	void __iomem			*doorbell;
742 
743 	int				type_flag; /* Aeq:1 ceq:0 */
744 	int				eqn;
745 	u32				entries;
746 	int				log_entries;
747 	int				eqe_size;
748 	int				irq;
749 	int				log_page_size;
750 	int				cons_index;
751 	struct hns_roce_buf_list	*buf_list;
752 	int				over_ignore;
753 	int				coalesce;
754 	int				arm_st;
755 	u64				eqe_ba;
756 	int				eqe_ba_pg_sz;
757 	int				eqe_buf_pg_sz;
758 	int				hop_num;
759 	u64				*bt_l0;	/* Base address table for L0 */
760 	u64				**bt_l1; /* Base address table for L1 */
761 	u64				**buf;
762 	dma_addr_t			l0_dma;
763 	dma_addr_t			*l1_dma;
764 	dma_addr_t			*buf_dma;
765 	u32				l0_last_num; /* L0 last chunk num */
766 	u32				l1_last_num; /* L1 last chunk num */
767 	int				eq_max_cnt;
768 	int				eq_period;
769 	int				shift;
770 	dma_addr_t			cur_eqe_ba;
771 	dma_addr_t			nxt_eqe_ba;
772 	int				event_type;
773 	int				sub_type;
774 };
775 
776 struct hns_roce_eq_table {
777 	struct hns_roce_eq	*eq;
778 	void __iomem		**eqc_base; /* only for hw v1 */
779 };
780 
781 struct hns_roce_caps {
782 	u64		fw_ver;
783 	u8		num_ports;
784 	int		gid_table_len[HNS_ROCE_MAX_PORTS];
785 	int		pkey_table_len[HNS_ROCE_MAX_PORTS];
786 	int		local_ca_ack_delay;
787 	int		num_uars;
788 	u32		phy_num_uars;
789 	u32		max_sq_sg;
790 	u32		max_sq_inline;
791 	u32		max_rq_sg;
792 	u32		max_extend_sg;
793 	int		num_qps;
794 	int             reserved_qps;
795 	int		num_qpc_timer;
796 	int		num_cqc_timer;
797 	u32		max_srq_sg;
798 	int		num_srqs;
799 	u32		max_wqes;
800 	u32		max_srqs;
801 	u32		max_srq_wrs;
802 	u32		max_srq_sges;
803 	u32		max_sq_desc_sz;
804 	u32		max_rq_desc_sz;
805 	u32		max_srq_desc_sz;
806 	int		max_qp_init_rdma;
807 	int		max_qp_dest_rdma;
808 	int		num_cqs;
809 	u32		max_cqes;
810 	u32		min_cqes;
811 	u32		min_wqes;
812 	int		reserved_cqs;
813 	int		reserved_srqs;
814 	u32		max_srqwqes;
815 	int		num_aeq_vectors;
816 	int		num_comp_vectors;
817 	int		num_other_vectors;
818 	int		num_mtpts;
819 	u32		num_mtt_segs;
820 	u32		num_cqe_segs;
821 	u32		num_srqwqe_segs;
822 	u32		num_idx_segs;
823 	int		reserved_mrws;
824 	int		reserved_uars;
825 	int		num_pds;
826 	int		reserved_pds;
827 	u32		mtt_entry_sz;
828 	u32		cq_entry_sz;
829 	u32		page_size_cap;
830 	u32		reserved_lkey;
831 	int		mtpt_entry_sz;
832 	int		qpc_entry_sz;
833 	int		irrl_entry_sz;
834 	int		trrl_entry_sz;
835 	int		cqc_entry_sz;
836 	int		sccc_entry_sz;
837 	int		qpc_timer_entry_sz;
838 	int		cqc_timer_entry_sz;
839 	int		srqc_entry_sz;
840 	int		idx_entry_sz;
841 	u32		pbl_ba_pg_sz;
842 	u32		pbl_buf_pg_sz;
843 	u32		pbl_hop_num;
844 	int		aeqe_depth;
845 	int		ceqe_depth;
846 	enum ib_mtu	max_mtu;
847 	u32		qpc_bt_num;
848 	u32		qpc_timer_bt_num;
849 	u32		srqc_bt_num;
850 	u32		cqc_bt_num;
851 	u32		cqc_timer_bt_num;
852 	u32		mpt_bt_num;
853 	u32		sccc_bt_num;
854 	u32		qpc_ba_pg_sz;
855 	u32		qpc_buf_pg_sz;
856 	u32		qpc_hop_num;
857 	u32		srqc_ba_pg_sz;
858 	u32		srqc_buf_pg_sz;
859 	u32		srqc_hop_num;
860 	u32		cqc_ba_pg_sz;
861 	u32		cqc_buf_pg_sz;
862 	u32		cqc_hop_num;
863 	u32		mpt_ba_pg_sz;
864 	u32		mpt_buf_pg_sz;
865 	u32		mpt_hop_num;
866 	u32		mtt_ba_pg_sz;
867 	u32		mtt_buf_pg_sz;
868 	u32		mtt_hop_num;
869 	u32		wqe_sq_hop_num;
870 	u32		wqe_sge_hop_num;
871 	u32		wqe_rq_hop_num;
872 	u32		sccc_ba_pg_sz;
873 	u32		sccc_buf_pg_sz;
874 	u32		sccc_hop_num;
875 	u32		qpc_timer_ba_pg_sz;
876 	u32		qpc_timer_buf_pg_sz;
877 	u32		qpc_timer_hop_num;
878 	u32		cqc_timer_ba_pg_sz;
879 	u32		cqc_timer_buf_pg_sz;
880 	u32		cqc_timer_hop_num;
881 	u32		cqe_ba_pg_sz;
882 	u32		cqe_buf_pg_sz;
883 	u32		cqe_hop_num;
884 	u32		srqwqe_ba_pg_sz;
885 	u32		srqwqe_buf_pg_sz;
886 	u32		srqwqe_hop_num;
887 	u32		idx_ba_pg_sz;
888 	u32		idx_buf_pg_sz;
889 	u32		idx_hop_num;
890 	u32		eqe_ba_pg_sz;
891 	u32		eqe_buf_pg_sz;
892 	u32		eqe_hop_num;
893 	u32		sl_num;
894 	u32		tsq_buf_pg_sz;
895 	u32		tpq_buf_pg_sz;
896 	u32		chunk_sz;	/* chunk size in non multihop mode */
897 	u64		flags;
898 };
899 
900 struct hns_roce_work {
901 	struct hns_roce_dev *hr_dev;
902 	struct work_struct work;
903 	u32 qpn;
904 	u32 cqn;
905 	int event_type;
906 	int sub_type;
907 };
908 
909 struct hns_roce_dfx_hw {
910 	int (*query_cqc_info)(struct hns_roce_dev *hr_dev, u32 cqn,
911 			      int *buffer);
912 };
913 
914 struct hns_roce_hw {
915 	int (*reset)(struct hns_roce_dev *hr_dev, bool enable);
916 	int (*cmq_init)(struct hns_roce_dev *hr_dev);
917 	void (*cmq_exit)(struct hns_roce_dev *hr_dev);
918 	int (*hw_profile)(struct hns_roce_dev *hr_dev);
919 	int (*hw_init)(struct hns_roce_dev *hr_dev);
920 	void (*hw_exit)(struct hns_roce_dev *hr_dev);
921 	int (*post_mbox)(struct hns_roce_dev *hr_dev, u64 in_param,
922 			 u64 out_param, u32 in_modifier, u8 op_modifier, u16 op,
923 			 u16 token, int event);
924 	int (*chk_mbox)(struct hns_roce_dev *hr_dev, unsigned long timeout);
925 	int (*rst_prc_mbox)(struct hns_roce_dev *hr_dev);
926 	int (*set_gid)(struct hns_roce_dev *hr_dev, u8 port, int gid_index,
927 		       const union ib_gid *gid, const struct ib_gid_attr *attr);
928 	int (*set_mac)(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr);
929 	void (*set_mtu)(struct hns_roce_dev *hr_dev, u8 phy_port,
930 			enum ib_mtu mtu);
931 	int (*write_mtpt)(void *mb_buf, struct hns_roce_mr *mr,
932 			  unsigned long mtpt_idx);
933 	int (*rereg_write_mtpt)(struct hns_roce_dev *hr_dev,
934 				struct hns_roce_mr *mr, int flags, u32 pdn,
935 				int mr_access_flags, u64 iova, u64 size,
936 				void *mb_buf);
937 	int (*frmr_write_mtpt)(void *mb_buf, struct hns_roce_mr *mr);
938 	int (*mw_write_mtpt)(void *mb_buf, struct hns_roce_mw *mw);
939 	void (*write_cqc)(struct hns_roce_dev *hr_dev,
940 			  struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
941 			  dma_addr_t dma_handle);
942 	int (*set_hem)(struct hns_roce_dev *hr_dev,
943 		       struct hns_roce_hem_table *table, int obj, int step_idx);
944 	int (*clear_hem)(struct hns_roce_dev *hr_dev,
945 			 struct hns_roce_hem_table *table, int obj,
946 			 int step_idx);
947 	int (*query_qp)(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
948 			int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr);
949 	int (*modify_qp)(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
950 			 int attr_mask, enum ib_qp_state cur_state,
951 			 enum ib_qp_state new_state);
952 	int (*destroy_qp)(struct ib_qp *ibqp, struct ib_udata *udata);
953 	int (*qp_flow_control_init)(struct hns_roce_dev *hr_dev,
954 			 struct hns_roce_qp *hr_qp);
955 	int (*post_send)(struct ib_qp *ibqp, const struct ib_send_wr *wr,
956 			 const struct ib_send_wr **bad_wr);
957 	int (*post_recv)(struct ib_qp *qp, const struct ib_recv_wr *recv_wr,
958 			 const struct ib_recv_wr **bad_recv_wr);
959 	int (*req_notify_cq)(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
960 	int (*poll_cq)(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
961 	int (*dereg_mr)(struct hns_roce_dev *hr_dev, struct hns_roce_mr *mr,
962 			struct ib_udata *udata);
963 	void (*destroy_cq)(struct ib_cq *ibcq, struct ib_udata *udata);
964 	int (*modify_cq)(struct ib_cq *cq, u16 cq_count, u16 cq_period);
965 	int (*init_eq)(struct hns_roce_dev *hr_dev);
966 	void (*cleanup_eq)(struct hns_roce_dev *hr_dev);
967 	void (*write_srqc)(struct hns_roce_dev *hr_dev,
968 			   struct hns_roce_srq *srq, u32 pdn, u16 xrcd, u32 cqn,
969 			   void *mb_buf, u64 *mtts_wqe, u64 *mtts_idx,
970 			   dma_addr_t dma_handle_wqe,
971 			   dma_addr_t dma_handle_idx);
972 	int (*modify_srq)(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
973 		       enum ib_srq_attr_mask srq_attr_mask,
974 		       struct ib_udata *udata);
975 	int (*query_srq)(struct ib_srq *ibsrq, struct ib_srq_attr *attr);
976 	int (*post_srq_recv)(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
977 			     const struct ib_recv_wr **bad_wr);
978 	const struct ib_device_ops *hns_roce_dev_ops;
979 	const struct ib_device_ops *hns_roce_dev_srq_ops;
980 };
981 
982 struct hns_roce_dev {
983 	struct ib_device	ib_dev;
984 	struct platform_device  *pdev;
985 	struct pci_dev		*pci_dev;
986 	struct device		*dev;
987 	struct hns_roce_uar     priv_uar;
988 	const char		*irq_names[HNS_ROCE_MAX_IRQ_NUM];
989 	spinlock_t		sm_lock;
990 	spinlock_t		bt_cmd_lock;
991 	bool			active;
992 	bool			is_reset;
993 	bool			dis_db;
994 	unsigned long		reset_cnt;
995 	struct hns_roce_ib_iboe iboe;
996 
997 	struct list_head        pgdir_list;
998 	struct mutex            pgdir_mutex;
999 	int			irq[HNS_ROCE_MAX_IRQ_NUM];
1000 	u8 __iomem		*reg_base;
1001 	struct hns_roce_caps	caps;
1002 	struct xarray		qp_table_xa;
1003 
1004 	unsigned char	dev_addr[HNS_ROCE_MAX_PORTS][ETH_ALEN];
1005 	u64			sys_image_guid;
1006 	u32                     vendor_id;
1007 	u32                     vendor_part_id;
1008 	u32                     hw_rev;
1009 	void __iomem            *priv_addr;
1010 
1011 	struct hns_roce_cmdq	cmd;
1012 	struct hns_roce_bitmap    pd_bitmap;
1013 	struct hns_roce_uar_table uar_table;
1014 	struct hns_roce_mr_table  mr_table;
1015 	struct hns_roce_cq_table  cq_table;
1016 	struct hns_roce_srq_table srq_table;
1017 	struct hns_roce_qp_table  qp_table;
1018 	struct hns_roce_eq_table  eq_table;
1019 	struct hns_roce_hem_table  qpc_timer_table;
1020 	struct hns_roce_hem_table  cqc_timer_table;
1021 
1022 	int			cmd_mod;
1023 	int			loop_idc;
1024 	u32			sdb_offset;
1025 	u32			odb_offset;
1026 	dma_addr_t		tptr_dma_addr;	/* only for hw v1 */
1027 	u32			tptr_size;	/* only for hw v1 */
1028 	const struct hns_roce_hw *hw;
1029 	void			*priv;
1030 	struct workqueue_struct *irq_workq;
1031 	const struct hns_roce_dfx_hw *dfx;
1032 };
1033 
1034 static inline struct hns_roce_dev *to_hr_dev(struct ib_device *ib_dev)
1035 {
1036 	return container_of(ib_dev, struct hns_roce_dev, ib_dev);
1037 }
1038 
1039 static inline struct hns_roce_ucontext
1040 			*to_hr_ucontext(struct ib_ucontext *ibucontext)
1041 {
1042 	return container_of(ibucontext, struct hns_roce_ucontext, ibucontext);
1043 }
1044 
1045 static inline struct hns_roce_pd *to_hr_pd(struct ib_pd *ibpd)
1046 {
1047 	return container_of(ibpd, struct hns_roce_pd, ibpd);
1048 }
1049 
1050 static inline struct hns_roce_ah *to_hr_ah(struct ib_ah *ibah)
1051 {
1052 	return container_of(ibah, struct hns_roce_ah, ibah);
1053 }
1054 
1055 static inline struct hns_roce_mr *to_hr_mr(struct ib_mr *ibmr)
1056 {
1057 	return container_of(ibmr, struct hns_roce_mr, ibmr);
1058 }
1059 
1060 static inline struct hns_roce_mw *to_hr_mw(struct ib_mw *ibmw)
1061 {
1062 	return container_of(ibmw, struct hns_roce_mw, ibmw);
1063 }
1064 
1065 static inline struct hns_roce_qp *to_hr_qp(struct ib_qp *ibqp)
1066 {
1067 	return container_of(ibqp, struct hns_roce_qp, ibqp);
1068 }
1069 
1070 static inline struct hns_roce_cq *to_hr_cq(struct ib_cq *ib_cq)
1071 {
1072 	return container_of(ib_cq, struct hns_roce_cq, ib_cq);
1073 }
1074 
1075 static inline struct hns_roce_srq *to_hr_srq(struct ib_srq *ibsrq)
1076 {
1077 	return container_of(ibsrq, struct hns_roce_srq, ibsrq);
1078 }
1079 
1080 static inline void hns_roce_write64_k(__le32 val[2], void __iomem *dest)
1081 {
1082 	__raw_writeq(*(u64 *) val, dest);
1083 }
1084 
1085 static inline struct hns_roce_qp
1086 	*__hns_roce_qp_lookup(struct hns_roce_dev *hr_dev, u32 qpn)
1087 {
1088 	return xa_load(&hr_dev->qp_table_xa, qpn & (hr_dev->caps.num_qps - 1));
1089 }
1090 
1091 static inline void *hns_roce_buf_offset(struct hns_roce_buf *buf, int offset)
1092 {
1093 	u32 page_size = 1 << buf->page_shift;
1094 
1095 	if (buf->nbufs == 1)
1096 		return (char *)(buf->direct.buf) + offset;
1097 	else
1098 		return (char *)(buf->page_list[offset >> buf->page_shift].buf) +
1099 		       (offset & (page_size - 1));
1100 }
1101 
1102 int hns_roce_init_uar_table(struct hns_roce_dev *dev);
1103 int hns_roce_uar_alloc(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
1104 void hns_roce_uar_free(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
1105 void hns_roce_cleanup_uar_table(struct hns_roce_dev *dev);
1106 
1107 int hns_roce_cmd_init(struct hns_roce_dev *hr_dev);
1108 void hns_roce_cmd_cleanup(struct hns_roce_dev *hr_dev);
1109 void hns_roce_cmd_event(struct hns_roce_dev *hr_dev, u16 token, u8 status,
1110 			u64 out_param);
1111 int hns_roce_cmd_use_events(struct hns_roce_dev *hr_dev);
1112 void hns_roce_cmd_use_polling(struct hns_roce_dev *hr_dev);
1113 
1114 int hns_roce_mtt_init(struct hns_roce_dev *hr_dev, int npages, int page_shift,
1115 		      struct hns_roce_mtt *mtt);
1116 void hns_roce_mtt_cleanup(struct hns_roce_dev *hr_dev,
1117 			  struct hns_roce_mtt *mtt);
1118 int hns_roce_buf_write_mtt(struct hns_roce_dev *hr_dev,
1119 			   struct hns_roce_mtt *mtt, struct hns_roce_buf *buf);
1120 
1121 void hns_roce_mtr_init(struct hns_roce_mtr *mtr, int bt_pg_shift,
1122 		       int buf_pg_shift);
1123 int hns_roce_mtr_attach(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1124 			dma_addr_t **bufs, struct hns_roce_buf_region *regions,
1125 			int region_cnt);
1126 void hns_roce_mtr_cleanup(struct hns_roce_dev *hr_dev,
1127 			  struct hns_roce_mtr *mtr);
1128 
1129 /* hns roce hw need current block and next block addr from mtt */
1130 #define MTT_MIN_COUNT	 2
1131 int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1132 		      int offset, u64 *mtt_buf, int mtt_max, u64 *base_addr);
1133 
1134 int hns_roce_init_pd_table(struct hns_roce_dev *hr_dev);
1135 int hns_roce_init_mr_table(struct hns_roce_dev *hr_dev);
1136 int hns_roce_init_eq_table(struct hns_roce_dev *hr_dev);
1137 int hns_roce_init_cq_table(struct hns_roce_dev *hr_dev);
1138 int hns_roce_init_qp_table(struct hns_roce_dev *hr_dev);
1139 int hns_roce_init_srq_table(struct hns_roce_dev *hr_dev);
1140 
1141 void hns_roce_cleanup_pd_table(struct hns_roce_dev *hr_dev);
1142 void hns_roce_cleanup_mr_table(struct hns_roce_dev *hr_dev);
1143 void hns_roce_cleanup_eq_table(struct hns_roce_dev *hr_dev);
1144 void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev);
1145 void hns_roce_cleanup_qp_table(struct hns_roce_dev *hr_dev);
1146 void hns_roce_cleanup_srq_table(struct hns_roce_dev *hr_dev);
1147 
1148 int hns_roce_bitmap_alloc(struct hns_roce_bitmap *bitmap, unsigned long *obj);
1149 void hns_roce_bitmap_free(struct hns_roce_bitmap *bitmap, unsigned long obj,
1150 			 int rr);
1151 int hns_roce_bitmap_init(struct hns_roce_bitmap *bitmap, u32 num, u32 mask,
1152 			 u32 reserved_bot, u32 resetrved_top);
1153 void hns_roce_bitmap_cleanup(struct hns_roce_bitmap *bitmap);
1154 void hns_roce_cleanup_bitmap(struct hns_roce_dev *hr_dev);
1155 int hns_roce_bitmap_alloc_range(struct hns_roce_bitmap *bitmap, int cnt,
1156 				int align, unsigned long *obj);
1157 void hns_roce_bitmap_free_range(struct hns_roce_bitmap *bitmap,
1158 				unsigned long obj, int cnt,
1159 				int rr);
1160 
1161 int hns_roce_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr,
1162 		       u32 flags, struct ib_udata *udata);
1163 int hns_roce_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1164 void hns_roce_destroy_ah(struct ib_ah *ah, u32 flags);
1165 
1166 int hns_roce_alloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1167 void hns_roce_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1168 
1169 struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc);
1170 struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1171 				   u64 virt_addr, int access_flags,
1172 				   struct ib_udata *udata);
1173 int hns_roce_rereg_user_mr(struct ib_mr *mr, int flags, u64 start, u64 length,
1174 			   u64 virt_addr, int mr_access_flags, struct ib_pd *pd,
1175 			   struct ib_udata *udata);
1176 struct ib_mr *hns_roce_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1177 				u32 max_num_sg, struct ib_udata *udata);
1178 int hns_roce_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1179 		       unsigned int *sg_offset);
1180 int hns_roce_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1181 int hns_roce_hw_destroy_mpt(struct hns_roce_dev *hr_dev,
1182 			    struct hns_roce_cmd_mailbox *mailbox,
1183 			    unsigned long mpt_index);
1184 unsigned long key_to_hw_index(u32 key);
1185 
1186 struct ib_mw *hns_roce_alloc_mw(struct ib_pd *pd, enum ib_mw_type,
1187 				struct ib_udata *udata);
1188 int hns_roce_dealloc_mw(struct ib_mw *ibmw);
1189 
1190 void hns_roce_buf_free(struct hns_roce_dev *hr_dev, u32 size,
1191 		       struct hns_roce_buf *buf);
1192 int hns_roce_buf_alloc(struct hns_roce_dev *hr_dev, u32 size, u32 max_direct,
1193 		       struct hns_roce_buf *buf, u32 page_shift);
1194 
1195 int hns_roce_ib_umem_write_mtt(struct hns_roce_dev *hr_dev,
1196 			       struct hns_roce_mtt *mtt, struct ib_umem *umem);
1197 
1198 void hns_roce_init_buf_region(struct hns_roce_buf_region *region, int hopnum,
1199 			      int offset, int buf_cnt);
1200 int hns_roce_alloc_buf_list(struct hns_roce_buf_region *regions,
1201 			    dma_addr_t **bufs, int count);
1202 void hns_roce_free_buf_list(dma_addr_t **bufs, int count);
1203 
1204 int hns_roce_get_kmem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
1205 			   int buf_cnt, int start, struct hns_roce_buf *buf);
1206 int hns_roce_get_umem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
1207 			   int buf_cnt, int start, struct ib_umem *umem,
1208 			   int page_shift);
1209 
1210 int hns_roce_create_srq(struct ib_srq *srq,
1211 			struct ib_srq_init_attr *srq_init_attr,
1212 			struct ib_udata *udata);
1213 int hns_roce_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
1214 			enum ib_srq_attr_mask srq_attr_mask,
1215 			struct ib_udata *udata);
1216 void hns_roce_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata);
1217 
1218 struct ib_qp *hns_roce_create_qp(struct ib_pd *ib_pd,
1219 				 struct ib_qp_init_attr *init_attr,
1220 				 struct ib_udata *udata);
1221 int hns_roce_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1222 		       int attr_mask, struct ib_udata *udata);
1223 void *get_recv_wqe(struct hns_roce_qp *hr_qp, int n);
1224 void *get_send_wqe(struct hns_roce_qp *hr_qp, int n);
1225 void *get_send_extend_sge(struct hns_roce_qp *hr_qp, int n);
1226 bool hns_roce_wq_overflow(struct hns_roce_wq *hr_wq, int nreq,
1227 			  struct ib_cq *ib_cq);
1228 enum hns_roce_qp_state to_hns_roce_state(enum ib_qp_state state);
1229 void hns_roce_lock_cqs(struct hns_roce_cq *send_cq,
1230 		       struct hns_roce_cq *recv_cq);
1231 void hns_roce_unlock_cqs(struct hns_roce_cq *send_cq,
1232 			 struct hns_roce_cq *recv_cq);
1233 void hns_roce_qp_remove(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1234 void hns_roce_qp_free(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1235 void hns_roce_release_range_qp(struct hns_roce_dev *hr_dev, int base_qpn,
1236 			       int cnt);
1237 __be32 send_ieth(const struct ib_send_wr *wr);
1238 int to_hr_qp_type(int qp_type);
1239 
1240 int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
1241 		       struct ib_udata *udata);
1242 
1243 void hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
1244 void hns_roce_free_cqc(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq);
1245 
1246 int hns_roce_db_map_user(struct hns_roce_ucontext *context,
1247 			 struct ib_udata *udata, unsigned long virt,
1248 			 struct hns_roce_db *db);
1249 void hns_roce_db_unmap_user(struct hns_roce_ucontext *context,
1250 			    struct hns_roce_db *db);
1251 int hns_roce_alloc_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db,
1252 		      int order);
1253 void hns_roce_free_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db);
1254 
1255 void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn);
1256 void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type);
1257 void hns_roce_qp_event(struct hns_roce_dev *hr_dev, u32 qpn, int event_type);
1258 void hns_roce_srq_event(struct hns_roce_dev *hr_dev, u32 srqn, int event_type);
1259 int hns_get_gid_index(struct hns_roce_dev *hr_dev, u8 port, int gid_index);
1260 int hns_roce_init(struct hns_roce_dev *hr_dev);
1261 void hns_roce_exit(struct hns_roce_dev *hr_dev);
1262 
1263 int hns_roce_fill_res_entry(struct sk_buff *msg,
1264 			    struct rdma_restrack_entry *res);
1265 #endif /* _HNS_ROCE_DEVICE_H */
1266