xref: /linux/drivers/interconnect/qcom/sm8350.c (revision 908fc4c2)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
4  * Copyright (c) 2021, Linaro Limited
5  *
6  */
7 
8 #include <linux/interconnect-provider.h>
9 #include <linux/module.h>
10 #include <linux/of_device.h>
11 #include <dt-bindings/interconnect/qcom,sm8350.h>
12 
13 #include "bcm-voter.h"
14 #include "icc-rpmh.h"
15 #include "sm8350.h"
16 
17 DEFINE_QNODE(qhm_qspi, SM8350_MASTER_QSPI_0, 1, 4, SM8350_SLAVE_A1NOC_SNOC);
18 DEFINE_QNODE(qhm_qup0, SM8350_MASTER_QUP_0, 1, 4, SM8350_SLAVE_A2NOC_SNOC);
19 DEFINE_QNODE(qhm_qup1, SM8350_MASTER_QUP_1, 1, 4, SM8350_SLAVE_A1NOC_SNOC);
20 DEFINE_QNODE(qhm_qup2, SM8350_MASTER_QUP_2, 1, 4, SM8350_SLAVE_A2NOC_SNOC);
21 DEFINE_QNODE(qnm_a1noc_cfg, SM8350_MASTER_A1NOC_CFG, 1, 4, SM8350_SLAVE_SERVICE_A1NOC);
22 DEFINE_QNODE(xm_sdc4, SM8350_MASTER_SDCC_4, 1, 8, SM8350_SLAVE_A1NOC_SNOC);
23 DEFINE_QNODE(xm_ufs_mem, SM8350_MASTER_UFS_MEM, 1, 8, SM8350_SLAVE_A1NOC_SNOC);
24 DEFINE_QNODE(xm_usb3_0, SM8350_MASTER_USB3_0, 1, 8, SM8350_SLAVE_A1NOC_SNOC);
25 DEFINE_QNODE(xm_usb3_1, SM8350_MASTER_USB3_1, 1, 8, SM8350_SLAVE_A1NOC_SNOC);
26 DEFINE_QNODE(qhm_qdss_bam, SM8350_MASTER_QDSS_BAM, 1, 4, SM8350_SLAVE_A2NOC_SNOC);
27 DEFINE_QNODE(qnm_a2noc_cfg, SM8350_MASTER_A2NOC_CFG, 1, 4, SM8350_SLAVE_SERVICE_A2NOC);
28 DEFINE_QNODE(qxm_crypto, SM8350_MASTER_CRYPTO, 1, 8, SM8350_SLAVE_A2NOC_SNOC);
29 DEFINE_QNODE(qxm_ipa, SM8350_MASTER_IPA, 1, 8, SM8350_SLAVE_A2NOC_SNOC);
30 DEFINE_QNODE(xm_pcie3_0, SM8350_MASTER_PCIE_0, 1, 8, SM8350_SLAVE_ANOC_PCIE_GEM_NOC);
31 DEFINE_QNODE(xm_pcie3_1, SM8350_MASTER_PCIE_1, 1, 8, SM8350_SLAVE_ANOC_PCIE_GEM_NOC);
32 DEFINE_QNODE(xm_qdss_etr, SM8350_MASTER_QDSS_ETR, 1, 8, SM8350_SLAVE_A2NOC_SNOC);
33 DEFINE_QNODE(xm_sdc2, SM8350_MASTER_SDCC_2, 1, 8, SM8350_SLAVE_A2NOC_SNOC);
34 DEFINE_QNODE(xm_ufs_card, SM8350_MASTER_UFS_CARD, 1, 8, SM8350_SLAVE_A2NOC_SNOC);
35 DEFINE_QNODE(qnm_gemnoc_cnoc, SM8350_MASTER_GEM_NOC_CNOC, 1, 16, SM8350_SLAVE_AHB2PHY_SOUTH, SM8350_SLAVE_AHB2PHY_NORTH, SM8350_SLAVE_AOSS, SM8350_SLAVE_APPSS, SM8350_SLAVE_CAMERA_CFG, SM8350_SLAVE_CLK_CTL, SM8350_SLAVE_CDSP_CFG, SM8350_SLAVE_RBCPR_CX_CFG, SM8350_SLAVE_RBCPR_MMCX_CFG, SM8350_SLAVE_RBCPR_MX_CFG, SM8350_SLAVE_CRYPTO_0_CFG, SM8350_SLAVE_CX_RDPM, SM8350_SLAVE_DCC_CFG, SM8350_SLAVE_DISPLAY_CFG, SM8350_SLAVE_GFX3D_CFG, SM8350_SLAVE_HWKM, SM8350_SLAVE_IMEM_CFG, SM8350_SLAVE_IPA_CFG, SM8350_SLAVE_IPC_ROUTER_CFG, SM8350_SLAVE_LPASS, SM8350_SLAVE_CNOC_MSS, SM8350_SLAVE_MX_RDPM, SM8350_SLAVE_PCIE_0_CFG, SM8350_SLAVE_PCIE_1_CFG, SM8350_SLAVE_PDM, SM8350_SLAVE_PIMEM_CFG, SM8350_SLAVE_PKA_WRAPPER_CFG, SM8350_SLAVE_PMU_WRAPPER_CFG, SM8350_SLAVE_QDSS_CFG, SM8350_SLAVE_QSPI_0, SM8350_SLAVE_QUP_0, SM8350_SLAVE_QUP_1, SM8350_SLAVE_QUP_2, SM8350_SLAVE_SDCC_2, SM8350_SLAVE_SDCC_4, SM8350_SLAVE_SECURITY, SM8350_SLAVE_SPSS_CFG, SM8350_SLAVE_TCSR, SM8350_SLAVE_TLMM, SM8350_SLAVE_UFS_CARD_CFG, SM8350_SLAVE_UFS_MEM_CFG, SM8350_SLAVE_USB3_0, SM8350_SLAVE_USB3_1, SM8350_SLAVE_VENUS_CFG, SM8350_SLAVE_VSENSE_CTRL_CFG, SM8350_SLAVE_A1NOC_CFG, SM8350_SLAVE_A2NOC_CFG, SM8350_SLAVE_DDRSS_CFG, SM8350_SLAVE_CNOC_MNOC_CFG, SM8350_SLAVE_SNOC_CFG, SM8350_SLAVE_BOOT_IMEM, SM8350_SLAVE_IMEM, SM8350_SLAVE_PIMEM, SM8350_SLAVE_SERVICE_CNOC, SM8350_SLAVE_QDSS_STM, SM8350_SLAVE_TCU);
36 DEFINE_QNODE(qnm_gemnoc_pcie, SM8350_MASTER_GEM_NOC_PCIE_SNOC, 1, 8, SM8350_SLAVE_PCIE_0, SM8350_SLAVE_PCIE_1);
37 DEFINE_QNODE(xm_qdss_dap, SM8350_MASTER_QDSS_DAP, 1, 8, SM8350_SLAVE_AHB2PHY_SOUTH, SM8350_SLAVE_AHB2PHY_NORTH, SM8350_SLAVE_AOSS, SM8350_SLAVE_APPSS, SM8350_SLAVE_CAMERA_CFG, SM8350_SLAVE_CLK_CTL, SM8350_SLAVE_CDSP_CFG, SM8350_SLAVE_RBCPR_CX_CFG, SM8350_SLAVE_RBCPR_MMCX_CFG, SM8350_SLAVE_RBCPR_MX_CFG, SM8350_SLAVE_CRYPTO_0_CFG, SM8350_SLAVE_CX_RDPM, SM8350_SLAVE_DCC_CFG, SM8350_SLAVE_DISPLAY_CFG, SM8350_SLAVE_GFX3D_CFG, SM8350_SLAVE_HWKM, SM8350_SLAVE_IMEM_CFG, SM8350_SLAVE_IPA_CFG, SM8350_SLAVE_IPC_ROUTER_CFG, SM8350_SLAVE_LPASS, SM8350_SLAVE_CNOC_MSS, SM8350_SLAVE_MX_RDPM, SM8350_SLAVE_PCIE_0_CFG, SM8350_SLAVE_PCIE_1_CFG, SM8350_SLAVE_PDM, SM8350_SLAVE_PIMEM_CFG, SM8350_SLAVE_PKA_WRAPPER_CFG, SM8350_SLAVE_PMU_WRAPPER_CFG, SM8350_SLAVE_QDSS_CFG, SM8350_SLAVE_QSPI_0, SM8350_SLAVE_QUP_0, SM8350_SLAVE_QUP_1, SM8350_SLAVE_QUP_2, SM8350_SLAVE_SDCC_2, SM8350_SLAVE_SDCC_4, SM8350_SLAVE_SECURITY, SM8350_SLAVE_SPSS_CFG, SM8350_SLAVE_TCSR, SM8350_SLAVE_TLMM, SM8350_SLAVE_UFS_CARD_CFG, SM8350_SLAVE_UFS_MEM_CFG, SM8350_SLAVE_USB3_0, SM8350_SLAVE_USB3_1, SM8350_SLAVE_VENUS_CFG, SM8350_SLAVE_VSENSE_CTRL_CFG, SM8350_SLAVE_A1NOC_CFG, SM8350_SLAVE_A2NOC_CFG, SM8350_SLAVE_DDRSS_CFG, SM8350_SLAVE_CNOC_MNOC_CFG, SM8350_SLAVE_SNOC_CFG, SM8350_SLAVE_BOOT_IMEM, SM8350_SLAVE_IMEM, SM8350_SLAVE_PIMEM, SM8350_SLAVE_SERVICE_CNOC, SM8350_SLAVE_QDSS_STM, SM8350_SLAVE_TCU);
38 DEFINE_QNODE(qnm_cnoc_dc_noc, SM8350_MASTER_CNOC_DC_NOC, 1, 4, SM8350_SLAVE_LLCC_CFG, SM8350_SLAVE_GEM_NOC_CFG);
39 DEFINE_QNODE(alm_gpu_tcu, SM8350_MASTER_GPU_TCU, 1, 8, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC);
40 DEFINE_QNODE(alm_sys_tcu, SM8350_MASTER_SYS_TCU, 1, 8, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC);
41 DEFINE_QNODE(chm_apps, SM8350_MASTER_APPSS_PROC, 2, 32, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC, SM8350_SLAVE_MEM_NOC_PCIE_SNOC);
42 DEFINE_QNODE(qnm_cmpnoc, SM8350_MASTER_COMPUTE_NOC, 2, 32, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC);
43 DEFINE_QNODE(qnm_gemnoc_cfg, SM8350_MASTER_GEM_NOC_CFG, 1, 4, SM8350_SLAVE_MSS_PROC_MS_MPU_CFG, SM8350_SLAVE_MCDMA_MS_MPU_CFG, SM8350_SLAVE_SERVICE_GEM_NOC_1, SM8350_SLAVE_SERVICE_GEM_NOC_2, SM8350_SLAVE_SERVICE_GEM_NOC);
44 DEFINE_QNODE(qnm_gpu, SM8350_MASTER_GFX3D, 2, 32, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC);
45 DEFINE_QNODE(qnm_mnoc_hf, SM8350_MASTER_MNOC_HF_MEM_NOC, 2, 32, SM8350_SLAVE_LLCC);
46 DEFINE_QNODE(qnm_mnoc_sf, SM8350_MASTER_MNOC_SF_MEM_NOC, 2, 32, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC);
47 DEFINE_QNODE(qnm_pcie, SM8350_MASTER_ANOC_PCIE_GEM_NOC, 1, 16, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC);
48 DEFINE_QNODE(qnm_snoc_gc, SM8350_MASTER_SNOC_GC_MEM_NOC, 1, 8, SM8350_SLAVE_LLCC);
49 DEFINE_QNODE(qnm_snoc_sf, SM8350_MASTER_SNOC_SF_MEM_NOC, 1, 16, SM8350_SLAVE_GEM_NOC_CNOC, SM8350_SLAVE_LLCC, SM8350_SLAVE_MEM_NOC_PCIE_SNOC);
50 DEFINE_QNODE(qhm_config_noc, SM8350_MASTER_CNOC_LPASS_AG_NOC, 1, 4, SM8350_SLAVE_LPASS_CORE_CFG, SM8350_SLAVE_LPASS_LPI_CFG, SM8350_SLAVE_LPASS_MPU_CFG, SM8350_SLAVE_LPASS_TOP_CFG, SM8350_SLAVE_SERVICES_LPASS_AML_NOC, SM8350_SLAVE_SERVICE_LPASS_AG_NOC);
51 DEFINE_QNODE(llcc_mc, SM8350_MASTER_LLCC, 4, 4, SM8350_SLAVE_EBI1);
52 DEFINE_QNODE(qnm_camnoc_hf, SM8350_MASTER_CAMNOC_HF, 2, 32, SM8350_SLAVE_MNOC_HF_MEM_NOC);
53 DEFINE_QNODE(qnm_camnoc_icp, SM8350_MASTER_CAMNOC_ICP, 1, 8, SM8350_SLAVE_MNOC_SF_MEM_NOC);
54 DEFINE_QNODE(qnm_camnoc_sf, SM8350_MASTER_CAMNOC_SF, 2, 32, SM8350_SLAVE_MNOC_SF_MEM_NOC);
55 DEFINE_QNODE(qnm_mnoc_cfg, SM8350_MASTER_CNOC_MNOC_CFG, 1, 4, SM8350_SLAVE_SERVICE_MNOC);
56 DEFINE_QNODE(qnm_video0, SM8350_MASTER_VIDEO_P0, 1, 32, SM8350_SLAVE_MNOC_SF_MEM_NOC);
57 DEFINE_QNODE(qnm_video1, SM8350_MASTER_VIDEO_P1, 1, 32, SM8350_SLAVE_MNOC_SF_MEM_NOC);
58 DEFINE_QNODE(qnm_video_cvp, SM8350_MASTER_VIDEO_PROC, 1, 32, SM8350_SLAVE_MNOC_SF_MEM_NOC);
59 DEFINE_QNODE(qxm_mdp0, SM8350_MASTER_MDP0, 1, 32, SM8350_SLAVE_MNOC_HF_MEM_NOC);
60 DEFINE_QNODE(qxm_mdp1, SM8350_MASTER_MDP1, 1, 32, SM8350_SLAVE_MNOC_HF_MEM_NOC);
61 DEFINE_QNODE(qxm_rot, SM8350_MASTER_ROTATOR, 1, 32, SM8350_SLAVE_MNOC_SF_MEM_NOC);
62 DEFINE_QNODE(qhm_nsp_noc_config, SM8350_MASTER_CDSP_NOC_CFG, 1, 4, SM8350_SLAVE_SERVICE_NSP_NOC);
63 DEFINE_QNODE(qxm_nsp, SM8350_MASTER_CDSP_PROC, 2, 32, SM8350_SLAVE_CDSP_MEM_NOC);
64 DEFINE_QNODE(qnm_aggre1_noc, SM8350_MASTER_A1NOC_SNOC, 1, 16, SM8350_SLAVE_SNOC_GEM_NOC_SF);
65 DEFINE_QNODE(qnm_aggre2_noc, SM8350_MASTER_A2NOC_SNOC, 1, 16, SM8350_SLAVE_SNOC_GEM_NOC_SF);
66 DEFINE_QNODE(qnm_snoc_cfg, SM8350_MASTER_SNOC_CFG, 1, 4, SM8350_SLAVE_SERVICE_SNOC);
67 DEFINE_QNODE(qxm_pimem, SM8350_MASTER_PIMEM, 1, 8, SM8350_SLAVE_SNOC_GEM_NOC_GC);
68 DEFINE_QNODE(xm_gic, SM8350_MASTER_GIC, 1, 8, SM8350_SLAVE_SNOC_GEM_NOC_GC);
69 DEFINE_QNODE(qnm_mnoc_hf_disp, SM8350_MASTER_MNOC_HF_MEM_NOC_DISP, 2, 32, SM8350_SLAVE_LLCC_DISP);
70 DEFINE_QNODE(qnm_mnoc_sf_disp, SM8350_MASTER_MNOC_SF_MEM_NOC_DISP, 2, 32, SM8350_SLAVE_LLCC_DISP);
71 DEFINE_QNODE(llcc_mc_disp, SM8350_MASTER_LLCC_DISP, 4, 4, SM8350_SLAVE_EBI1_DISP);
72 DEFINE_QNODE(qxm_mdp0_disp, SM8350_MASTER_MDP0_DISP, 1, 32, SM8350_SLAVE_MNOC_HF_MEM_NOC_DISP);
73 DEFINE_QNODE(qxm_mdp1_disp, SM8350_MASTER_MDP1_DISP, 1, 32, SM8350_SLAVE_MNOC_HF_MEM_NOC_DISP);
74 DEFINE_QNODE(qxm_rot_disp, SM8350_MASTER_ROTATOR_DISP, 1, 32, SM8350_SLAVE_MNOC_SF_MEM_NOC_DISP);
75 DEFINE_QNODE(qns_a1noc_snoc, SM8350_SLAVE_A1NOC_SNOC, 1, 16, SM8350_MASTER_A1NOC_SNOC);
76 DEFINE_QNODE(srvc_aggre1_noc, SM8350_SLAVE_SERVICE_A1NOC, 1, 4);
77 DEFINE_QNODE(qns_a2noc_snoc, SM8350_SLAVE_A2NOC_SNOC, 1, 16, SM8350_MASTER_A2NOC_SNOC);
78 DEFINE_QNODE(qns_pcie_mem_noc, SM8350_SLAVE_ANOC_PCIE_GEM_NOC, 1, 16, SM8350_MASTER_ANOC_PCIE_GEM_NOC);
79 DEFINE_QNODE(srvc_aggre2_noc, SM8350_SLAVE_SERVICE_A2NOC, 1, 4);
80 DEFINE_QNODE(qhs_ahb2phy0, SM8350_SLAVE_AHB2PHY_SOUTH, 1, 4);
81 DEFINE_QNODE(qhs_ahb2phy1, SM8350_SLAVE_AHB2PHY_NORTH, 1, 4);
82 DEFINE_QNODE(qhs_aoss, SM8350_SLAVE_AOSS, 1, 4);
83 DEFINE_QNODE(qhs_apss, SM8350_SLAVE_APPSS, 1, 8);
84 DEFINE_QNODE(qhs_camera_cfg, SM8350_SLAVE_CAMERA_CFG, 1, 4);
85 DEFINE_QNODE(qhs_clk_ctl, SM8350_SLAVE_CLK_CTL, 1, 4);
86 DEFINE_QNODE(qhs_compute_cfg, SM8350_SLAVE_CDSP_CFG, 1, 4);
87 DEFINE_QNODE(qhs_cpr_cx, SM8350_SLAVE_RBCPR_CX_CFG, 1, 4);
88 DEFINE_QNODE(qhs_cpr_mmcx, SM8350_SLAVE_RBCPR_MMCX_CFG, 1, 4);
89 DEFINE_QNODE(qhs_cpr_mx, SM8350_SLAVE_RBCPR_MX_CFG, 1, 4);
90 DEFINE_QNODE(qhs_crypto0_cfg, SM8350_SLAVE_CRYPTO_0_CFG, 1, 4);
91 DEFINE_QNODE(qhs_cx_rdpm, SM8350_SLAVE_CX_RDPM, 1, 4);
92 DEFINE_QNODE(qhs_dcc_cfg, SM8350_SLAVE_DCC_CFG, 1, 4);
93 DEFINE_QNODE(qhs_display_cfg, SM8350_SLAVE_DISPLAY_CFG, 1, 4);
94 DEFINE_QNODE(qhs_gpuss_cfg, SM8350_SLAVE_GFX3D_CFG, 1, 8);
95 DEFINE_QNODE(qhs_hwkm, SM8350_SLAVE_HWKM, 1, 4);
96 DEFINE_QNODE(qhs_imem_cfg, SM8350_SLAVE_IMEM_CFG, 1, 4);
97 DEFINE_QNODE(qhs_ipa, SM8350_SLAVE_IPA_CFG, 1, 4);
98 DEFINE_QNODE(qhs_ipc_router, SM8350_SLAVE_IPC_ROUTER_CFG, 1, 4);
99 DEFINE_QNODE(qhs_lpass_cfg, SM8350_SLAVE_LPASS, 1, 4, SM8350_MASTER_CNOC_LPASS_AG_NOC);
100 DEFINE_QNODE(qhs_mss_cfg, SM8350_SLAVE_CNOC_MSS, 1, 4);
101 DEFINE_QNODE(qhs_mx_rdpm, SM8350_SLAVE_MX_RDPM, 1, 4);
102 DEFINE_QNODE(qhs_pcie0_cfg, SM8350_SLAVE_PCIE_0_CFG, 1, 4);
103 DEFINE_QNODE(qhs_pcie1_cfg, SM8350_SLAVE_PCIE_1_CFG, 1, 4);
104 DEFINE_QNODE(qhs_pdm, SM8350_SLAVE_PDM, 1, 4);
105 DEFINE_QNODE(qhs_pimem_cfg, SM8350_SLAVE_PIMEM_CFG, 1, 4);
106 DEFINE_QNODE(qhs_pka_wrapper_cfg, SM8350_SLAVE_PKA_WRAPPER_CFG, 1, 4);
107 DEFINE_QNODE(qhs_pmu_wrapper_cfg, SM8350_SLAVE_PMU_WRAPPER_CFG, 1, 4);
108 DEFINE_QNODE(qhs_qdss_cfg, SM8350_SLAVE_QDSS_CFG, 1, 4);
109 DEFINE_QNODE(qhs_qspi, SM8350_SLAVE_QSPI_0, 1, 4);
110 DEFINE_QNODE(qhs_qup0, SM8350_SLAVE_QUP_0, 1, 4);
111 DEFINE_QNODE(qhs_qup1, SM8350_SLAVE_QUP_1, 1, 4);
112 DEFINE_QNODE(qhs_qup2, SM8350_SLAVE_QUP_2, 1, 4);
113 DEFINE_QNODE(qhs_sdc2, SM8350_SLAVE_SDCC_2, 1, 4);
114 DEFINE_QNODE(qhs_sdc4, SM8350_SLAVE_SDCC_4, 1, 4);
115 DEFINE_QNODE(qhs_security, SM8350_SLAVE_SECURITY, 1, 4);
116 DEFINE_QNODE(qhs_spss_cfg, SM8350_SLAVE_SPSS_CFG, 1, 4);
117 DEFINE_QNODE(qhs_tcsr, SM8350_SLAVE_TCSR, 1, 4);
118 DEFINE_QNODE(qhs_tlmm, SM8350_SLAVE_TLMM, 1, 4);
119 DEFINE_QNODE(qhs_ufs_card_cfg, SM8350_SLAVE_UFS_CARD_CFG, 1, 4);
120 DEFINE_QNODE(qhs_ufs_mem_cfg, SM8350_SLAVE_UFS_MEM_CFG, 1, 4);
121 DEFINE_QNODE(qhs_usb3_0, SM8350_SLAVE_USB3_0, 1, 4);
122 DEFINE_QNODE(qhs_usb3_1, SM8350_SLAVE_USB3_1, 1, 4);
123 DEFINE_QNODE(qhs_venus_cfg, SM8350_SLAVE_VENUS_CFG, 1, 4);
124 DEFINE_QNODE(qhs_vsense_ctrl_cfg, SM8350_SLAVE_VSENSE_CTRL_CFG, 1, 4);
125 DEFINE_QNODE(qns_a1_noc_cfg, SM8350_SLAVE_A1NOC_CFG, 1, 4);
126 DEFINE_QNODE(qns_a2_noc_cfg, SM8350_SLAVE_A2NOC_CFG, 1, 4);
127 DEFINE_QNODE(qns_ddrss_cfg, SM8350_SLAVE_DDRSS_CFG, 1, 4);
128 DEFINE_QNODE(qns_mnoc_cfg, SM8350_SLAVE_CNOC_MNOC_CFG, 1, 4);
129 DEFINE_QNODE(qns_snoc_cfg, SM8350_SLAVE_SNOC_CFG, 1, 4);
130 DEFINE_QNODE(qxs_boot_imem, SM8350_SLAVE_BOOT_IMEM, 1, 8);
131 DEFINE_QNODE(qxs_imem, SM8350_SLAVE_IMEM, 1, 8);
132 DEFINE_QNODE(qxs_pimem, SM8350_SLAVE_PIMEM, 1, 8);
133 DEFINE_QNODE(srvc_cnoc, SM8350_SLAVE_SERVICE_CNOC, 1, 4);
134 DEFINE_QNODE(xs_pcie_0, SM8350_SLAVE_PCIE_0, 1, 8);
135 DEFINE_QNODE(xs_pcie_1, SM8350_SLAVE_PCIE_1, 1, 8);
136 DEFINE_QNODE(xs_qdss_stm, SM8350_SLAVE_QDSS_STM, 1, 4);
137 DEFINE_QNODE(xs_sys_tcu_cfg, SM8350_SLAVE_TCU, 1, 8);
138 DEFINE_QNODE(qhs_llcc, SM8350_SLAVE_LLCC_CFG, 1, 4);
139 DEFINE_QNODE(qns_gemnoc, SM8350_SLAVE_GEM_NOC_CFG, 1, 4);
140 DEFINE_QNODE(qhs_mdsp_ms_mpu_cfg, SM8350_SLAVE_MSS_PROC_MS_MPU_CFG, 1, 4);
141 DEFINE_QNODE(qhs_modem_ms_mpu_cfg, SM8350_SLAVE_MCDMA_MS_MPU_CFG, 1, 4);
142 DEFINE_QNODE(qns_gem_noc_cnoc, SM8350_SLAVE_GEM_NOC_CNOC, 1, 16, SM8350_MASTER_GEM_NOC_CNOC);
143 DEFINE_QNODE(qns_llcc, SM8350_SLAVE_LLCC, 4, 16, SM8350_MASTER_LLCC);
144 DEFINE_QNODE(qns_pcie, SM8350_SLAVE_MEM_NOC_PCIE_SNOC, 1, 8);
145 DEFINE_QNODE(srvc_even_gemnoc, SM8350_SLAVE_SERVICE_GEM_NOC_1, 1, 4);
146 DEFINE_QNODE(srvc_odd_gemnoc, SM8350_SLAVE_SERVICE_GEM_NOC_2, 1, 4);
147 DEFINE_QNODE(srvc_sys_gemnoc, SM8350_SLAVE_SERVICE_GEM_NOC, 1, 4);
148 DEFINE_QNODE(qhs_lpass_core, SM8350_SLAVE_LPASS_CORE_CFG, 1, 4);
149 DEFINE_QNODE(qhs_lpass_lpi, SM8350_SLAVE_LPASS_LPI_CFG, 1, 4);
150 DEFINE_QNODE(qhs_lpass_mpu, SM8350_SLAVE_LPASS_MPU_CFG, 1, 4);
151 DEFINE_QNODE(qhs_lpass_top, SM8350_SLAVE_LPASS_TOP_CFG, 1, 4);
152 DEFINE_QNODE(srvc_niu_aml_noc, SM8350_SLAVE_SERVICES_LPASS_AML_NOC, 1, 4);
153 DEFINE_QNODE(srvc_niu_lpass_agnoc, SM8350_SLAVE_SERVICE_LPASS_AG_NOC, 1, 4);
154 DEFINE_QNODE(ebi, SM8350_SLAVE_EBI1, 4, 4);
155 DEFINE_QNODE(qns_mem_noc_hf, SM8350_SLAVE_MNOC_HF_MEM_NOC, 2, 32, SM8350_MASTER_MNOC_HF_MEM_NOC);
156 DEFINE_QNODE(qns_mem_noc_sf, SM8350_SLAVE_MNOC_SF_MEM_NOC, 2, 32, SM8350_MASTER_MNOC_SF_MEM_NOC);
157 DEFINE_QNODE(srvc_mnoc, SM8350_SLAVE_SERVICE_MNOC, 1, 4);
158 DEFINE_QNODE(qns_nsp_gemnoc, SM8350_SLAVE_CDSP_MEM_NOC, 2, 32, SM8350_MASTER_COMPUTE_NOC);
159 DEFINE_QNODE(service_nsp_noc, SM8350_SLAVE_SERVICE_NSP_NOC, 1, 4);
160 DEFINE_QNODE(qns_gemnoc_gc, SM8350_SLAVE_SNOC_GEM_NOC_GC, 1, 8, SM8350_MASTER_SNOC_GC_MEM_NOC);
161 DEFINE_QNODE(qns_gemnoc_sf, SM8350_SLAVE_SNOC_GEM_NOC_SF, 1, 16, SM8350_MASTER_SNOC_SF_MEM_NOC);
162 DEFINE_QNODE(srvc_snoc, SM8350_SLAVE_SERVICE_SNOC, 1, 4);
163 DEFINE_QNODE(qns_llcc_disp, SM8350_SLAVE_LLCC_DISP, 4, 16, SM8350_MASTER_LLCC_DISP);
164 DEFINE_QNODE(ebi_disp, SM8350_SLAVE_EBI1_DISP, 4, 4);
165 DEFINE_QNODE(qns_mem_noc_hf_disp, SM8350_SLAVE_MNOC_HF_MEM_NOC_DISP, 2, 32, SM8350_MASTER_MNOC_HF_MEM_NOC_DISP);
166 DEFINE_QNODE(qns_mem_noc_sf_disp, SM8350_SLAVE_MNOC_SF_MEM_NOC_DISP, 2, 32, SM8350_MASTER_MNOC_SF_MEM_NOC_DISP);
167 
168 DEFINE_QBCM(bcm_acv, "ACV", false, &ebi);
169 DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto);
170 DEFINE_QBCM(bcm_cn0, "CN0", true, &qnm_gemnoc_cnoc, &qnm_gemnoc_pcie);
171 DEFINE_QBCM(bcm_cn1, "CN1", false, &xm_qdss_dap, &qhs_ahb2phy0, &qhs_ahb2phy1, &qhs_aoss, &qhs_apss, &qhs_camera_cfg, &qhs_clk_ctl, &qhs_compute_cfg, &qhs_cpr_cx, &qhs_cpr_mmcx, &qhs_cpr_mx, &qhs_crypto0_cfg, &qhs_cx_rdpm, &qhs_dcc_cfg, &qhs_display_cfg, &qhs_gpuss_cfg, &qhs_hwkm, &qhs_imem_cfg, &qhs_ipa, &qhs_ipc_router, &qhs_mss_cfg, &qhs_mx_rdpm, &qhs_pcie0_cfg, &qhs_pcie1_cfg, &qhs_pimem_cfg, &qhs_pka_wrapper_cfg, &qhs_pmu_wrapper_cfg, &qhs_qdss_cfg, &qhs_qup0, &qhs_qup1, &qhs_qup2, &qhs_security, &qhs_spss_cfg, &qhs_tcsr, &qhs_tlmm, &qhs_ufs_card_cfg, &qhs_ufs_mem_cfg, &qhs_usb3_0, &qhs_usb3_1, &qhs_venus_cfg, &qhs_vsense_ctrl_cfg, &qns_a1_noc_cfg, &qns_a2_noc_cfg, &qns_ddrss_cfg, &qns_mnoc_cfg, &qns_snoc_cfg, &srvc_cnoc);
172 DEFINE_QBCM(bcm_cn2, "CN2", false, &qhs_lpass_cfg, &qhs_pdm, &qhs_qspi, &qhs_sdc2, &qhs_sdc4);
173 DEFINE_QBCM(bcm_co0, "CO0", false, &qns_nsp_gemnoc);
174 DEFINE_QBCM(bcm_co3, "CO3", false, &qxm_nsp);
175 DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi);
176 DEFINE_QBCM(bcm_mm0, "MM0", true, &qns_mem_noc_hf);
177 DEFINE_QBCM(bcm_mm1, "MM1", false, &qnm_camnoc_hf, &qxm_mdp0, &qxm_mdp1);
178 DEFINE_QBCM(bcm_mm4, "MM4", false, &qns_mem_noc_sf);
179 DEFINE_QBCM(bcm_mm5, "MM5", false, &qnm_camnoc_icp, &qnm_camnoc_sf, &qnm_video0, &qnm_video1, &qnm_video_cvp, &qxm_rot);
180 DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc);
181 DEFINE_QBCM(bcm_sh2, "SH2", false, &alm_gpu_tcu, &alm_sys_tcu);
182 DEFINE_QBCM(bcm_sh3, "SH3", false, &qnm_cmpnoc);
183 DEFINE_QBCM(bcm_sh4, "SH4", false, &chm_apps);
184 DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_gemnoc_sf);
185 DEFINE_QBCM(bcm_sn2, "SN2", false, &qns_gemnoc_gc);
186 DEFINE_QBCM(bcm_sn3, "SN3", false, &qxs_pimem);
187 DEFINE_QBCM(bcm_sn4, "SN4", false, &xs_qdss_stm);
188 DEFINE_QBCM(bcm_sn5, "SN5", false, &xm_pcie3_0);
189 DEFINE_QBCM(bcm_sn6, "SN6", false, &xm_pcie3_1);
190 DEFINE_QBCM(bcm_sn7, "SN7", false, &qnm_aggre1_noc);
191 DEFINE_QBCM(bcm_sn8, "SN8", false, &qnm_aggre2_noc);
192 DEFINE_QBCM(bcm_sn14, "SN14", false, &qns_pcie_mem_noc);
193 DEFINE_QBCM(bcm_acv_disp, "ACV", false, &ebi_disp);
194 DEFINE_QBCM(bcm_mc0_disp, "MC0", false, &ebi_disp);
195 DEFINE_QBCM(bcm_mm0_disp, "MM0", false, &qns_mem_noc_hf_disp);
196 DEFINE_QBCM(bcm_mm1_disp, "MM1", false, &qxm_mdp0_disp, &qxm_mdp1_disp);
197 DEFINE_QBCM(bcm_mm4_disp, "MM4", false, &qns_mem_noc_sf_disp);
198 DEFINE_QBCM(bcm_mm5_disp, "MM5", false, &qxm_rot_disp);
199 DEFINE_QBCM(bcm_sh0_disp, "SH0", false, &qns_llcc_disp);
200 
201 static struct qcom_icc_bcm * const aggre1_noc_bcms[] = {
202 };
203 
204 static struct qcom_icc_node * const aggre1_noc_nodes[] = {
205 	[MASTER_QSPI_0] = &qhm_qspi,
206 	[MASTER_QUP_1] = &qhm_qup1,
207 	[MASTER_A1NOC_CFG] = &qnm_a1noc_cfg,
208 	[MASTER_SDCC_4] = &xm_sdc4,
209 	[MASTER_UFS_MEM] = &xm_ufs_mem,
210 	[MASTER_USB3_0] = &xm_usb3_0,
211 	[MASTER_USB3_1] = &xm_usb3_1,
212 	[SLAVE_A1NOC_SNOC] = &qns_a1noc_snoc,
213 	[SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc,
214 };
215 
216 static const struct qcom_icc_desc sm8350_aggre1_noc = {
217 	.nodes = aggre1_noc_nodes,
218 	.num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
219 	.bcms = aggre1_noc_bcms,
220 	.num_bcms = ARRAY_SIZE(aggre1_noc_bcms),
221 };
222 
223 static struct qcom_icc_bcm * const aggre2_noc_bcms[] = {
224 	&bcm_ce0,
225 	&bcm_sn5,
226 	&bcm_sn6,
227 	&bcm_sn14,
228 };
229 
230 static struct qcom_icc_node * const aggre2_noc_nodes[] = {
231 	[MASTER_QDSS_BAM] = &qhm_qdss_bam,
232 	[MASTER_QUP_0] = &qhm_qup0,
233 	[MASTER_QUP_2] = &qhm_qup2,
234 	[MASTER_A2NOC_CFG] = &qnm_a2noc_cfg,
235 	[MASTER_CRYPTO] = &qxm_crypto,
236 	[MASTER_IPA] = &qxm_ipa,
237 	[MASTER_PCIE_0] = &xm_pcie3_0,
238 	[MASTER_PCIE_1] = &xm_pcie3_1,
239 	[MASTER_QDSS_ETR] = &xm_qdss_etr,
240 	[MASTER_SDCC_2] = &xm_sdc2,
241 	[MASTER_UFS_CARD] = &xm_ufs_card,
242 	[SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc,
243 	[SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc,
244 	[SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc,
245 };
246 
247 static const struct qcom_icc_desc sm8350_aggre2_noc = {
248 	.nodes = aggre2_noc_nodes,
249 	.num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
250 	.bcms = aggre2_noc_bcms,
251 	.num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
252 };
253 
254 static struct qcom_icc_bcm * const config_noc_bcms[] = {
255 	&bcm_cn0,
256 	&bcm_cn1,
257 	&bcm_cn2,
258 	&bcm_sn3,
259 	&bcm_sn4,
260 };
261 
262 static struct qcom_icc_node * const config_noc_nodes[] = {
263 	[MASTER_GEM_NOC_CNOC] = &qnm_gemnoc_cnoc,
264 	[MASTER_GEM_NOC_PCIE_SNOC] = &qnm_gemnoc_pcie,
265 	[MASTER_QDSS_DAP] = &xm_qdss_dap,
266 	[SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0,
267 	[SLAVE_AHB2PHY_NORTH] = &qhs_ahb2phy1,
268 	[SLAVE_AOSS] = &qhs_aoss,
269 	[SLAVE_APPSS] = &qhs_apss,
270 	[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
271 	[SLAVE_CLK_CTL] = &qhs_clk_ctl,
272 	[SLAVE_CDSP_CFG] = &qhs_compute_cfg,
273 	[SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
274 	[SLAVE_RBCPR_MMCX_CFG] = &qhs_cpr_mmcx,
275 	[SLAVE_RBCPR_MX_CFG] = &qhs_cpr_mx,
276 	[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
277 	[SLAVE_CX_RDPM] = &qhs_cx_rdpm,
278 	[SLAVE_DCC_CFG] = &qhs_dcc_cfg,
279 	[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
280 	[SLAVE_GFX3D_CFG] = &qhs_gpuss_cfg,
281 	[SLAVE_HWKM] = &qhs_hwkm,
282 	[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
283 	[SLAVE_IPA_CFG] = &qhs_ipa,
284 	[SLAVE_IPC_ROUTER_CFG] = &qhs_ipc_router,
285 	[SLAVE_LPASS] = &qhs_lpass_cfg,
286 	[SLAVE_CNOC_MSS] = &qhs_mss_cfg,
287 	[SLAVE_MX_RDPM] = &qhs_mx_rdpm,
288 	[SLAVE_PCIE_0_CFG] = &qhs_pcie0_cfg,
289 	[SLAVE_PCIE_1_CFG] = &qhs_pcie1_cfg,
290 	[SLAVE_PDM] = &qhs_pdm,
291 	[SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
292 	[SLAVE_PKA_WRAPPER_CFG] = &qhs_pka_wrapper_cfg,
293 	[SLAVE_PMU_WRAPPER_CFG] = &qhs_pmu_wrapper_cfg,
294 	[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
295 	[SLAVE_QSPI_0] = &qhs_qspi,
296 	[SLAVE_QUP_0] = &qhs_qup0,
297 	[SLAVE_QUP_1] = &qhs_qup1,
298 	[SLAVE_QUP_2] = &qhs_qup2,
299 	[SLAVE_SDCC_2] = &qhs_sdc2,
300 	[SLAVE_SDCC_4] = &qhs_sdc4,
301 	[SLAVE_SECURITY] = &qhs_security,
302 	[SLAVE_SPSS_CFG] = &qhs_spss_cfg,
303 	[SLAVE_TCSR] = &qhs_tcsr,
304 	[SLAVE_TLMM] = &qhs_tlmm,
305 	[SLAVE_UFS_CARD_CFG] = &qhs_ufs_card_cfg,
306 	[SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
307 	[SLAVE_USB3_0] = &qhs_usb3_0,
308 	[SLAVE_USB3_1] = &qhs_usb3_1,
309 	[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
310 	[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
311 	[SLAVE_A1NOC_CFG] = &qns_a1_noc_cfg,
312 	[SLAVE_A2NOC_CFG] = &qns_a2_noc_cfg,
313 	[SLAVE_DDRSS_CFG] = &qns_ddrss_cfg,
314 	[SLAVE_CNOC_MNOC_CFG] = &qns_mnoc_cfg,
315 	[SLAVE_SNOC_CFG] = &qns_snoc_cfg,
316 	[SLAVE_BOOT_IMEM] = &qxs_boot_imem,
317 	[SLAVE_IMEM] = &qxs_imem,
318 	[SLAVE_PIMEM] = &qxs_pimem,
319 	[SLAVE_SERVICE_CNOC] = &srvc_cnoc,
320 	[SLAVE_PCIE_0] = &xs_pcie_0,
321 	[SLAVE_PCIE_1] = &xs_pcie_1,
322 	[SLAVE_QDSS_STM] = &xs_qdss_stm,
323 	[SLAVE_TCU] = &xs_sys_tcu_cfg,
324 };
325 
326 static const struct qcom_icc_desc sm8350_config_noc = {
327 	.nodes = config_noc_nodes,
328 	.num_nodes = ARRAY_SIZE(config_noc_nodes),
329 	.bcms = config_noc_bcms,
330 	.num_bcms = ARRAY_SIZE(config_noc_bcms),
331 };
332 
333 static struct qcom_icc_bcm * const dc_noc_bcms[] = {
334 };
335 
336 static struct qcom_icc_node * const dc_noc_nodes[] = {
337 	[MASTER_CNOC_DC_NOC] = &qnm_cnoc_dc_noc,
338 	[SLAVE_LLCC_CFG] = &qhs_llcc,
339 	[SLAVE_GEM_NOC_CFG] = &qns_gemnoc,
340 };
341 
342 static const struct qcom_icc_desc sm8350_dc_noc = {
343 	.nodes = dc_noc_nodes,
344 	.num_nodes = ARRAY_SIZE(dc_noc_nodes),
345 	.bcms = dc_noc_bcms,
346 	.num_bcms = ARRAY_SIZE(dc_noc_bcms),
347 };
348 
349 static struct qcom_icc_bcm * const gem_noc_bcms[] = {
350 	&bcm_sh0,
351 	&bcm_sh2,
352 	&bcm_sh3,
353 	&bcm_sh4,
354 	&bcm_sh0_disp,
355 };
356 
357 static struct qcom_icc_node * const gem_noc_nodes[] = {
358 	[MASTER_GPU_TCU] = &alm_gpu_tcu,
359 	[MASTER_SYS_TCU] = &alm_sys_tcu,
360 	[MASTER_APPSS_PROC] = &chm_apps,
361 	[MASTER_COMPUTE_NOC] = &qnm_cmpnoc,
362 	[MASTER_GEM_NOC_CFG] = &qnm_gemnoc_cfg,
363 	[MASTER_GFX3D] = &qnm_gpu,
364 	[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
365 	[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
366 	[MASTER_ANOC_PCIE_GEM_NOC] = &qnm_pcie,
367 	[MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
368 	[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
369 	[SLAVE_MSS_PROC_MS_MPU_CFG] = &qhs_mdsp_ms_mpu_cfg,
370 	[SLAVE_MCDMA_MS_MPU_CFG] = &qhs_modem_ms_mpu_cfg,
371 	[SLAVE_GEM_NOC_CNOC] = &qns_gem_noc_cnoc,
372 	[SLAVE_LLCC] = &qns_llcc,
373 	[SLAVE_MEM_NOC_PCIE_SNOC] = &qns_pcie,
374 	[SLAVE_SERVICE_GEM_NOC_1] = &srvc_even_gemnoc,
375 	[SLAVE_SERVICE_GEM_NOC_2] = &srvc_odd_gemnoc,
376 	[SLAVE_SERVICE_GEM_NOC] = &srvc_sys_gemnoc,
377 	[MASTER_MNOC_HF_MEM_NOC_DISP] = &qnm_mnoc_hf_disp,
378 	[MASTER_MNOC_SF_MEM_NOC_DISP] = &qnm_mnoc_sf_disp,
379 	[SLAVE_LLCC_DISP] = &qns_llcc_disp,
380 };
381 
382 static const struct qcom_icc_desc sm8350_gem_noc = {
383 	.nodes = gem_noc_nodes,
384 	.num_nodes = ARRAY_SIZE(gem_noc_nodes),
385 	.bcms = gem_noc_bcms,
386 	.num_bcms = ARRAY_SIZE(gem_noc_bcms),
387 };
388 
389 static struct qcom_icc_bcm * const lpass_ag_noc_bcms[] = {
390 };
391 
392 static struct qcom_icc_node * const lpass_ag_noc_nodes[] = {
393 	[MASTER_CNOC_LPASS_AG_NOC] = &qhm_config_noc,
394 	[SLAVE_LPASS_CORE_CFG] = &qhs_lpass_core,
395 	[SLAVE_LPASS_LPI_CFG] = &qhs_lpass_lpi,
396 	[SLAVE_LPASS_MPU_CFG] = &qhs_lpass_mpu,
397 	[SLAVE_LPASS_TOP_CFG] = &qhs_lpass_top,
398 	[SLAVE_SERVICES_LPASS_AML_NOC] = &srvc_niu_aml_noc,
399 	[SLAVE_SERVICE_LPASS_AG_NOC] = &srvc_niu_lpass_agnoc,
400 };
401 
402 static const struct qcom_icc_desc sm8350_lpass_ag_noc = {
403 	.nodes = lpass_ag_noc_nodes,
404 	.num_nodes = ARRAY_SIZE(lpass_ag_noc_nodes),
405 	.bcms = lpass_ag_noc_bcms,
406 	.num_bcms = ARRAY_SIZE(lpass_ag_noc_bcms),
407 };
408 
409 static struct qcom_icc_bcm * const mc_virt_bcms[] = {
410 	&bcm_acv,
411 	&bcm_mc0,
412 	&bcm_acv_disp,
413 	&bcm_mc0_disp,
414 };
415 
416 static struct qcom_icc_node * const mc_virt_nodes[] = {
417 	[MASTER_LLCC] = &llcc_mc,
418 	[SLAVE_EBI1] = &ebi,
419 	[MASTER_LLCC_DISP] = &llcc_mc_disp,
420 	[SLAVE_EBI1_DISP] = &ebi_disp,
421 };
422 
423 static const struct qcom_icc_desc sm8350_mc_virt = {
424 	.nodes = mc_virt_nodes,
425 	.num_nodes = ARRAY_SIZE(mc_virt_nodes),
426 	.bcms = mc_virt_bcms,
427 	.num_bcms = ARRAY_SIZE(mc_virt_bcms),
428 };
429 
430 static struct qcom_icc_bcm * const mmss_noc_bcms[] = {
431 	&bcm_mm0,
432 	&bcm_mm1,
433 	&bcm_mm4,
434 	&bcm_mm5,
435 	&bcm_mm0_disp,
436 	&bcm_mm1_disp,
437 	&bcm_mm4_disp,
438 	&bcm_mm5_disp,
439 };
440 
441 static struct qcom_icc_node * const mmss_noc_nodes[] = {
442 	[MASTER_CAMNOC_HF] = &qnm_camnoc_hf,
443 	[MASTER_CAMNOC_ICP] = &qnm_camnoc_icp,
444 	[MASTER_CAMNOC_SF] = &qnm_camnoc_sf,
445 	[MASTER_CNOC_MNOC_CFG] = &qnm_mnoc_cfg,
446 	[MASTER_VIDEO_P0] = &qnm_video0,
447 	[MASTER_VIDEO_P1] = &qnm_video1,
448 	[MASTER_VIDEO_PROC] = &qnm_video_cvp,
449 	[MASTER_MDP0] = &qxm_mdp0,
450 	[MASTER_MDP1] = &qxm_mdp1,
451 	[MASTER_ROTATOR] = &qxm_rot,
452 	[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
453 	[SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf,
454 	[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
455 	[MASTER_MDP0_DISP] = &qxm_mdp0_disp,
456 	[MASTER_MDP1_DISP] = &qxm_mdp1_disp,
457 	[MASTER_ROTATOR_DISP] = &qxm_rot_disp,
458 	[SLAVE_MNOC_HF_MEM_NOC_DISP] = &qns_mem_noc_hf_disp,
459 	[SLAVE_MNOC_SF_MEM_NOC_DISP] = &qns_mem_noc_sf_disp,
460 };
461 
462 static const struct qcom_icc_desc sm8350_mmss_noc = {
463 	.nodes = mmss_noc_nodes,
464 	.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
465 	.bcms = mmss_noc_bcms,
466 	.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
467 };
468 
469 static struct qcom_icc_bcm * const nsp_noc_bcms[] = {
470 	&bcm_co0,
471 	&bcm_co3,
472 };
473 
474 static struct qcom_icc_node * const nsp_noc_nodes[] = {
475 	[MASTER_CDSP_NOC_CFG] = &qhm_nsp_noc_config,
476 	[MASTER_CDSP_PROC] = &qxm_nsp,
477 	[SLAVE_CDSP_MEM_NOC] = &qns_nsp_gemnoc,
478 	[SLAVE_SERVICE_NSP_NOC] = &service_nsp_noc,
479 };
480 
481 static const struct qcom_icc_desc sm8350_compute_noc = {
482 	.nodes = nsp_noc_nodes,
483 	.num_nodes = ARRAY_SIZE(nsp_noc_nodes),
484 	.bcms = nsp_noc_bcms,
485 	.num_bcms = ARRAY_SIZE(nsp_noc_bcms),
486 };
487 
488 static struct qcom_icc_bcm * const system_noc_bcms[] = {
489 	&bcm_sn0,
490 	&bcm_sn2,
491 	&bcm_sn7,
492 	&bcm_sn8,
493 };
494 
495 static struct qcom_icc_node * const system_noc_nodes[] = {
496 	[MASTER_A1NOC_SNOC] = &qnm_aggre1_noc,
497 	[MASTER_A2NOC_SNOC] = &qnm_aggre2_noc,
498 	[MASTER_SNOC_CFG] = &qnm_snoc_cfg,
499 	[MASTER_PIMEM] = &qxm_pimem,
500 	[MASTER_GIC] = &xm_gic,
501 	[SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc,
502 	[SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
503 	[SLAVE_SERVICE_SNOC] = &srvc_snoc,
504 };
505 
506 static const struct qcom_icc_desc sm8350_system_noc = {
507 	.nodes = system_noc_nodes,
508 	.num_nodes = ARRAY_SIZE(system_noc_nodes),
509 	.bcms = system_noc_bcms,
510 	.num_bcms = ARRAY_SIZE(system_noc_bcms),
511 };
512 
513 static const struct of_device_id qnoc_of_match[] = {
514 	{ .compatible = "qcom,sm8350-aggre1-noc", .data = &sm8350_aggre1_noc},
515 	{ .compatible = "qcom,sm8350-aggre2-noc", .data = &sm8350_aggre2_noc},
516 	{ .compatible = "qcom,sm8350-config-noc", .data = &sm8350_config_noc},
517 	{ .compatible = "qcom,sm8350-dc-noc", .data = &sm8350_dc_noc},
518 	{ .compatible = "qcom,sm8350-gem-noc", .data = &sm8350_gem_noc},
519 	{ .compatible = "qcom,sm8350-lpass-ag-noc", .data = &sm8350_lpass_ag_noc},
520 	{ .compatible = "qcom,sm8350-mc-virt", .data = &sm8350_mc_virt},
521 	{ .compatible = "qcom,sm8350-mmss-noc", .data = &sm8350_mmss_noc},
522 	{ .compatible = "qcom,sm8350-compute-noc", .data = &sm8350_compute_noc},
523 	{ .compatible = "qcom,sm8350-system-noc", .data = &sm8350_system_noc},
524 	{ }
525 };
526 MODULE_DEVICE_TABLE(of, qnoc_of_match);
527 
528 static struct platform_driver qnoc_driver = {
529 	.probe = qcom_icc_rpmh_probe,
530 	.remove = qcom_icc_rpmh_remove,
531 	.driver = {
532 		.name = "qnoc-sm8350",
533 		.of_match_table = qnoc_of_match,
534 	},
535 };
536 module_platform_driver(qnoc_driver);
537 
538 MODULE_DESCRIPTION("SM8350 NoC driver");
539 MODULE_LICENSE("GPL v2");
540