19b18ef7cSMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0+
29b18ef7cSMauro Carvalho Chehab /*
39b18ef7cSMauro Carvalho Chehab  * NVIDIA Tegra Video decoder driver
49b18ef7cSMauro Carvalho Chehab  *
59b18ef7cSMauro Carvalho Chehab  * Copyright (C) 2016-2022 Dmitry Osipenko <digetx@gmail.com>
69b18ef7cSMauro Carvalho Chehab  *
79b18ef7cSMauro Carvalho Chehab  */
89b18ef7cSMauro Carvalho Chehab 
99b18ef7cSMauro Carvalho Chehab #include <linux/iopoll.h>
109b18ef7cSMauro Carvalho Chehab #include <linux/pm_runtime.h>
119b18ef7cSMauro Carvalho Chehab #include <linux/reset.h>
129b18ef7cSMauro Carvalho Chehab #include <linux/slab.h>
139b18ef7cSMauro Carvalho Chehab 
149b18ef7cSMauro Carvalho Chehab #include <media/v4l2-h264.h>
159b18ef7cSMauro Carvalho Chehab 
169b18ef7cSMauro Carvalho Chehab #include "trace.h"
179b18ef7cSMauro Carvalho Chehab #include "vde.h"
189b18ef7cSMauro Carvalho Chehab 
199b18ef7cSMauro Carvalho Chehab #define FLAG_B_FRAME		0x1
209b18ef7cSMauro Carvalho Chehab #define FLAG_REFERENCE		0x2
219b18ef7cSMauro Carvalho Chehab 
229b18ef7cSMauro Carvalho Chehab struct tegra_vde_h264_frame {
239b18ef7cSMauro Carvalho Chehab 	unsigned int frame_num;
249b18ef7cSMauro Carvalho Chehab 	unsigned int flags;
259b18ef7cSMauro Carvalho Chehab };
269b18ef7cSMauro Carvalho Chehab 
279b18ef7cSMauro Carvalho Chehab struct tegra_vde_h264_decoder_ctx {
289b18ef7cSMauro Carvalho Chehab 	unsigned int dpb_frames_nb;
299b18ef7cSMauro Carvalho Chehab 	unsigned int dpb_ref_frames_with_earlier_poc_nb;
309b18ef7cSMauro Carvalho Chehab 	unsigned int baseline_profile;
319b18ef7cSMauro Carvalho Chehab 	unsigned int level_idc;
329b18ef7cSMauro Carvalho Chehab 	unsigned int log2_max_pic_order_cnt_lsb;
339b18ef7cSMauro Carvalho Chehab 	unsigned int log2_max_frame_num;
349b18ef7cSMauro Carvalho Chehab 	unsigned int pic_order_cnt_type;
359b18ef7cSMauro Carvalho Chehab 	unsigned int direct_8x8_inference_flag;
369b18ef7cSMauro Carvalho Chehab 	unsigned int pic_width_in_mbs;
379b18ef7cSMauro Carvalho Chehab 	unsigned int pic_height_in_mbs;
389b18ef7cSMauro Carvalho Chehab 	unsigned int pic_init_qp;
399b18ef7cSMauro Carvalho Chehab 	unsigned int deblocking_filter_control_present_flag;
409b18ef7cSMauro Carvalho Chehab 	unsigned int constrained_intra_pred_flag;
419b18ef7cSMauro Carvalho Chehab 	unsigned int chroma_qp_index_offset;
429b18ef7cSMauro Carvalho Chehab 	unsigned int pic_order_present_flag;
439b18ef7cSMauro Carvalho Chehab 	unsigned int num_ref_idx_l0_active_minus1;
449b18ef7cSMauro Carvalho Chehab 	unsigned int num_ref_idx_l1_active_minus1;
459b18ef7cSMauro Carvalho Chehab };
469b18ef7cSMauro Carvalho Chehab 
479b18ef7cSMauro Carvalho Chehab struct h264_reflists {
482e2c3d6cSNicolas Dufresne 	struct v4l2_h264_reference p[V4L2_H264_NUM_DPB_ENTRIES];
492e2c3d6cSNicolas Dufresne 	struct v4l2_h264_reference b0[V4L2_H264_NUM_DPB_ENTRIES];
502e2c3d6cSNicolas Dufresne 	struct v4l2_h264_reference b1[V4L2_H264_NUM_DPB_ENTRIES];
519b18ef7cSMauro Carvalho Chehab };
529b18ef7cSMauro Carvalho Chehab 
tegra_vde_wait_mbe(struct tegra_vde * vde)539b18ef7cSMauro Carvalho Chehab static int tegra_vde_wait_mbe(struct tegra_vde *vde)
549b18ef7cSMauro Carvalho Chehab {
559b18ef7cSMauro Carvalho Chehab 	u32 tmp;
569b18ef7cSMauro Carvalho Chehab 
579b18ef7cSMauro Carvalho Chehab 	return readl_relaxed_poll_timeout(vde->mbe + 0x8C, tmp,
589b18ef7cSMauro Carvalho Chehab 					  tmp >= 0x10, 1, 100);
599b18ef7cSMauro Carvalho Chehab }
609b18ef7cSMauro Carvalho Chehab 
tegra_vde_setup_mbe_frame_idx(struct tegra_vde * vde,unsigned int refs_nb,bool setup_refs)619b18ef7cSMauro Carvalho Chehab static int tegra_vde_setup_mbe_frame_idx(struct tegra_vde *vde,
629b18ef7cSMauro Carvalho Chehab 					 unsigned int refs_nb,
639b18ef7cSMauro Carvalho Chehab 					 bool setup_refs)
649b18ef7cSMauro Carvalho Chehab {
659b18ef7cSMauro Carvalho Chehab 	u32 value, frame_idx_enb_mask = 0;
669b18ef7cSMauro Carvalho Chehab 	unsigned int frame_idx;
679b18ef7cSMauro Carvalho Chehab 	unsigned int idx;
689b18ef7cSMauro Carvalho Chehab 	int err;
699b18ef7cSMauro Carvalho Chehab 
709b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0xD0000000 | (0 << 23), vde->mbe, 0x80);
719b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0xD0200000 | (0 << 23), vde->mbe, 0x80);
729b18ef7cSMauro Carvalho Chehab 
739b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_wait_mbe(vde);
749b18ef7cSMauro Carvalho Chehab 	if (err)
759b18ef7cSMauro Carvalho Chehab 		return err;
769b18ef7cSMauro Carvalho Chehab 
779b18ef7cSMauro Carvalho Chehab 	if (!setup_refs)
789b18ef7cSMauro Carvalho Chehab 		return 0;
799b18ef7cSMauro Carvalho Chehab 
809b18ef7cSMauro Carvalho Chehab 	for (idx = 0, frame_idx = 1; idx < refs_nb; idx++, frame_idx++) {
819b18ef7cSMauro Carvalho Chehab 		tegra_vde_writel(vde, 0xD0000000 | (frame_idx << 23),
829b18ef7cSMauro Carvalho Chehab 				 vde->mbe, 0x80);
839b18ef7cSMauro Carvalho Chehab 		tegra_vde_writel(vde, 0xD0200000 | (frame_idx << 23),
849b18ef7cSMauro Carvalho Chehab 				 vde->mbe, 0x80);
859b18ef7cSMauro Carvalho Chehab 
869b18ef7cSMauro Carvalho Chehab 		frame_idx_enb_mask |= frame_idx << (6 * (idx % 4));
879b18ef7cSMauro Carvalho Chehab 
889b18ef7cSMauro Carvalho Chehab 		if (idx % 4 == 3 || idx == refs_nb - 1) {
899b18ef7cSMauro Carvalho Chehab 			value = 0xC0000000;
909b18ef7cSMauro Carvalho Chehab 			value |= (idx >> 2) << 24;
919b18ef7cSMauro Carvalho Chehab 			value |= frame_idx_enb_mask;
929b18ef7cSMauro Carvalho Chehab 
939b18ef7cSMauro Carvalho Chehab 			tegra_vde_writel(vde, value, vde->mbe, 0x80);
949b18ef7cSMauro Carvalho Chehab 
959b18ef7cSMauro Carvalho Chehab 			err = tegra_vde_wait_mbe(vde);
969b18ef7cSMauro Carvalho Chehab 			if (err)
979b18ef7cSMauro Carvalho Chehab 				return err;
989b18ef7cSMauro Carvalho Chehab 
999b18ef7cSMauro Carvalho Chehab 			frame_idx_enb_mask = 0;
1009b18ef7cSMauro Carvalho Chehab 		}
1019b18ef7cSMauro Carvalho Chehab 	}
1029b18ef7cSMauro Carvalho Chehab 
1039b18ef7cSMauro Carvalho Chehab 	return 0;
1049b18ef7cSMauro Carvalho Chehab }
1059b18ef7cSMauro Carvalho Chehab 
tegra_vde_mbe_set_0xa_reg(struct tegra_vde * vde,int reg,u32 val)1069b18ef7cSMauro Carvalho Chehab static void tegra_vde_mbe_set_0xa_reg(struct tegra_vde *vde, int reg, u32 val)
1079b18ef7cSMauro Carvalho Chehab {
1089b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0xA0000000 | (reg << 24) | (val & 0xFFFF),
1099b18ef7cSMauro Carvalho Chehab 			 vde->mbe, 0x80);
1109b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0xA0000000 | ((reg + 1) << 24) | (val >> 16),
1119b18ef7cSMauro Carvalho Chehab 			 vde->mbe, 0x80);
1129b18ef7cSMauro Carvalho Chehab }
1139b18ef7cSMauro Carvalho Chehab 
tegra_vde_wait_bsev(struct tegra_vde * vde,bool wait_dma)1149b18ef7cSMauro Carvalho Chehab static int tegra_vde_wait_bsev(struct tegra_vde *vde, bool wait_dma)
1159b18ef7cSMauro Carvalho Chehab {
1169b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
1179b18ef7cSMauro Carvalho Chehab 	u32 value;
1189b18ef7cSMauro Carvalho Chehab 	int err;
1199b18ef7cSMauro Carvalho Chehab 
1209b18ef7cSMauro Carvalho Chehab 	err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value,
1219b18ef7cSMauro Carvalho Chehab 					 !(value & BIT(2)), 1, 100);
1229b18ef7cSMauro Carvalho Chehab 	if (err) {
1239b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "BSEV unknown bit timeout\n");
1249b18ef7cSMauro Carvalho Chehab 		return err;
1259b18ef7cSMauro Carvalho Chehab 	}
1269b18ef7cSMauro Carvalho Chehab 
1279b18ef7cSMauro Carvalho Chehab 	err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value,
1289b18ef7cSMauro Carvalho Chehab 					 (value & BSE_ICMDQUE_EMPTY), 1, 100);
1299b18ef7cSMauro Carvalho Chehab 	if (err) {
1309b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "BSEV ICMDQUE flush timeout\n");
1319b18ef7cSMauro Carvalho Chehab 		return err;
1329b18ef7cSMauro Carvalho Chehab 	}
1339b18ef7cSMauro Carvalho Chehab 
1349b18ef7cSMauro Carvalho Chehab 	if (!wait_dma)
1359b18ef7cSMauro Carvalho Chehab 		return 0;
1369b18ef7cSMauro Carvalho Chehab 
1379b18ef7cSMauro Carvalho Chehab 	err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value,
1389b18ef7cSMauro Carvalho Chehab 					 !(value & BSE_DMA_BUSY), 1, 1000);
1399b18ef7cSMauro Carvalho Chehab 	if (err) {
1409b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "BSEV DMA timeout\n");
1419b18ef7cSMauro Carvalho Chehab 		return err;
1429b18ef7cSMauro Carvalho Chehab 	}
1439b18ef7cSMauro Carvalho Chehab 
1449b18ef7cSMauro Carvalho Chehab 	return 0;
1459b18ef7cSMauro Carvalho Chehab }
1469b18ef7cSMauro Carvalho Chehab 
tegra_vde_push_to_bsev_icmdqueue(struct tegra_vde * vde,u32 value,bool wait_dma)1479b18ef7cSMauro Carvalho Chehab static int tegra_vde_push_to_bsev_icmdqueue(struct tegra_vde *vde,
1489b18ef7cSMauro Carvalho Chehab 					    u32 value, bool wait_dma)
1499b18ef7cSMauro Carvalho Chehab {
1509b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->bsev, ICMDQUE_WR);
1519b18ef7cSMauro Carvalho Chehab 
1529b18ef7cSMauro Carvalho Chehab 	return tegra_vde_wait_bsev(vde, wait_dma);
1539b18ef7cSMauro Carvalho Chehab }
1549b18ef7cSMauro Carvalho Chehab 
tegra_vde_setup_frameid(struct tegra_vde * vde,struct tegra_video_frame * frame,unsigned int frameid,u32 mbs_width,u32 mbs_height)1559b18ef7cSMauro Carvalho Chehab static void tegra_vde_setup_frameid(struct tegra_vde *vde,
1569b18ef7cSMauro Carvalho Chehab 				    struct tegra_video_frame *frame,
1579b18ef7cSMauro Carvalho Chehab 				    unsigned int frameid,
1589b18ef7cSMauro Carvalho Chehab 				    u32 mbs_width, u32 mbs_height)
1599b18ef7cSMauro Carvalho Chehab {
1609b18ef7cSMauro Carvalho Chehab 	u32 y_addr  = frame ? frame->y_addr  : 0x6CDEAD00;
1619b18ef7cSMauro Carvalho Chehab 	u32 cb_addr = frame ? frame->cb_addr : 0x6CDEAD00;
1629b18ef7cSMauro Carvalho Chehab 	u32 cr_addr = frame ? frame->cr_addr : 0x6CDEAD00;
1639b18ef7cSMauro Carvalho Chehab 	u32 value1 = frame ? ((frame->luma_atoms_pitch << 16) | mbs_height) : 0;
1649b18ef7cSMauro Carvalho Chehab 	u32 value2 = frame ? ((frame->chroma_atoms_pitch << 6) | 1) : 0;
1659b18ef7cSMauro Carvalho Chehab 
1669b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, y_addr  >> 8, vde->frameid, 0x000 + frameid * 4);
1679b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, cb_addr >> 8, vde->frameid, 0x100 + frameid * 4);
1689b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, cr_addr >> 8, vde->frameid, 0x180 + frameid * 4);
1699b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value1,       vde->frameid, 0x080 + frameid * 4);
1709b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value2,       vde->frameid, 0x280 + frameid * 4);
1719b18ef7cSMauro Carvalho Chehab }
1729b18ef7cSMauro Carvalho Chehab 
tegra_setup_frameidx(struct tegra_vde * vde,struct tegra_video_frame * frames,unsigned int frames_nb,u32 mbs_width,u32 mbs_height)1739b18ef7cSMauro Carvalho Chehab static void tegra_setup_frameidx(struct tegra_vde *vde,
1749b18ef7cSMauro Carvalho Chehab 				 struct tegra_video_frame *frames,
1759b18ef7cSMauro Carvalho Chehab 				 unsigned int frames_nb,
1769b18ef7cSMauro Carvalho Chehab 				 u32 mbs_width, u32 mbs_height)
1779b18ef7cSMauro Carvalho Chehab {
1789b18ef7cSMauro Carvalho Chehab 	unsigned int idx;
1799b18ef7cSMauro Carvalho Chehab 
1809b18ef7cSMauro Carvalho Chehab 	for (idx = 0; idx < frames_nb; idx++)
1819b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_frameid(vde, &frames[idx], idx,
1829b18ef7cSMauro Carvalho Chehab 					mbs_width, mbs_height);
1839b18ef7cSMauro Carvalho Chehab 
1849b18ef7cSMauro Carvalho Chehab 	for (; idx < 17; idx++)
1859b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_frameid(vde, NULL, idx, 0, 0);
1869b18ef7cSMauro Carvalho Chehab }
1879b18ef7cSMauro Carvalho Chehab 
tegra_vde_setup_iram_entry(struct tegra_vde * vde,unsigned int table,unsigned int row,u32 value1,u32 value2)1889b18ef7cSMauro Carvalho Chehab static void tegra_vde_setup_iram_entry(struct tegra_vde *vde,
1899b18ef7cSMauro Carvalho Chehab 				       unsigned int table,
1909b18ef7cSMauro Carvalho Chehab 				       unsigned int row,
1919b18ef7cSMauro Carvalho Chehab 				       u32 value1, u32 value2)
1929b18ef7cSMauro Carvalho Chehab {
1939b18ef7cSMauro Carvalho Chehab 	u32 *iram_tables = vde->iram;
1949b18ef7cSMauro Carvalho Chehab 
1959b18ef7cSMauro Carvalho Chehab 	trace_vde_setup_iram_entry(table, row, value1, value2);
1969b18ef7cSMauro Carvalho Chehab 
1979b18ef7cSMauro Carvalho Chehab 	iram_tables[0x20 * table + row * 2 + 0] = value1;
1989b18ef7cSMauro Carvalho Chehab 	iram_tables[0x20 * table + row * 2 + 1] = value2;
1999b18ef7cSMauro Carvalho Chehab }
2009b18ef7cSMauro Carvalho Chehab 
tegra_vde_setup_iram_tables(struct tegra_vde * vde,struct tegra_video_frame * dpb_frames,unsigned int ref_frames_nb,unsigned int with_earlier_poc_nb)2019b18ef7cSMauro Carvalho Chehab static void tegra_vde_setup_iram_tables(struct tegra_vde *vde,
2029b18ef7cSMauro Carvalho Chehab 					struct tegra_video_frame *dpb_frames,
2039b18ef7cSMauro Carvalho Chehab 					unsigned int ref_frames_nb,
2049b18ef7cSMauro Carvalho Chehab 					unsigned int with_earlier_poc_nb)
2059b18ef7cSMauro Carvalho Chehab {
2069b18ef7cSMauro Carvalho Chehab 	struct tegra_video_frame *frame;
2079b18ef7cSMauro Carvalho Chehab 	int with_later_poc_nb;
2089b18ef7cSMauro Carvalho Chehab 	u32 value, aux_addr;
2099b18ef7cSMauro Carvalho Chehab 	unsigned int i, k;
2109b18ef7cSMauro Carvalho Chehab 
2119b18ef7cSMauro Carvalho Chehab 	trace_vde_ref_l0(dpb_frames[0].frame_num);
2129b18ef7cSMauro Carvalho Chehab 
2139b18ef7cSMauro Carvalho Chehab 	for (i = 0; i < 16; i++) {
2149b18ef7cSMauro Carvalho Chehab 		if (i < ref_frames_nb) {
2159b18ef7cSMauro Carvalho Chehab 			frame = &dpb_frames[i + 1];
2169b18ef7cSMauro Carvalho Chehab 
2179b18ef7cSMauro Carvalho Chehab 			aux_addr = frame->aux_addr;
2189b18ef7cSMauro Carvalho Chehab 
2199b18ef7cSMauro Carvalho Chehab 			value  = (i + 1) << 26;
2209b18ef7cSMauro Carvalho Chehab 			value |= !(frame->flags & FLAG_B_FRAME) << 25;
2219b18ef7cSMauro Carvalho Chehab 			value |= 1 << 24;
2229b18ef7cSMauro Carvalho Chehab 			value |= frame->frame_num;
2239b18ef7cSMauro Carvalho Chehab 		} else {
2249b18ef7cSMauro Carvalho Chehab 			aux_addr = 0x6ADEAD00;
2259b18ef7cSMauro Carvalho Chehab 			value = 0x3f;
2269b18ef7cSMauro Carvalho Chehab 		}
2279b18ef7cSMauro Carvalho Chehab 
2289b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_iram_entry(vde, 0, i, value, aux_addr);
2299b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_iram_entry(vde, 1, i, value, aux_addr);
2309b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_iram_entry(vde, 2, i, value, aux_addr);
2319b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_iram_entry(vde, 3, i, value, aux_addr);
2329b18ef7cSMauro Carvalho Chehab 	}
2339b18ef7cSMauro Carvalho Chehab 
2349b18ef7cSMauro Carvalho Chehab 	if (!(dpb_frames[0].flags & FLAG_B_FRAME))
2359b18ef7cSMauro Carvalho Chehab 		return;
2369b18ef7cSMauro Carvalho Chehab 
2379b18ef7cSMauro Carvalho Chehab 	if (with_earlier_poc_nb >= ref_frames_nb)
2389b18ef7cSMauro Carvalho Chehab 		return;
2399b18ef7cSMauro Carvalho Chehab 
2409b18ef7cSMauro Carvalho Chehab 	with_later_poc_nb = ref_frames_nb - with_earlier_poc_nb;
2419b18ef7cSMauro Carvalho Chehab 
2429b18ef7cSMauro Carvalho Chehab 	trace_vde_ref_l1(with_later_poc_nb, with_earlier_poc_nb);
2439b18ef7cSMauro Carvalho Chehab 
2449b18ef7cSMauro Carvalho Chehab 	for (i = 0, k = with_earlier_poc_nb; i < with_later_poc_nb; i++, k++) {
2459b18ef7cSMauro Carvalho Chehab 		frame = &dpb_frames[k + 1];
2469b18ef7cSMauro Carvalho Chehab 
2479b18ef7cSMauro Carvalho Chehab 		aux_addr = frame->aux_addr;
2489b18ef7cSMauro Carvalho Chehab 
2499b18ef7cSMauro Carvalho Chehab 		value  = (k + 1) << 26;
2509b18ef7cSMauro Carvalho Chehab 		value |= !(frame->flags & FLAG_B_FRAME) << 25;
2519b18ef7cSMauro Carvalho Chehab 		value |= 1 << 24;
2529b18ef7cSMauro Carvalho Chehab 		value |= frame->frame_num;
2539b18ef7cSMauro Carvalho Chehab 
2549b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_iram_entry(vde, 2, i, value, aux_addr);
2559b18ef7cSMauro Carvalho Chehab 	}
2569b18ef7cSMauro Carvalho Chehab 
2579b18ef7cSMauro Carvalho Chehab 	for (k = 0; i < ref_frames_nb; i++, k++) {
2589b18ef7cSMauro Carvalho Chehab 		frame = &dpb_frames[k + 1];
2599b18ef7cSMauro Carvalho Chehab 
2609b18ef7cSMauro Carvalho Chehab 		aux_addr = frame->aux_addr;
2619b18ef7cSMauro Carvalho Chehab 
2629b18ef7cSMauro Carvalho Chehab 		value  = (k + 1) << 26;
2639b18ef7cSMauro Carvalho Chehab 		value |= !(frame->flags & FLAG_B_FRAME) << 25;
2649b18ef7cSMauro Carvalho Chehab 		value |= 1 << 24;
2659b18ef7cSMauro Carvalho Chehab 		value |= frame->frame_num;
2669b18ef7cSMauro Carvalho Chehab 
2679b18ef7cSMauro Carvalho Chehab 		tegra_vde_setup_iram_entry(vde, 2, i, value, aux_addr);
2689b18ef7cSMauro Carvalho Chehab 	}
2699b18ef7cSMauro Carvalho Chehab }
2709b18ef7cSMauro Carvalho Chehab 
tegra_vde_setup_hw_context(struct tegra_vde * vde,struct tegra_vde_h264_decoder_ctx * ctx,struct tegra_video_frame * dpb_frames,dma_addr_t bitstream_data_addr,size_t bitstream_data_size,unsigned int macroblocks_nb)2719b18ef7cSMauro Carvalho Chehab static int tegra_vde_setup_hw_context(struct tegra_vde *vde,
2729b18ef7cSMauro Carvalho Chehab 				      struct tegra_vde_h264_decoder_ctx *ctx,
2739b18ef7cSMauro Carvalho Chehab 				      struct tegra_video_frame *dpb_frames,
2749b18ef7cSMauro Carvalho Chehab 				      dma_addr_t bitstream_data_addr,
2759b18ef7cSMauro Carvalho Chehab 				      size_t bitstream_data_size,
2769b18ef7cSMauro Carvalho Chehab 				      unsigned int macroblocks_nb)
2779b18ef7cSMauro Carvalho Chehab {
2789b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
2799b18ef7cSMauro Carvalho Chehab 	u32 value;
2809b18ef7cSMauro Carvalho Chehab 	int err;
2819b18ef7cSMauro Carvalho Chehab 
2829b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x000A, vde->sxe, 0xF0);
2839b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x000B, vde->bsev, CMDQUE_CONTROL);
2849b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x8002, vde->mbe, 0x50);
2859b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x000A, vde->mbe, 0xA0);
2869b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x000A, vde->ppe, 0x14);
2879b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x000A, vde->ppe, 0x28);
2889b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x0A00, vde->mce, 0x08);
2899b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x000A, vde->tfe, 0x00);
2909b18ef7cSMauro Carvalho Chehab 	tegra_vde_set_bits(vde, 0x0005, vde->vdma, 0x04);
2919b18ef7cSMauro Carvalho Chehab 
2929b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000000, vde->vdma, 0x1C);
2939b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000000, vde->vdma, 0x00);
2949b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000007, vde->vdma, 0x04);
2959b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000007, vde->frameid, 0x200);
2969b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000005, vde->tfe, 0x04);
2979b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000000, vde->mbe, 0x84);
2989b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000010, vde->sxe, 0x08);
2999b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000150, vde->sxe, 0x54);
3009b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x0000054C, vde->sxe, 0x58);
3019b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000E34, vde->sxe, 0x5C);
3029b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x063C063C, vde->mce, 0x10);
3039b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x0003FC00, vde->bsev, INTR_STATUS);
3049b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x0000150D, vde->bsev, BSE_CONFIG);
3059b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000100, vde->bsev, BSE_INT_ENB);
3069b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000000, vde->bsev, 0x98);
3079b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000060, vde->bsev, 0x9C);
3089b18ef7cSMauro Carvalho Chehab 
3099b18ef7cSMauro Carvalho Chehab 	memset(vde->iram + 128, 0, macroblocks_nb / 2);
3109b18ef7cSMauro Carvalho Chehab 
3119b18ef7cSMauro Carvalho Chehab 	tegra_setup_frameidx(vde, dpb_frames, ctx->dpb_frames_nb,
3129b18ef7cSMauro Carvalho Chehab 			     ctx->pic_width_in_mbs, ctx->pic_height_in_mbs);
3139b18ef7cSMauro Carvalho Chehab 
3149b18ef7cSMauro Carvalho Chehab 	tegra_vde_setup_iram_tables(vde, dpb_frames,
3159b18ef7cSMauro Carvalho Chehab 				    ctx->dpb_frames_nb - 1,
3169b18ef7cSMauro Carvalho Chehab 				    ctx->dpb_ref_frames_with_earlier_poc_nb);
3179b18ef7cSMauro Carvalho Chehab 
3189b18ef7cSMauro Carvalho Chehab 	/*
3199b18ef7cSMauro Carvalho Chehab 	 * The IRAM mapping is write-combine, ensure that CPU buffers have
3209b18ef7cSMauro Carvalho Chehab 	 * been flushed at this point.
3219b18ef7cSMauro Carvalho Chehab 	 */
3229b18ef7cSMauro Carvalho Chehab 	wmb();
3239b18ef7cSMauro Carvalho Chehab 
3249b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000000, vde->bsev, 0x8C);
3259b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, bitstream_data_addr + bitstream_data_size,
3269b18ef7cSMauro Carvalho Chehab 			 vde->bsev, 0x54);
3279b18ef7cSMauro Carvalho Chehab 
3289b18ef7cSMauro Carvalho Chehab 	vde->bitstream_data_addr = bitstream_data_addr;
3299b18ef7cSMauro Carvalho Chehab 
3309b18ef7cSMauro Carvalho Chehab 	value = ctx->pic_width_in_mbs << 11 | ctx->pic_height_in_mbs << 3;
3319b18ef7cSMauro Carvalho Chehab 
3329b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->bsev, 0x88);
3339b18ef7cSMauro Carvalho Chehab 
3349b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_wait_bsev(vde, false);
3359b18ef7cSMauro Carvalho Chehab 	if (err)
3369b18ef7cSMauro Carvalho Chehab 		return err;
3379b18ef7cSMauro Carvalho Chehab 
3389b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_push_to_bsev_icmdqueue(vde, 0x800003FC, false);
3399b18ef7cSMauro Carvalho Chehab 	if (err)
3409b18ef7cSMauro Carvalho Chehab 		return err;
3419b18ef7cSMauro Carvalho Chehab 
3429b18ef7cSMauro Carvalho Chehab 	value = 0x01500000;
3439b18ef7cSMauro Carvalho Chehab 	value |= ((vde->iram_lists_addr + 512) >> 2) & 0xFFFF;
3449b18ef7cSMauro Carvalho Chehab 
3459b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_push_to_bsev_icmdqueue(vde, value, true);
3469b18ef7cSMauro Carvalho Chehab 	if (err)
3479b18ef7cSMauro Carvalho Chehab 		return err;
3489b18ef7cSMauro Carvalho Chehab 
3499b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_push_to_bsev_icmdqueue(vde, 0x840F054C, false);
3509b18ef7cSMauro Carvalho Chehab 	if (err)
3519b18ef7cSMauro Carvalho Chehab 		return err;
3529b18ef7cSMauro Carvalho Chehab 
3539b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_push_to_bsev_icmdqueue(vde, 0x80000080, false);
3549b18ef7cSMauro Carvalho Chehab 	if (err)
3559b18ef7cSMauro Carvalho Chehab 		return err;
3569b18ef7cSMauro Carvalho Chehab 
3579b18ef7cSMauro Carvalho Chehab 	value = 0x0E340000 | ((vde->iram_lists_addr >> 2) & 0xFFFF);
3589b18ef7cSMauro Carvalho Chehab 
3599b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_push_to_bsev_icmdqueue(vde, value, true);
3609b18ef7cSMauro Carvalho Chehab 	if (err)
3619b18ef7cSMauro Carvalho Chehab 		return err;
3629b18ef7cSMauro Carvalho Chehab 
3639b18ef7cSMauro Carvalho Chehab 	value = 0x00800005;
3649b18ef7cSMauro Carvalho Chehab 	value |= ctx->pic_width_in_mbs << 11;
3659b18ef7cSMauro Carvalho Chehab 	value |= ctx->pic_height_in_mbs << 3;
3669b18ef7cSMauro Carvalho Chehab 
3679b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->sxe, 0x10);
3689b18ef7cSMauro Carvalho Chehab 
3699b18ef7cSMauro Carvalho Chehab 	value = !ctx->baseline_profile << 17;
3709b18ef7cSMauro Carvalho Chehab 	value |= ctx->level_idc << 13;
3719b18ef7cSMauro Carvalho Chehab 	value |= ctx->log2_max_pic_order_cnt_lsb << 7;
3729b18ef7cSMauro Carvalho Chehab 	value |= ctx->pic_order_cnt_type << 5;
3739b18ef7cSMauro Carvalho Chehab 	value |= ctx->log2_max_frame_num;
3749b18ef7cSMauro Carvalho Chehab 
3759b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->sxe, 0x40);
3769b18ef7cSMauro Carvalho Chehab 
3779b18ef7cSMauro Carvalho Chehab 	value = ctx->pic_init_qp << 25;
3789b18ef7cSMauro Carvalho Chehab 	value |= !!(ctx->deblocking_filter_control_present_flag) << 2;
3799b18ef7cSMauro Carvalho Chehab 	value |= !!ctx->pic_order_present_flag;
3809b18ef7cSMauro Carvalho Chehab 
3819b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->sxe, 0x44);
3829b18ef7cSMauro Carvalho Chehab 
3839b18ef7cSMauro Carvalho Chehab 	value = ctx->chroma_qp_index_offset;
3849b18ef7cSMauro Carvalho Chehab 	value |= ctx->num_ref_idx_l0_active_minus1 << 5;
3859b18ef7cSMauro Carvalho Chehab 	value |= ctx->num_ref_idx_l1_active_minus1 << 10;
3869b18ef7cSMauro Carvalho Chehab 	value |= !!ctx->constrained_intra_pred_flag << 15;
3879b18ef7cSMauro Carvalho Chehab 
3889b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->sxe, 0x48);
3899b18ef7cSMauro Carvalho Chehab 
3909b18ef7cSMauro Carvalho Chehab 	value = 0x0C000000;
3919b18ef7cSMauro Carvalho Chehab 	value |= !!(dpb_frames[0].flags & FLAG_B_FRAME) << 24;
3929b18ef7cSMauro Carvalho Chehab 
3939b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->sxe, 0x4C);
3949b18ef7cSMauro Carvalho Chehab 
3959b18ef7cSMauro Carvalho Chehab 	value = 0x03800000;
3969b18ef7cSMauro Carvalho Chehab 	value |= bitstream_data_size & GENMASK(19, 15);
3979b18ef7cSMauro Carvalho Chehab 
3989b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->sxe, 0x68);
3999b18ef7cSMauro Carvalho Chehab 
4009b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, bitstream_data_addr, vde->sxe, 0x6C);
4019b18ef7cSMauro Carvalho Chehab 
4029b18ef7cSMauro Carvalho Chehab 	if (vde->soc->supports_ref_pic_marking)
4039b18ef7cSMauro Carvalho Chehab 		tegra_vde_writel(vde, vde->secure_bo->dma_addr, vde->sxe, 0x7c);
4049b18ef7cSMauro Carvalho Chehab 
4059b18ef7cSMauro Carvalho Chehab 	value = 0x10000005;
4069b18ef7cSMauro Carvalho Chehab 	value |= ctx->pic_width_in_mbs << 11;
4079b18ef7cSMauro Carvalho Chehab 	value |= ctx->pic_height_in_mbs << 3;
4089b18ef7cSMauro Carvalho Chehab 
4099b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->mbe, 0x80);
4109b18ef7cSMauro Carvalho Chehab 
4119b18ef7cSMauro Carvalho Chehab 	value = 0x26800000;
4129b18ef7cSMauro Carvalho Chehab 	value |= ctx->level_idc << 4;
4139b18ef7cSMauro Carvalho Chehab 	value |= !ctx->baseline_profile << 1;
4149b18ef7cSMauro Carvalho Chehab 	value |= !!ctx->direct_8x8_inference_flag;
4159b18ef7cSMauro Carvalho Chehab 
4169b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->mbe, 0x80);
4179b18ef7cSMauro Carvalho Chehab 
4189b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0xF4000001, vde->mbe, 0x80);
4199b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x20000000, vde->mbe, 0x80);
4209b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0xF4000101, vde->mbe, 0x80);
4219b18ef7cSMauro Carvalho Chehab 
4229b18ef7cSMauro Carvalho Chehab 	value = 0x20000000;
4239b18ef7cSMauro Carvalho Chehab 	value |= ctx->chroma_qp_index_offset << 8;
4249b18ef7cSMauro Carvalho Chehab 
4259b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->mbe, 0x80);
4269b18ef7cSMauro Carvalho Chehab 
4279b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_setup_mbe_frame_idx(vde,
4289b18ef7cSMauro Carvalho Chehab 					    ctx->dpb_frames_nb - 1,
4299b18ef7cSMauro Carvalho Chehab 					    ctx->pic_order_cnt_type == 0);
4309b18ef7cSMauro Carvalho Chehab 	if (err) {
4319b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "MBE frames setup failed %d\n", err);
4329b18ef7cSMauro Carvalho Chehab 		return err;
4339b18ef7cSMauro Carvalho Chehab 	}
4349b18ef7cSMauro Carvalho Chehab 
4359b18ef7cSMauro Carvalho Chehab 	tegra_vde_mbe_set_0xa_reg(vde, 0, 0x000009FC);
4369b18ef7cSMauro Carvalho Chehab 	tegra_vde_mbe_set_0xa_reg(vde, 2, 0x61DEAD00);
4379b18ef7cSMauro Carvalho Chehab 	tegra_vde_mbe_set_0xa_reg(vde, 4, 0x62DEAD00);
4389b18ef7cSMauro Carvalho Chehab 	tegra_vde_mbe_set_0xa_reg(vde, 6, 0x63DEAD00);
4399b18ef7cSMauro Carvalho Chehab 	tegra_vde_mbe_set_0xa_reg(vde, 8, dpb_frames[0].aux_addr);
4409b18ef7cSMauro Carvalho Chehab 
4419b18ef7cSMauro Carvalho Chehab 	value = 0xFC000000;
4429b18ef7cSMauro Carvalho Chehab 	value |= !!(dpb_frames[0].flags & FLAG_B_FRAME) << 2;
4439b18ef7cSMauro Carvalho Chehab 
4449b18ef7cSMauro Carvalho Chehab 	if (!ctx->baseline_profile)
4459b18ef7cSMauro Carvalho Chehab 		value |= !!(dpb_frames[0].flags & FLAG_REFERENCE) << 1;
4469b18ef7cSMauro Carvalho Chehab 
4479b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, value, vde->mbe, 0x80);
4489b18ef7cSMauro Carvalho Chehab 
4499b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_wait_mbe(vde);
4509b18ef7cSMauro Carvalho Chehab 	if (err) {
4519b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "MBE programming failed %d\n", err);
4529b18ef7cSMauro Carvalho Chehab 		return err;
4539b18ef7cSMauro Carvalho Chehab 	}
4549b18ef7cSMauro Carvalho Chehab 
4559b18ef7cSMauro Carvalho Chehab 	return 0;
4569b18ef7cSMauro Carvalho Chehab }
4579b18ef7cSMauro Carvalho Chehab 
tegra_vde_decode_frame(struct tegra_vde * vde,unsigned int macroblocks_nb)4589b18ef7cSMauro Carvalho Chehab static void tegra_vde_decode_frame(struct tegra_vde *vde,
4599b18ef7cSMauro Carvalho Chehab 				   unsigned int macroblocks_nb)
4609b18ef7cSMauro Carvalho Chehab {
4619b18ef7cSMauro Carvalho Chehab 	reinit_completion(&vde->decode_completion);
4629b18ef7cSMauro Carvalho Chehab 
4639b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x00000001, vde->bsev, 0x8C);
4649b18ef7cSMauro Carvalho Chehab 	tegra_vde_writel(vde, 0x20000000 | (macroblocks_nb - 1),
4659b18ef7cSMauro Carvalho Chehab 			 vde->sxe, 0x00);
4669b18ef7cSMauro Carvalho Chehab }
4679b18ef7cSMauro Carvalho Chehab 
tegra_vde_validate_h264_ctx(struct device * dev,struct tegra_vde_h264_decoder_ctx * ctx)4689b18ef7cSMauro Carvalho Chehab static int tegra_vde_validate_h264_ctx(struct device *dev,
4699b18ef7cSMauro Carvalho Chehab 				       struct tegra_vde_h264_decoder_ctx *ctx)
4709b18ef7cSMauro Carvalho Chehab {
4719b18ef7cSMauro Carvalho Chehab 	if (ctx->dpb_frames_nb == 0 || ctx->dpb_frames_nb > 17) {
4729b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad DPB size %u\n", ctx->dpb_frames_nb);
4739b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
4749b18ef7cSMauro Carvalho Chehab 	}
4759b18ef7cSMauro Carvalho Chehab 
4769b18ef7cSMauro Carvalho Chehab 	if (ctx->level_idc > 15) {
4779b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad level value %u\n", ctx->level_idc);
4789b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
4799b18ef7cSMauro Carvalho Chehab 	}
4809b18ef7cSMauro Carvalho Chehab 
4819b18ef7cSMauro Carvalho Chehab 	if (ctx->pic_init_qp > 52) {
4829b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad pic_init_qp value %u\n", ctx->pic_init_qp);
4839b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
4849b18ef7cSMauro Carvalho Chehab 	}
4859b18ef7cSMauro Carvalho Chehab 
4869b18ef7cSMauro Carvalho Chehab 	if (ctx->log2_max_pic_order_cnt_lsb > 16) {
4879b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad log2_max_pic_order_cnt_lsb value %u\n",
4889b18ef7cSMauro Carvalho Chehab 			ctx->log2_max_pic_order_cnt_lsb);
4899b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
4909b18ef7cSMauro Carvalho Chehab 	}
4919b18ef7cSMauro Carvalho Chehab 
4929b18ef7cSMauro Carvalho Chehab 	if (ctx->log2_max_frame_num > 16) {
4939b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad log2_max_frame_num value %u\n",
4949b18ef7cSMauro Carvalho Chehab 			ctx->log2_max_frame_num);
4959b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
4969b18ef7cSMauro Carvalho Chehab 	}
4979b18ef7cSMauro Carvalho Chehab 
4989b18ef7cSMauro Carvalho Chehab 	if (ctx->chroma_qp_index_offset > 31) {
4999b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad chroma_qp_index_offset value %u\n",
5009b18ef7cSMauro Carvalho Chehab 			ctx->chroma_qp_index_offset);
5019b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
5029b18ef7cSMauro Carvalho Chehab 	}
5039b18ef7cSMauro Carvalho Chehab 
5049b18ef7cSMauro Carvalho Chehab 	if (ctx->pic_order_cnt_type > 2) {
5059b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad pic_order_cnt_type value %u\n",
5069b18ef7cSMauro Carvalho Chehab 			ctx->pic_order_cnt_type);
5079b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
5089b18ef7cSMauro Carvalho Chehab 	}
5099b18ef7cSMauro Carvalho Chehab 
5109b18ef7cSMauro Carvalho Chehab 	if (ctx->num_ref_idx_l0_active_minus1 > 15) {
5119b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad num_ref_idx_l0_active_minus1 value %u\n",
5129b18ef7cSMauro Carvalho Chehab 			ctx->num_ref_idx_l0_active_minus1);
5139b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
5149b18ef7cSMauro Carvalho Chehab 	}
5159b18ef7cSMauro Carvalho Chehab 
5169b18ef7cSMauro Carvalho Chehab 	if (ctx->num_ref_idx_l1_active_minus1 > 15) {
5179b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad num_ref_idx_l1_active_minus1 value %u\n",
5189b18ef7cSMauro Carvalho Chehab 			ctx->num_ref_idx_l1_active_minus1);
5199b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
5209b18ef7cSMauro Carvalho Chehab 	}
5219b18ef7cSMauro Carvalho Chehab 
5229b18ef7cSMauro Carvalho Chehab 	if (!ctx->pic_width_in_mbs || ctx->pic_width_in_mbs > 127) {
5239b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad pic_width_in_mbs value %u\n",
5249b18ef7cSMauro Carvalho Chehab 			ctx->pic_width_in_mbs);
5259b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
5269b18ef7cSMauro Carvalho Chehab 	}
5279b18ef7cSMauro Carvalho Chehab 
5289b18ef7cSMauro Carvalho Chehab 	if (!ctx->pic_height_in_mbs || ctx->pic_height_in_mbs > 127) {
5299b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Bad pic_height_in_mbs value %u\n",
5309b18ef7cSMauro Carvalho Chehab 			ctx->pic_height_in_mbs);
5319b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
5329b18ef7cSMauro Carvalho Chehab 	}
5339b18ef7cSMauro Carvalho Chehab 
5349b18ef7cSMauro Carvalho Chehab 	return 0;
5359b18ef7cSMauro Carvalho Chehab }
5369b18ef7cSMauro Carvalho Chehab 
tegra_vde_decode_begin(struct tegra_vde * vde,struct tegra_vde_h264_decoder_ctx * ctx,struct tegra_video_frame * dpb_frames,dma_addr_t bitstream_data_addr,size_t bitstream_data_size)5379b18ef7cSMauro Carvalho Chehab static int tegra_vde_decode_begin(struct tegra_vde *vde,
5389b18ef7cSMauro Carvalho Chehab 				  struct tegra_vde_h264_decoder_ctx *ctx,
5399b18ef7cSMauro Carvalho Chehab 				  struct tegra_video_frame *dpb_frames,
5409b18ef7cSMauro Carvalho Chehab 				  dma_addr_t bitstream_data_addr,
5419b18ef7cSMauro Carvalho Chehab 				  size_t bitstream_data_size)
5429b18ef7cSMauro Carvalho Chehab {
5439b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
5449b18ef7cSMauro Carvalho Chehab 	unsigned int macroblocks_nb;
5459b18ef7cSMauro Carvalho Chehab 	int err;
5469b18ef7cSMauro Carvalho Chehab 
5479b18ef7cSMauro Carvalho Chehab 	err = mutex_lock_interruptible(&vde->lock);
5489b18ef7cSMauro Carvalho Chehab 	if (err)
5499b18ef7cSMauro Carvalho Chehab 		return err;
5509b18ef7cSMauro Carvalho Chehab 
5519b18ef7cSMauro Carvalho Chehab 	err = pm_runtime_resume_and_get(dev);
5529b18ef7cSMauro Carvalho Chehab 	if (err < 0)
5539b18ef7cSMauro Carvalho Chehab 		goto unlock;
5549b18ef7cSMauro Carvalho Chehab 
5559b18ef7cSMauro Carvalho Chehab 	/*
5569b18ef7cSMauro Carvalho Chehab 	 * We rely on the VDE registers reset value, otherwise VDE
5579b18ef7cSMauro Carvalho Chehab 	 * causes bus lockup.
5589b18ef7cSMauro Carvalho Chehab 	 */
5599b18ef7cSMauro Carvalho Chehab 	err = reset_control_assert(vde->rst_mc);
5609b18ef7cSMauro Carvalho Chehab 	if (err) {
5619b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "DEC start: Failed to assert MC reset: %d\n",
5629b18ef7cSMauro Carvalho Chehab 			err);
5639b18ef7cSMauro Carvalho Chehab 		goto put_runtime_pm;
5649b18ef7cSMauro Carvalho Chehab 	}
5659b18ef7cSMauro Carvalho Chehab 
5669b18ef7cSMauro Carvalho Chehab 	err = reset_control_reset(vde->rst);
5679b18ef7cSMauro Carvalho Chehab 	if (err) {
5689b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "DEC start: Failed to reset HW: %d\n", err);
5699b18ef7cSMauro Carvalho Chehab 		goto put_runtime_pm;
5709b18ef7cSMauro Carvalho Chehab 	}
5719b18ef7cSMauro Carvalho Chehab 
5729b18ef7cSMauro Carvalho Chehab 	err = reset_control_deassert(vde->rst_mc);
5739b18ef7cSMauro Carvalho Chehab 	if (err) {
5749b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "DEC start: Failed to deassert MC reset: %d\n",
5759b18ef7cSMauro Carvalho Chehab 			err);
5769b18ef7cSMauro Carvalho Chehab 		goto put_runtime_pm;
5779b18ef7cSMauro Carvalho Chehab 	}
5789b18ef7cSMauro Carvalho Chehab 
5799b18ef7cSMauro Carvalho Chehab 	macroblocks_nb = ctx->pic_width_in_mbs * ctx->pic_height_in_mbs;
5809b18ef7cSMauro Carvalho Chehab 
5819b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_setup_hw_context(vde, ctx, dpb_frames,
5829b18ef7cSMauro Carvalho Chehab 					 bitstream_data_addr,
5839b18ef7cSMauro Carvalho Chehab 					 bitstream_data_size,
5849b18ef7cSMauro Carvalho Chehab 					 macroblocks_nb);
5859b18ef7cSMauro Carvalho Chehab 	if (err)
5869b18ef7cSMauro Carvalho Chehab 		goto put_runtime_pm;
5879b18ef7cSMauro Carvalho Chehab 
5889b18ef7cSMauro Carvalho Chehab 	tegra_vde_decode_frame(vde, macroblocks_nb);
5899b18ef7cSMauro Carvalho Chehab 
5909b18ef7cSMauro Carvalho Chehab 	return 0;
5919b18ef7cSMauro Carvalho Chehab 
5929b18ef7cSMauro Carvalho Chehab put_runtime_pm:
5939b18ef7cSMauro Carvalho Chehab 	pm_runtime_mark_last_busy(dev);
5949b18ef7cSMauro Carvalho Chehab 	pm_runtime_put_autosuspend(dev);
5959b18ef7cSMauro Carvalho Chehab 
5969b18ef7cSMauro Carvalho Chehab unlock:
5979b18ef7cSMauro Carvalho Chehab 	mutex_unlock(&vde->lock);
5989b18ef7cSMauro Carvalho Chehab 
5999b18ef7cSMauro Carvalho Chehab 	return err;
6009b18ef7cSMauro Carvalho Chehab }
6019b18ef7cSMauro Carvalho Chehab 
tegra_vde_decode_abort(struct tegra_vde * vde)6029b18ef7cSMauro Carvalho Chehab static void tegra_vde_decode_abort(struct tegra_vde *vde)
6039b18ef7cSMauro Carvalho Chehab {
6049b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
6059b18ef7cSMauro Carvalho Chehab 	int err;
6069b18ef7cSMauro Carvalho Chehab 
6079b18ef7cSMauro Carvalho Chehab 	/*
6089b18ef7cSMauro Carvalho Chehab 	 * At first reset memory client to avoid resetting VDE HW in the
6099b18ef7cSMauro Carvalho Chehab 	 * middle of DMA which could result into memory corruption or hang
6109b18ef7cSMauro Carvalho Chehab 	 * the whole system.
6119b18ef7cSMauro Carvalho Chehab 	 */
6129b18ef7cSMauro Carvalho Chehab 	err = reset_control_assert(vde->rst_mc);
6139b18ef7cSMauro Carvalho Chehab 	if (err)
6149b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "DEC end: Failed to assert MC reset: %d\n", err);
6159b18ef7cSMauro Carvalho Chehab 
6169b18ef7cSMauro Carvalho Chehab 	err = reset_control_assert(vde->rst);
6179b18ef7cSMauro Carvalho Chehab 	if (err)
6189b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "DEC end: Failed to assert HW reset: %d\n", err);
6199b18ef7cSMauro Carvalho Chehab 
6209b18ef7cSMauro Carvalho Chehab 	pm_runtime_mark_last_busy(dev);
6219b18ef7cSMauro Carvalho Chehab 	pm_runtime_put_autosuspend(dev);
6229b18ef7cSMauro Carvalho Chehab 
6239b18ef7cSMauro Carvalho Chehab 	mutex_unlock(&vde->lock);
6249b18ef7cSMauro Carvalho Chehab }
6259b18ef7cSMauro Carvalho Chehab 
tegra_vde_decode_end(struct tegra_vde * vde)6269b18ef7cSMauro Carvalho Chehab static int tegra_vde_decode_end(struct tegra_vde *vde)
6279b18ef7cSMauro Carvalho Chehab {
6289b18ef7cSMauro Carvalho Chehab 	unsigned int read_bytes, macroblocks_nb;
6299b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
6309b18ef7cSMauro Carvalho Chehab 	dma_addr_t bsev_ptr;
6319b18ef7cSMauro Carvalho Chehab 	long timeout;
6329b18ef7cSMauro Carvalho Chehab 	int ret;
6339b18ef7cSMauro Carvalho Chehab 
6349b18ef7cSMauro Carvalho Chehab 	timeout = wait_for_completion_interruptible_timeout(
6359b18ef7cSMauro Carvalho Chehab 			&vde->decode_completion, msecs_to_jiffies(1000));
636*7d6a8e8aSRicardo Ribalda 	if (timeout < 0) {
637*7d6a8e8aSRicardo Ribalda 		ret = timeout;
638*7d6a8e8aSRicardo Ribalda 	} else if (timeout == 0) {
6399b18ef7cSMauro Carvalho Chehab 		bsev_ptr = tegra_vde_readl(vde, vde->bsev, 0x10);
6409b18ef7cSMauro Carvalho Chehab 		macroblocks_nb = tegra_vde_readl(vde, vde->sxe, 0xC8) & 0x1FFF;
6419b18ef7cSMauro Carvalho Chehab 		read_bytes = bsev_ptr ? bsev_ptr - vde->bitstream_data_addr : 0;
6429b18ef7cSMauro Carvalho Chehab 
6439b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Decoding failed: read 0x%X bytes, %u macroblocks parsed\n",
6449b18ef7cSMauro Carvalho Chehab 			read_bytes, macroblocks_nb);
6459b18ef7cSMauro Carvalho Chehab 
6469b18ef7cSMauro Carvalho Chehab 		ret = -EIO;
6479b18ef7cSMauro Carvalho Chehab 	} else {
6489b18ef7cSMauro Carvalho Chehab 		ret = 0;
6499b18ef7cSMauro Carvalho Chehab 	}
6509b18ef7cSMauro Carvalho Chehab 
6519b18ef7cSMauro Carvalho Chehab 	tegra_vde_decode_abort(vde);
6529b18ef7cSMauro Carvalho Chehab 
6539b18ef7cSMauro Carvalho Chehab 	return ret;
6549b18ef7cSMauro Carvalho Chehab }
6559b18ef7cSMauro Carvalho Chehab 
get_ref_buf(struct tegra_ctx * ctx,struct vb2_v4l2_buffer * dst,unsigned int dpb_idx)6569b18ef7cSMauro Carvalho Chehab static struct vb2_buffer *get_ref_buf(struct tegra_ctx *ctx,
6579b18ef7cSMauro Carvalho Chehab 				      struct vb2_v4l2_buffer *dst,
6589b18ef7cSMauro Carvalho Chehab 				      unsigned int dpb_idx)
6599b18ef7cSMauro Carvalho Chehab {
6609b18ef7cSMauro Carvalho Chehab 	const struct v4l2_h264_dpb_entry *dpb = ctx->h264.decode_params->dpb;
6619b18ef7cSMauro Carvalho Chehab 	struct vb2_queue *cap_q = &ctx->fh.m2m_ctx->cap_q_ctx.q;
6626c6d3eaeSEzequiel Garcia 	struct vb2_buffer *vb = NULL;
6639b18ef7cSMauro Carvalho Chehab 
6649b18ef7cSMauro Carvalho Chehab 	if (dpb[dpb_idx].flags & V4L2_H264_DPB_ENTRY_FLAG_ACTIVE)
6656c6d3eaeSEzequiel Garcia 		vb = vb2_find_buffer(cap_q, dpb[dpb_idx].reference_ts);
6669b18ef7cSMauro Carvalho Chehab 
6679b18ef7cSMauro Carvalho Chehab 	/*
6689b18ef7cSMauro Carvalho Chehab 	 * If a DPB entry is unused or invalid, address of current destination
6699b18ef7cSMauro Carvalho Chehab 	 * buffer is returned.
6709b18ef7cSMauro Carvalho Chehab 	 */
6716c6d3eaeSEzequiel Garcia 	if (!vb)
6729b18ef7cSMauro Carvalho Chehab 		return &dst->vb2_buf;
6739b18ef7cSMauro Carvalho Chehab 
6746c6d3eaeSEzequiel Garcia 	return vb;
6759b18ef7cSMauro Carvalho Chehab }
6769b18ef7cSMauro Carvalho Chehab 
tegra_vde_validate_vb_size(struct tegra_ctx * ctx,struct vb2_buffer * vb,unsigned int plane_id,size_t min_size)6779b18ef7cSMauro Carvalho Chehab static int tegra_vde_validate_vb_size(struct tegra_ctx *ctx,
6789b18ef7cSMauro Carvalho Chehab 				      struct vb2_buffer *vb,
6799b18ef7cSMauro Carvalho Chehab 				      unsigned int plane_id,
6809b18ef7cSMauro Carvalho Chehab 				      size_t min_size)
6819b18ef7cSMauro Carvalho Chehab {
6829b18ef7cSMauro Carvalho Chehab 	u64 offset = vb->planes[plane_id].data_offset;
6839b18ef7cSMauro Carvalho Chehab 	struct device *dev = ctx->vde->dev;
6849b18ef7cSMauro Carvalho Chehab 
6859b18ef7cSMauro Carvalho Chehab 	if (offset + min_size > vb2_plane_size(vb, plane_id)) {
6869b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Too small plane[%u] size %lu @0x%llX, should be at least %zu\n",
6879b18ef7cSMauro Carvalho Chehab 			plane_id, vb2_plane_size(vb, plane_id), offset, min_size);
6889b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
6899b18ef7cSMauro Carvalho Chehab 	}
6909b18ef7cSMauro Carvalho Chehab 
6919b18ef7cSMauro Carvalho Chehab 	return 0;
6929b18ef7cSMauro Carvalho Chehab }
6939b18ef7cSMauro Carvalho Chehab 
tegra_vde_h264_setup_frame(struct tegra_ctx * ctx,struct tegra_vde_h264_decoder_ctx * h264,struct v4l2_h264_reflist_builder * b,struct vb2_buffer * vb,unsigned int ref_id,unsigned int id)6949b18ef7cSMauro Carvalho Chehab static int tegra_vde_h264_setup_frame(struct tegra_ctx *ctx,
6959b18ef7cSMauro Carvalho Chehab 				      struct tegra_vde_h264_decoder_ctx *h264,
6969b18ef7cSMauro Carvalho Chehab 				      struct v4l2_h264_reflist_builder *b,
6979b18ef7cSMauro Carvalho Chehab 				      struct vb2_buffer *vb,
6989b18ef7cSMauro Carvalho Chehab 				      unsigned int ref_id,
6999b18ef7cSMauro Carvalho Chehab 				      unsigned int id)
7009b18ef7cSMauro Carvalho Chehab {
7019b18ef7cSMauro Carvalho Chehab 	struct v4l2_pix_format_mplane *pixfmt = &ctx->decoded_fmt.fmt.pix_mp;
7029b18ef7cSMauro Carvalho Chehab 	struct tegra_m2m_buffer *tb = vb_to_tegra_buf(vb);
7039b18ef7cSMauro Carvalho Chehab 	struct tegra_ctx_h264 *h = &ctx->h264;
7049b18ef7cSMauro Carvalho Chehab 	struct tegra_vde *vde = ctx->vde;
7059b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
7069b18ef7cSMauro Carvalho Chehab 	unsigned int cstride, lstride;
7079b18ef7cSMauro Carvalho Chehab 	unsigned int flags = 0;
7089b18ef7cSMauro Carvalho Chehab 	size_t lsize, csize;
7099b18ef7cSMauro Carvalho Chehab 	int err, frame_num;
7109b18ef7cSMauro Carvalho Chehab 
7119b18ef7cSMauro Carvalho Chehab 	lsize = h264->pic_width_in_mbs * 16 * h264->pic_height_in_mbs * 16;
7129b18ef7cSMauro Carvalho Chehab 	csize = h264->pic_width_in_mbs *  8 * h264->pic_height_in_mbs *  8;
7139b18ef7cSMauro Carvalho Chehab 	lstride = pixfmt->plane_fmt[0].bytesperline;
7149b18ef7cSMauro Carvalho Chehab 	cstride = pixfmt->plane_fmt[1].bytesperline;
7159b18ef7cSMauro Carvalho Chehab 
7169b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_validate_vb_size(ctx, vb, 0, lsize);
7179b18ef7cSMauro Carvalho Chehab 	if (err)
7189b18ef7cSMauro Carvalho Chehab 		return err;
7199b18ef7cSMauro Carvalho Chehab 
7209b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_validate_vb_size(ctx, vb, 1, csize);
7219b18ef7cSMauro Carvalho Chehab 	if (err)
7229b18ef7cSMauro Carvalho Chehab 		return err;
7239b18ef7cSMauro Carvalho Chehab 
7249b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_validate_vb_size(ctx, vb, 2, csize);
7259b18ef7cSMauro Carvalho Chehab 	if (err)
7269b18ef7cSMauro Carvalho Chehab 		return err;
7279b18ef7cSMauro Carvalho Chehab 
7289b18ef7cSMauro Carvalho Chehab 	if (!tb->aux || tb->aux->size < csize) {
7299b18ef7cSMauro Carvalho Chehab 		dev_err(dev, "Too small aux size %zd, should be at least %zu\n",
7309b18ef7cSMauro Carvalho Chehab 			tb->aux ? tb->aux->size : -1, csize);
7319b18ef7cSMauro Carvalho Chehab 		return -EINVAL;
7329b18ef7cSMauro Carvalho Chehab 	}
7339b18ef7cSMauro Carvalho Chehab 
7349b18ef7cSMauro Carvalho Chehab 	if (id == 0) {
7359b18ef7cSMauro Carvalho Chehab 		frame_num = h->decode_params->frame_num;
7369b18ef7cSMauro Carvalho Chehab 
7379b18ef7cSMauro Carvalho Chehab 		if (h->decode_params->nal_ref_idc)
7389b18ef7cSMauro Carvalho Chehab 			flags |= FLAG_REFERENCE;
7399b18ef7cSMauro Carvalho Chehab 	} else {
7409b18ef7cSMauro Carvalho Chehab 		frame_num = b->refs[ref_id].frame_num;
7419b18ef7cSMauro Carvalho Chehab 	}
7429b18ef7cSMauro Carvalho Chehab 
7439b18ef7cSMauro Carvalho Chehab 	if (tb->b_frame)
7449b18ef7cSMauro Carvalho Chehab 		flags |= FLAG_B_FRAME;
7459b18ef7cSMauro Carvalho Chehab 
7469b18ef7cSMauro Carvalho Chehab 	vde->frames[id].flags = flags;
7479b18ef7cSMauro Carvalho Chehab 	vde->frames[id].y_addr = tb->dma_addr[0];
7489b18ef7cSMauro Carvalho Chehab 	vde->frames[id].cb_addr = tb->dma_addr[1];
7499b18ef7cSMauro Carvalho Chehab 	vde->frames[id].cr_addr = tb->dma_addr[2];
7509b18ef7cSMauro Carvalho Chehab 	vde->frames[id].aux_addr = tb->aux->dma_addr;
7519b18ef7cSMauro Carvalho Chehab 	vde->frames[id].frame_num = frame_num & 0x7fffff;
7529b18ef7cSMauro Carvalho Chehab 	vde->frames[id].luma_atoms_pitch = lstride / VDE_ATOM;
7539b18ef7cSMauro Carvalho Chehab 	vde->frames[id].chroma_atoms_pitch = cstride / VDE_ATOM;
7549b18ef7cSMauro Carvalho Chehab 
7559b18ef7cSMauro Carvalho Chehab 	return 0;
7569b18ef7cSMauro Carvalho Chehab }
7579b18ef7cSMauro Carvalho Chehab 
tegra_vde_h264_setup_frames(struct tegra_ctx * ctx,struct tegra_vde_h264_decoder_ctx * h264)7589b18ef7cSMauro Carvalho Chehab static int tegra_vde_h264_setup_frames(struct tegra_ctx *ctx,
7599b18ef7cSMauro Carvalho Chehab 				       struct tegra_vde_h264_decoder_ctx *h264)
7609b18ef7cSMauro Carvalho Chehab {
7619b18ef7cSMauro Carvalho Chehab 	struct vb2_v4l2_buffer *src = v4l2_m2m_next_src_buf(ctx->fh.m2m_ctx);
7629b18ef7cSMauro Carvalho Chehab 	struct vb2_v4l2_buffer *dst = v4l2_m2m_next_dst_buf(ctx->fh.m2m_ctx);
7639b18ef7cSMauro Carvalho Chehab 	const struct v4l2_h264_dpb_entry *dpb = ctx->h264.decode_params->dpb;
7649b18ef7cSMauro Carvalho Chehab 	struct tegra_m2m_buffer *tb = vb_to_tegra_buf(&dst->vb2_buf);
7659b18ef7cSMauro Carvalho Chehab 	struct tegra_ctx_h264 *h = &ctx->h264;
7669b18ef7cSMauro Carvalho Chehab 	struct v4l2_h264_reflist_builder b;
7672e2c3d6cSNicolas Dufresne 	struct v4l2_h264_reference *dpb_id;
7689b18ef7cSMauro Carvalho Chehab 	struct h264_reflists reflists;
7699b18ef7cSMauro Carvalho Chehab 	struct vb2_buffer *ref;
7709b18ef7cSMauro Carvalho Chehab 	unsigned int i;
7719b18ef7cSMauro Carvalho Chehab 	int err;
7729b18ef7cSMauro Carvalho Chehab 
7739b18ef7cSMauro Carvalho Chehab 	/*
7749b18ef7cSMauro Carvalho Chehab 	 * Tegra hardware requires information about frame's type, assuming
7759b18ef7cSMauro Carvalho Chehab 	 * that frame consists of the same type slices. Userspace must tag
7769b18ef7cSMauro Carvalho Chehab 	 * frame's type appropriately.
7779b18ef7cSMauro Carvalho Chehab 	 *
7789b18ef7cSMauro Carvalho Chehab 	 * Decoding of a non-uniform frames isn't supported by hardware and
7799b18ef7cSMauro Carvalho Chehab 	 * require software preprocessing that we don't implement. Decoding
7809b18ef7cSMauro Carvalho Chehab 	 * is expected to fail in this case. Such video streams are rare in
7819b18ef7cSMauro Carvalho Chehab 	 * practice, so not a big deal.
7829b18ef7cSMauro Carvalho Chehab 	 *
7839b18ef7cSMauro Carvalho Chehab 	 * If userspace doesn't tell us frame's type, then we will try decode
7849b18ef7cSMauro Carvalho Chehab 	 * as-is.
7859b18ef7cSMauro Carvalho Chehab 	 */
7869b18ef7cSMauro Carvalho Chehab 	v4l2_m2m_buf_copy_metadata(src, dst, true);
7879b18ef7cSMauro Carvalho Chehab 
7889b18ef7cSMauro Carvalho Chehab 	if (h->decode_params->flags & V4L2_H264_DECODE_PARAM_FLAG_BFRAME)
7899b18ef7cSMauro Carvalho Chehab 		tb->b_frame = true;
7909b18ef7cSMauro Carvalho Chehab 	else
7919b18ef7cSMauro Carvalho Chehab 		tb->b_frame = false;
7929b18ef7cSMauro Carvalho Chehab 
7939b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_h264_setup_frame(ctx, h264, NULL, &dst->vb2_buf, 0,
7949b18ef7cSMauro Carvalho Chehab 					 h264->dpb_frames_nb++);
7959b18ef7cSMauro Carvalho Chehab 	if (err)
7969b18ef7cSMauro Carvalho Chehab 		return err;
7979b18ef7cSMauro Carvalho Chehab 
7989b18ef7cSMauro Carvalho Chehab 	if (!(h->decode_params->flags & (V4L2_H264_DECODE_PARAM_FLAG_PFRAME |
7999b18ef7cSMauro Carvalho Chehab 					 V4L2_H264_DECODE_PARAM_FLAG_BFRAME)))
8009b18ef7cSMauro Carvalho Chehab 		return 0;
8019b18ef7cSMauro Carvalho Chehab 
8029b18ef7cSMauro Carvalho Chehab 	v4l2_h264_init_reflist_builder(&b, h->decode_params, h->sps, dpb);
8039b18ef7cSMauro Carvalho Chehab 
8049b18ef7cSMauro Carvalho Chehab 	if (h->decode_params->flags & V4L2_H264_DECODE_PARAM_FLAG_BFRAME) {
8059b18ef7cSMauro Carvalho Chehab 		v4l2_h264_build_b_ref_lists(&b, reflists.b0, reflists.b1);
8069b18ef7cSMauro Carvalho Chehab 		dpb_id = reflists.b0;
8079b18ef7cSMauro Carvalho Chehab 	} else {
8089b18ef7cSMauro Carvalho Chehab 		v4l2_h264_build_p_ref_list(&b, reflists.p);
8099b18ef7cSMauro Carvalho Chehab 		dpb_id = reflists.p;
8109b18ef7cSMauro Carvalho Chehab 	}
8119b18ef7cSMauro Carvalho Chehab 
8129b18ef7cSMauro Carvalho Chehab 	for (i = 0; i < b.num_valid; i++) {
8132e2c3d6cSNicolas Dufresne 		int dpb_idx = dpb_id[i].index;
8149b18ef7cSMauro Carvalho Chehab 
8152e2c3d6cSNicolas Dufresne 		ref = get_ref_buf(ctx, dst, dpb_idx);
8162e2c3d6cSNicolas Dufresne 
8172e2c3d6cSNicolas Dufresne 		err = tegra_vde_h264_setup_frame(ctx, h264, &b, ref, dpb_idx,
8189b18ef7cSMauro Carvalho Chehab 						 h264->dpb_frames_nb++);
8199b18ef7cSMauro Carvalho Chehab 		if (err)
8209b18ef7cSMauro Carvalho Chehab 			return err;
8219b18ef7cSMauro Carvalho Chehab 
822e5991e1fSNicolas Dufresne 		if (b.refs[dpb_idx].top_field_order_cnt < b.cur_pic_order_count)
8239b18ef7cSMauro Carvalho Chehab 			h264->dpb_ref_frames_with_earlier_poc_nb++;
8249b18ef7cSMauro Carvalho Chehab 	}
8259b18ef7cSMauro Carvalho Chehab 
8269b18ef7cSMauro Carvalho Chehab 	return 0;
8279b18ef7cSMauro Carvalho Chehab }
8289b18ef7cSMauro Carvalho Chehab 
to_tegra_vde_h264_level_idc(unsigned int level_idc)8299b18ef7cSMauro Carvalho Chehab static unsigned int to_tegra_vde_h264_level_idc(unsigned int level_idc)
8309b18ef7cSMauro Carvalho Chehab {
8319b18ef7cSMauro Carvalho Chehab 	switch (level_idc) {
8329b18ef7cSMauro Carvalho Chehab 	case 11:
8339b18ef7cSMauro Carvalho Chehab 		return 2;
8349b18ef7cSMauro Carvalho Chehab 	case 12:
8359b18ef7cSMauro Carvalho Chehab 		return 3;
8369b18ef7cSMauro Carvalho Chehab 	case 13:
8379b18ef7cSMauro Carvalho Chehab 		return 4;
8389b18ef7cSMauro Carvalho Chehab 	case 20:
8399b18ef7cSMauro Carvalho Chehab 		return 5;
8409b18ef7cSMauro Carvalho Chehab 	case 21:
8419b18ef7cSMauro Carvalho Chehab 		return 6;
8429b18ef7cSMauro Carvalho Chehab 	case 22:
8439b18ef7cSMauro Carvalho Chehab 		return 7;
8449b18ef7cSMauro Carvalho Chehab 	case 30:
8459b18ef7cSMauro Carvalho Chehab 		return 8;
8469b18ef7cSMauro Carvalho Chehab 	case 31:
8479b18ef7cSMauro Carvalho Chehab 		return 9;
8489b18ef7cSMauro Carvalho Chehab 	case 32:
8499b18ef7cSMauro Carvalho Chehab 		return 10;
8509b18ef7cSMauro Carvalho Chehab 	case 40:
8519b18ef7cSMauro Carvalho Chehab 		return 11;
8529b18ef7cSMauro Carvalho Chehab 	case 41:
8539b18ef7cSMauro Carvalho Chehab 		return 12;
8549b18ef7cSMauro Carvalho Chehab 	case 42:
8559b18ef7cSMauro Carvalho Chehab 		return 13;
8569b18ef7cSMauro Carvalho Chehab 	case 50:
8579b18ef7cSMauro Carvalho Chehab 		return 14;
8589b18ef7cSMauro Carvalho Chehab 	default:
8599b18ef7cSMauro Carvalho Chehab 		break;
8609b18ef7cSMauro Carvalho Chehab 	}
8619b18ef7cSMauro Carvalho Chehab 
8629b18ef7cSMauro Carvalho Chehab 	return 15;
8639b18ef7cSMauro Carvalho Chehab }
8649b18ef7cSMauro Carvalho Chehab 
tegra_vde_h264_setup_context(struct tegra_ctx * ctx,struct tegra_vde_h264_decoder_ctx * h264)8659b18ef7cSMauro Carvalho Chehab static int tegra_vde_h264_setup_context(struct tegra_ctx *ctx,
8669b18ef7cSMauro Carvalho Chehab 					struct tegra_vde_h264_decoder_ctx *h264)
8679b18ef7cSMauro Carvalho Chehab {
8689b18ef7cSMauro Carvalho Chehab 	struct tegra_ctx_h264 *h = &ctx->h264;
8699b18ef7cSMauro Carvalho Chehab 	struct tegra_vde *vde = ctx->vde;
8709b18ef7cSMauro Carvalho Chehab 	struct device *dev = vde->dev;
8719b18ef7cSMauro Carvalho Chehab 	int err;
8729b18ef7cSMauro Carvalho Chehab 
8739b18ef7cSMauro Carvalho Chehab 	memset(h264, 0, sizeof(*h264));
8749b18ef7cSMauro Carvalho Chehab 	memset(vde->frames, 0, sizeof(vde->frames));
8759b18ef7cSMauro Carvalho Chehab 
8769b18ef7cSMauro Carvalho Chehab 	tegra_vde_prepare_control_data(ctx, V4L2_CID_STATELESS_H264_DECODE_PARAMS);
8779b18ef7cSMauro Carvalho Chehab 	tegra_vde_prepare_control_data(ctx, V4L2_CID_STATELESS_H264_SPS);
8789b18ef7cSMauro Carvalho Chehab 	tegra_vde_prepare_control_data(ctx, V4L2_CID_STATELESS_H264_PPS);
8799b18ef7cSMauro Carvalho Chehab 
8809b18ef7cSMauro Carvalho Chehab 	/* CABAC unsupported by hardware, requires software preprocessing */
8819b18ef7cSMauro Carvalho Chehab 	if (h->pps->flags & V4L2_H264_PPS_FLAG_ENTROPY_CODING_MODE)
8829b18ef7cSMauro Carvalho Chehab 		return -EOPNOTSUPP;
8839b18ef7cSMauro Carvalho Chehab 
8842e2c3d6cSNicolas Dufresne 	if (h->decode_params->flags & V4L2_H264_DECODE_PARAM_FLAG_FIELD_PIC)
8852e2c3d6cSNicolas Dufresne 		return -EOPNOTSUPP;
8862e2c3d6cSNicolas Dufresne 
8879b18ef7cSMauro Carvalho Chehab 	if (h->sps->profile_idc == 66)
8889b18ef7cSMauro Carvalho Chehab 		h264->baseline_profile = 1;
8899b18ef7cSMauro Carvalho Chehab 
8909b18ef7cSMauro Carvalho Chehab 	if (h->sps->flags & V4L2_H264_SPS_FLAG_DIRECT_8X8_INFERENCE)
8919b18ef7cSMauro Carvalho Chehab 		h264->direct_8x8_inference_flag = 1;
8929b18ef7cSMauro Carvalho Chehab 
8939b18ef7cSMauro Carvalho Chehab 	if (h->pps->flags & V4L2_H264_PPS_FLAG_CONSTRAINED_INTRA_PRED)
8949b18ef7cSMauro Carvalho Chehab 		h264->constrained_intra_pred_flag = 1;
8959b18ef7cSMauro Carvalho Chehab 
8969b18ef7cSMauro Carvalho Chehab 	if (h->pps->flags & V4L2_H264_PPS_FLAG_DEBLOCKING_FILTER_CONTROL_PRESENT)
8979b18ef7cSMauro Carvalho Chehab 		h264->deblocking_filter_control_present_flag = 1;
8989b18ef7cSMauro Carvalho Chehab 
8999b18ef7cSMauro Carvalho Chehab 	if (h->pps->flags & V4L2_H264_PPS_FLAG_BOTTOM_FIELD_PIC_ORDER_IN_FRAME_PRESENT)
9009b18ef7cSMauro Carvalho Chehab 		h264->pic_order_present_flag = 1;
9019b18ef7cSMauro Carvalho Chehab 
9029b18ef7cSMauro Carvalho Chehab 	h264->level_idc				= to_tegra_vde_h264_level_idc(h->sps->level_idc);
9039b18ef7cSMauro Carvalho Chehab 	h264->log2_max_pic_order_cnt_lsb	= h->sps->log2_max_pic_order_cnt_lsb_minus4 + 4;
9049b18ef7cSMauro Carvalho Chehab 	h264->log2_max_frame_num		= h->sps->log2_max_frame_num_minus4 + 4;
9059b18ef7cSMauro Carvalho Chehab 	h264->pic_order_cnt_type		= h->sps->pic_order_cnt_type;
9069b18ef7cSMauro Carvalho Chehab 	h264->pic_width_in_mbs			= h->sps->pic_width_in_mbs_minus1 + 1;
9079b18ef7cSMauro Carvalho Chehab 	h264->pic_height_in_mbs			= h->sps->pic_height_in_map_units_minus1 + 1;
9089b18ef7cSMauro Carvalho Chehab 
9099b18ef7cSMauro Carvalho Chehab 	h264->num_ref_idx_l0_active_minus1	= h->pps->num_ref_idx_l0_default_active_minus1;
9109b18ef7cSMauro Carvalho Chehab 	h264->num_ref_idx_l1_active_minus1	= h->pps->num_ref_idx_l1_default_active_minus1;
9119b18ef7cSMauro Carvalho Chehab 	h264->chroma_qp_index_offset		= h->pps->chroma_qp_index_offset & 0x1f;
9129b18ef7cSMauro Carvalho Chehab 	h264->pic_init_qp			= h->pps->pic_init_qp_minus26 + 26;
9139b18ef7cSMauro Carvalho Chehab 
9149b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_h264_setup_frames(ctx, h264);
9159b18ef7cSMauro Carvalho Chehab 	if (err)
9169b18ef7cSMauro Carvalho Chehab 		return err;
9179b18ef7cSMauro Carvalho Chehab 
9189b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_validate_h264_ctx(dev, h264);
9199b18ef7cSMauro Carvalho Chehab 	if (err)
9209b18ef7cSMauro Carvalho Chehab 		return err;
9219b18ef7cSMauro Carvalho Chehab 
9229b18ef7cSMauro Carvalho Chehab 	return 0;
9239b18ef7cSMauro Carvalho Chehab }
9249b18ef7cSMauro Carvalho Chehab 
tegra_vde_h264_decode_run(struct tegra_ctx * ctx)9259b18ef7cSMauro Carvalho Chehab int tegra_vde_h264_decode_run(struct tegra_ctx *ctx)
9269b18ef7cSMauro Carvalho Chehab {
9279b18ef7cSMauro Carvalho Chehab 	struct vb2_v4l2_buffer *src = v4l2_m2m_next_src_buf(ctx->fh.m2m_ctx);
9289b18ef7cSMauro Carvalho Chehab 	struct tegra_m2m_buffer *bitstream = vb_to_tegra_buf(&src->vb2_buf);
9299b18ef7cSMauro Carvalho Chehab 	size_t bitstream_size = vb2_get_plane_payload(&src->vb2_buf, 0);
9309b18ef7cSMauro Carvalho Chehab 	struct tegra_vde_h264_decoder_ctx h264;
9319b18ef7cSMauro Carvalho Chehab 	struct tegra_vde *vde = ctx->vde;
9329b18ef7cSMauro Carvalho Chehab 	int err;
9339b18ef7cSMauro Carvalho Chehab 
9349b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_h264_setup_context(ctx, &h264);
9359b18ef7cSMauro Carvalho Chehab 	if (err)
9369b18ef7cSMauro Carvalho Chehab 		return err;
9379b18ef7cSMauro Carvalho Chehab 
9389b18ef7cSMauro Carvalho Chehab 	err = tegra_vde_decode_begin(vde, &h264, vde->frames,
9399b18ef7cSMauro Carvalho Chehab 				     bitstream->dma_addr[0],
9409b18ef7cSMauro Carvalho Chehab 				     bitstream_size);
9419b18ef7cSMauro Carvalho Chehab 	if (err)
9429b18ef7cSMauro Carvalho Chehab 		return err;
9439b18ef7cSMauro Carvalho Chehab 
9449b18ef7cSMauro Carvalho Chehab 	return 0;
9459b18ef7cSMauro Carvalho Chehab }
9469b18ef7cSMauro Carvalho Chehab 
tegra_vde_h264_decode_wait(struct tegra_ctx * ctx)9479b18ef7cSMauro Carvalho Chehab int tegra_vde_h264_decode_wait(struct tegra_ctx *ctx)
9489b18ef7cSMauro Carvalho Chehab {
9499b18ef7cSMauro Carvalho Chehab 	return tegra_vde_decode_end(ctx->vde);
9509b18ef7cSMauro Carvalho Chehab }
951