1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2 /* Copyright 2017-2019 NXP */
3 
4 #include <asm/unaligned.h>
5 #include <linux/mdio.h>
6 #include <linux/module.h>
7 #include <linux/fsl/enetc_mdio.h>
8 #include <linux/of_platform.h>
9 #include <linux/of_mdio.h>
10 #include <linux/of_net.h>
11 #include <linux/pcs-lynx.h>
12 #include "enetc_ierb.h"
13 #include "enetc_pf.h"
14 
15 #define ENETC_DRV_NAME_STR "ENETC PF driver"
16 
17 static void enetc_pf_get_primary_mac_addr(struct enetc_hw *hw, int si, u8 *addr)
18 {
19 	u32 upper = __raw_readl(hw->port + ENETC_PSIPMAR0(si));
20 	u16 lower = __raw_readw(hw->port + ENETC_PSIPMAR1(si));
21 
22 	put_unaligned_le32(upper, addr);
23 	put_unaligned_le16(lower, addr + 4);
24 }
25 
26 static void enetc_pf_set_primary_mac_addr(struct enetc_hw *hw, int si,
27 					  const u8 *addr)
28 {
29 	u32 upper = get_unaligned_le32(addr);
30 	u16 lower = get_unaligned_le16(addr + 4);
31 
32 	__raw_writel(upper, hw->port + ENETC_PSIPMAR0(si));
33 	__raw_writew(lower, hw->port + ENETC_PSIPMAR1(si));
34 }
35 
36 static int enetc_pf_set_mac_addr(struct net_device *ndev, void *addr)
37 {
38 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
39 	struct sockaddr *saddr = addr;
40 
41 	if (!is_valid_ether_addr(saddr->sa_data))
42 		return -EADDRNOTAVAIL;
43 
44 	eth_hw_addr_set(ndev, saddr->sa_data);
45 	enetc_pf_set_primary_mac_addr(&priv->si->hw, 0, saddr->sa_data);
46 
47 	return 0;
48 }
49 
50 static void enetc_set_vlan_promisc(struct enetc_hw *hw, char si_map)
51 {
52 	u32 val = enetc_port_rd(hw, ENETC_PSIPVMR);
53 
54 	val &= ~ENETC_PSIPVMR_SET_VP(ENETC_VLAN_PROMISC_MAP_ALL);
55 	enetc_port_wr(hw, ENETC_PSIPVMR, ENETC_PSIPVMR_SET_VP(si_map) | val);
56 }
57 
58 static void enetc_enable_si_vlan_promisc(struct enetc_pf *pf, int si_idx)
59 {
60 	pf->vlan_promisc_simap |= BIT(si_idx);
61 	enetc_set_vlan_promisc(&pf->si->hw, pf->vlan_promisc_simap);
62 }
63 
64 static void enetc_disable_si_vlan_promisc(struct enetc_pf *pf, int si_idx)
65 {
66 	pf->vlan_promisc_simap &= ~BIT(si_idx);
67 	enetc_set_vlan_promisc(&pf->si->hw, pf->vlan_promisc_simap);
68 }
69 
70 static void enetc_set_isol_vlan(struct enetc_hw *hw, int si, u16 vlan, u8 qos)
71 {
72 	u32 val = 0;
73 
74 	if (vlan)
75 		val = ENETC_PSIVLAN_EN | ENETC_PSIVLAN_SET_QOS(qos) | vlan;
76 
77 	enetc_port_wr(hw, ENETC_PSIVLANR(si), val);
78 }
79 
80 static int enetc_mac_addr_hash_idx(const u8 *addr)
81 {
82 	u64 fold = __swab64(ether_addr_to_u64(addr)) >> 16;
83 	u64 mask = 0;
84 	int res = 0;
85 	int i;
86 
87 	for (i = 0; i < 8; i++)
88 		mask |= BIT_ULL(i * 6);
89 
90 	for (i = 0; i < 6; i++)
91 		res |= (hweight64(fold & (mask << i)) & 0x1) << i;
92 
93 	return res;
94 }
95 
96 static void enetc_reset_mac_addr_filter(struct enetc_mac_filter *filter)
97 {
98 	filter->mac_addr_cnt = 0;
99 
100 	bitmap_zero(filter->mac_hash_table,
101 		    ENETC_MADDR_HASH_TBL_SZ);
102 }
103 
104 static void enetc_add_mac_addr_em_filter(struct enetc_mac_filter *filter,
105 					 const unsigned char *addr)
106 {
107 	/* add exact match addr */
108 	ether_addr_copy(filter->mac_addr, addr);
109 	filter->mac_addr_cnt++;
110 }
111 
112 static void enetc_add_mac_addr_ht_filter(struct enetc_mac_filter *filter,
113 					 const unsigned char *addr)
114 {
115 	int idx = enetc_mac_addr_hash_idx(addr);
116 
117 	/* add hash table entry */
118 	__set_bit(idx, filter->mac_hash_table);
119 	filter->mac_addr_cnt++;
120 }
121 
122 static void enetc_clear_mac_ht_flt(struct enetc_si *si, int si_idx, int type)
123 {
124 	bool err = si->errata & ENETC_ERR_UCMCSWP;
125 
126 	if (type == UC) {
127 		enetc_port_wr(&si->hw, ENETC_PSIUMHFR0(si_idx, err), 0);
128 		enetc_port_wr(&si->hw, ENETC_PSIUMHFR1(si_idx), 0);
129 	} else { /* MC */
130 		enetc_port_wr(&si->hw, ENETC_PSIMMHFR0(si_idx, err), 0);
131 		enetc_port_wr(&si->hw, ENETC_PSIMMHFR1(si_idx), 0);
132 	}
133 }
134 
135 static void enetc_set_mac_ht_flt(struct enetc_si *si, int si_idx, int type,
136 				 unsigned long hash)
137 {
138 	bool err = si->errata & ENETC_ERR_UCMCSWP;
139 
140 	if (type == UC) {
141 		enetc_port_wr(&si->hw, ENETC_PSIUMHFR0(si_idx, err),
142 			      lower_32_bits(hash));
143 		enetc_port_wr(&si->hw, ENETC_PSIUMHFR1(si_idx),
144 			      upper_32_bits(hash));
145 	} else { /* MC */
146 		enetc_port_wr(&si->hw, ENETC_PSIMMHFR0(si_idx, err),
147 			      lower_32_bits(hash));
148 		enetc_port_wr(&si->hw, ENETC_PSIMMHFR1(si_idx),
149 			      upper_32_bits(hash));
150 	}
151 }
152 
153 static void enetc_sync_mac_filters(struct enetc_pf *pf)
154 {
155 	struct enetc_mac_filter *f = pf->mac_filter;
156 	struct enetc_si *si = pf->si;
157 	int i, pos;
158 
159 	pos = EMETC_MAC_ADDR_FILT_RES;
160 
161 	for (i = 0; i < MADDR_TYPE; i++, f++) {
162 		bool em = (f->mac_addr_cnt == 1) && (i == UC);
163 		bool clear = !f->mac_addr_cnt;
164 
165 		if (clear) {
166 			if (i == UC)
167 				enetc_clear_mac_flt_entry(si, pos);
168 
169 			enetc_clear_mac_ht_flt(si, 0, i);
170 			continue;
171 		}
172 
173 		/* exact match filter */
174 		if (em) {
175 			int err;
176 
177 			enetc_clear_mac_ht_flt(si, 0, UC);
178 
179 			err = enetc_set_mac_flt_entry(si, pos, f->mac_addr,
180 						      BIT(0));
181 			if (!err)
182 				continue;
183 
184 			/* fallback to HT filtering */
185 			dev_warn(&si->pdev->dev, "fallback to HT filt (%d)\n",
186 				 err);
187 		}
188 
189 		/* hash table filter, clear EM filter for UC entries */
190 		if (i == UC)
191 			enetc_clear_mac_flt_entry(si, pos);
192 
193 		enetc_set_mac_ht_flt(si, 0, i, *f->mac_hash_table);
194 	}
195 }
196 
197 static void enetc_pf_set_rx_mode(struct net_device *ndev)
198 {
199 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
200 	struct enetc_pf *pf = enetc_si_priv(priv->si);
201 	struct enetc_hw *hw = &priv->si->hw;
202 	bool uprom = false, mprom = false;
203 	struct enetc_mac_filter *filter;
204 	struct netdev_hw_addr *ha;
205 	u32 psipmr = 0;
206 	bool em;
207 
208 	if (ndev->flags & IFF_PROMISC) {
209 		/* enable promisc mode for SI0 (PF) */
210 		psipmr = ENETC_PSIPMR_SET_UP(0) | ENETC_PSIPMR_SET_MP(0);
211 		uprom = true;
212 		mprom = true;
213 	} else if (ndev->flags & IFF_ALLMULTI) {
214 		/* enable multi cast promisc mode for SI0 (PF) */
215 		psipmr = ENETC_PSIPMR_SET_MP(0);
216 		mprom = true;
217 	}
218 
219 	/* first 2 filter entries belong to PF */
220 	if (!uprom) {
221 		/* Update unicast filters */
222 		filter = &pf->mac_filter[UC];
223 		enetc_reset_mac_addr_filter(filter);
224 
225 		em = (netdev_uc_count(ndev) == 1);
226 		netdev_for_each_uc_addr(ha, ndev) {
227 			if (em) {
228 				enetc_add_mac_addr_em_filter(filter, ha->addr);
229 				break;
230 			}
231 
232 			enetc_add_mac_addr_ht_filter(filter, ha->addr);
233 		}
234 	}
235 
236 	if (!mprom) {
237 		/* Update multicast filters */
238 		filter = &pf->mac_filter[MC];
239 		enetc_reset_mac_addr_filter(filter);
240 
241 		netdev_for_each_mc_addr(ha, ndev) {
242 			if (!is_multicast_ether_addr(ha->addr))
243 				continue;
244 
245 			enetc_add_mac_addr_ht_filter(filter, ha->addr);
246 		}
247 	}
248 
249 	if (!uprom || !mprom)
250 		/* update PF entries */
251 		enetc_sync_mac_filters(pf);
252 
253 	psipmr |= enetc_port_rd(hw, ENETC_PSIPMR) &
254 		  ~(ENETC_PSIPMR_SET_UP(0) | ENETC_PSIPMR_SET_MP(0));
255 	enetc_port_wr(hw, ENETC_PSIPMR, psipmr);
256 }
257 
258 static void enetc_set_vlan_ht_filter(struct enetc_hw *hw, int si_idx,
259 				     unsigned long hash)
260 {
261 	enetc_port_wr(hw, ENETC_PSIVHFR0(si_idx), lower_32_bits(hash));
262 	enetc_port_wr(hw, ENETC_PSIVHFR1(si_idx), upper_32_bits(hash));
263 }
264 
265 static int enetc_vid_hash_idx(unsigned int vid)
266 {
267 	int res = 0;
268 	int i;
269 
270 	for (i = 0; i < 6; i++)
271 		res |= (hweight8(vid & (BIT(i) | BIT(i + 6))) & 0x1) << i;
272 
273 	return res;
274 }
275 
276 static void enetc_sync_vlan_ht_filter(struct enetc_pf *pf, bool rehash)
277 {
278 	int i;
279 
280 	if (rehash) {
281 		bitmap_zero(pf->vlan_ht_filter, ENETC_VLAN_HT_SIZE);
282 
283 		for_each_set_bit(i, pf->active_vlans, VLAN_N_VID) {
284 			int hidx = enetc_vid_hash_idx(i);
285 
286 			__set_bit(hidx, pf->vlan_ht_filter);
287 		}
288 	}
289 
290 	enetc_set_vlan_ht_filter(&pf->si->hw, 0, *pf->vlan_ht_filter);
291 }
292 
293 static int enetc_vlan_rx_add_vid(struct net_device *ndev, __be16 prot, u16 vid)
294 {
295 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
296 	struct enetc_pf *pf = enetc_si_priv(priv->si);
297 	int idx;
298 
299 	__set_bit(vid, pf->active_vlans);
300 
301 	idx = enetc_vid_hash_idx(vid);
302 	if (!__test_and_set_bit(idx, pf->vlan_ht_filter))
303 		enetc_sync_vlan_ht_filter(pf, false);
304 
305 	return 0;
306 }
307 
308 static int enetc_vlan_rx_del_vid(struct net_device *ndev, __be16 prot, u16 vid)
309 {
310 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
311 	struct enetc_pf *pf = enetc_si_priv(priv->si);
312 
313 	__clear_bit(vid, pf->active_vlans);
314 	enetc_sync_vlan_ht_filter(pf, true);
315 
316 	return 0;
317 }
318 
319 static void enetc_set_loopback(struct net_device *ndev, bool en)
320 {
321 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
322 	struct enetc_hw *hw = &priv->si->hw;
323 	u32 reg;
324 
325 	reg = enetc_port_rd(hw, ENETC_PM0_IF_MODE);
326 	if (reg & ENETC_PM0_IFM_RG) {
327 		/* RGMII mode */
328 		reg = (reg & ~ENETC_PM0_IFM_RLP) |
329 		      (en ? ENETC_PM0_IFM_RLP : 0);
330 		enetc_port_wr(hw, ENETC_PM0_IF_MODE, reg);
331 	} else {
332 		/* assume SGMII mode */
333 		reg = enetc_port_rd(hw, ENETC_PM0_CMD_CFG);
334 		reg = (reg & ~ENETC_PM0_CMD_XGLP) |
335 		      (en ? ENETC_PM0_CMD_XGLP : 0);
336 		reg = (reg & ~ENETC_PM0_CMD_PHY_TX_EN) |
337 		      (en ? ENETC_PM0_CMD_PHY_TX_EN : 0);
338 		enetc_port_wr(hw, ENETC_PM0_CMD_CFG, reg);
339 		enetc_port_wr(hw, ENETC_PM1_CMD_CFG, reg);
340 	}
341 }
342 
343 static int enetc_pf_set_vf_mac(struct net_device *ndev, int vf, u8 *mac)
344 {
345 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
346 	struct enetc_pf *pf = enetc_si_priv(priv->si);
347 	struct enetc_vf_state *vf_state;
348 
349 	if (vf >= pf->total_vfs)
350 		return -EINVAL;
351 
352 	if (!is_valid_ether_addr(mac))
353 		return -EADDRNOTAVAIL;
354 
355 	vf_state = &pf->vf_state[vf];
356 	vf_state->flags |= ENETC_VF_FLAG_PF_SET_MAC;
357 	enetc_pf_set_primary_mac_addr(&priv->si->hw, vf + 1, mac);
358 	return 0;
359 }
360 
361 static int enetc_pf_set_vf_vlan(struct net_device *ndev, int vf, u16 vlan,
362 				u8 qos, __be16 proto)
363 {
364 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
365 	struct enetc_pf *pf = enetc_si_priv(priv->si);
366 
367 	if (priv->si->errata & ENETC_ERR_VLAN_ISOL)
368 		return -EOPNOTSUPP;
369 
370 	if (vf >= pf->total_vfs)
371 		return -EINVAL;
372 
373 	if (proto != htons(ETH_P_8021Q))
374 		/* only C-tags supported for now */
375 		return -EPROTONOSUPPORT;
376 
377 	enetc_set_isol_vlan(&priv->si->hw, vf + 1, vlan, qos);
378 	return 0;
379 }
380 
381 static int enetc_pf_set_vf_spoofchk(struct net_device *ndev, int vf, bool en)
382 {
383 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
384 	struct enetc_pf *pf = enetc_si_priv(priv->si);
385 	u32 cfgr;
386 
387 	if (vf >= pf->total_vfs)
388 		return -EINVAL;
389 
390 	cfgr = enetc_port_rd(&priv->si->hw, ENETC_PSICFGR0(vf + 1));
391 	cfgr = (cfgr & ~ENETC_PSICFGR0_ASE) | (en ? ENETC_PSICFGR0_ASE : 0);
392 	enetc_port_wr(&priv->si->hw, ENETC_PSICFGR0(vf + 1), cfgr);
393 
394 	return 0;
395 }
396 
397 static int enetc_setup_mac_address(struct device_node *np, struct enetc_pf *pf,
398 				   int si)
399 {
400 	struct device *dev = &pf->si->pdev->dev;
401 	struct enetc_hw *hw = &pf->si->hw;
402 	u8 mac_addr[ETH_ALEN] = { 0 };
403 	int err;
404 
405 	/* (1) try to get the MAC address from the device tree */
406 	if (np) {
407 		err = of_get_mac_address(np, mac_addr);
408 		if (err == -EPROBE_DEFER)
409 			return err;
410 	}
411 
412 	/* (2) bootloader supplied MAC address */
413 	if (is_zero_ether_addr(mac_addr))
414 		enetc_pf_get_primary_mac_addr(hw, si, mac_addr);
415 
416 	/* (3) choose a random one */
417 	if (is_zero_ether_addr(mac_addr)) {
418 		eth_random_addr(mac_addr);
419 		dev_info(dev, "no MAC address specified for SI%d, using %pM\n",
420 			 si, mac_addr);
421 	}
422 
423 	enetc_pf_set_primary_mac_addr(hw, si, mac_addr);
424 
425 	return 0;
426 }
427 
428 static int enetc_setup_mac_addresses(struct device_node *np,
429 				     struct enetc_pf *pf)
430 {
431 	int err, i;
432 
433 	/* The PF might take its MAC from the device tree */
434 	err = enetc_setup_mac_address(np, pf, 0);
435 	if (err)
436 		return err;
437 
438 	for (i = 0; i < pf->total_vfs; i++) {
439 		err = enetc_setup_mac_address(NULL, pf, i + 1);
440 		if (err)
441 			return err;
442 	}
443 
444 	return 0;
445 }
446 
447 static void enetc_port_assign_rfs_entries(struct enetc_si *si)
448 {
449 	struct enetc_pf *pf = enetc_si_priv(si);
450 	struct enetc_hw *hw = &si->hw;
451 	int num_entries, vf_entries, i;
452 	u32 val;
453 
454 	/* split RFS entries between functions */
455 	val = enetc_port_rd(hw, ENETC_PRFSCAPR);
456 	num_entries = ENETC_PRFSCAPR_GET_NUM_RFS(val);
457 	vf_entries = num_entries / (pf->total_vfs + 1);
458 
459 	for (i = 0; i < pf->total_vfs; i++)
460 		enetc_port_wr(hw, ENETC_PSIRFSCFGR(i + 1), vf_entries);
461 	enetc_port_wr(hw, ENETC_PSIRFSCFGR(0),
462 		      num_entries - vf_entries * pf->total_vfs);
463 
464 	/* enable RFS on port */
465 	enetc_port_wr(hw, ENETC_PRFSMR, ENETC_PRFSMR_RFSE);
466 }
467 
468 static void enetc_port_si_configure(struct enetc_si *si)
469 {
470 	struct enetc_pf *pf = enetc_si_priv(si);
471 	struct enetc_hw *hw = &si->hw;
472 	int num_rings, i;
473 	u32 val;
474 
475 	val = enetc_port_rd(hw, ENETC_PCAPR0);
476 	num_rings = min(ENETC_PCAPR0_RXBDR(val), ENETC_PCAPR0_TXBDR(val));
477 
478 	val = ENETC_PSICFGR0_SET_TXBDR(ENETC_PF_NUM_RINGS);
479 	val |= ENETC_PSICFGR0_SET_RXBDR(ENETC_PF_NUM_RINGS);
480 
481 	if (unlikely(num_rings < ENETC_PF_NUM_RINGS)) {
482 		val = ENETC_PSICFGR0_SET_TXBDR(num_rings);
483 		val |= ENETC_PSICFGR0_SET_RXBDR(num_rings);
484 
485 		dev_warn(&si->pdev->dev, "Found %d rings, expected %d!\n",
486 			 num_rings, ENETC_PF_NUM_RINGS);
487 
488 		num_rings = 0;
489 	}
490 
491 	/* Add default one-time settings for SI0 (PF) */
492 	val |= ENETC_PSICFGR0_SIVC(ENETC_VLAN_TYPE_C | ENETC_VLAN_TYPE_S);
493 
494 	enetc_port_wr(hw, ENETC_PSICFGR0(0), val);
495 
496 	if (num_rings)
497 		num_rings -= ENETC_PF_NUM_RINGS;
498 
499 	/* Configure the SIs for each available VF */
500 	val = ENETC_PSICFGR0_SIVC(ENETC_VLAN_TYPE_C | ENETC_VLAN_TYPE_S);
501 	val |= ENETC_PSICFGR0_VTE | ENETC_PSICFGR0_SIVIE;
502 
503 	if (num_rings) {
504 		num_rings /= pf->total_vfs;
505 		val |= ENETC_PSICFGR0_SET_TXBDR(num_rings);
506 		val |= ENETC_PSICFGR0_SET_RXBDR(num_rings);
507 	}
508 
509 	for (i = 0; i < pf->total_vfs; i++)
510 		enetc_port_wr(hw, ENETC_PSICFGR0(i + 1), val);
511 
512 	/* Port level VLAN settings */
513 	val = ENETC_PVCLCTR_OVTPIDL(ENETC_VLAN_TYPE_C | ENETC_VLAN_TYPE_S);
514 	enetc_port_wr(hw, ENETC_PVCLCTR, val);
515 	/* use outer tag for VLAN filtering */
516 	enetc_port_wr(hw, ENETC_PSIVLANFMR, ENETC_PSIVLANFMR_VS);
517 }
518 
519 static void enetc_configure_port_mac(struct enetc_hw *hw)
520 {
521 	int tc;
522 
523 	enetc_port_wr(hw, ENETC_PM0_MAXFRM,
524 		      ENETC_SET_MAXFRM(ENETC_RX_MAXFRM_SIZE));
525 
526 	for (tc = 0; tc < 8; tc++)
527 		enetc_port_wr(hw, ENETC_PTCMSDUR(tc), ENETC_MAC_MAXFRM_SIZE);
528 
529 	enetc_port_wr(hw, ENETC_PM0_CMD_CFG, ENETC_PM0_CMD_PHY_TX_EN |
530 		      ENETC_PM0_CMD_TXP	| ENETC_PM0_PROMISC);
531 
532 	enetc_port_wr(hw, ENETC_PM1_CMD_CFG, ENETC_PM0_CMD_PHY_TX_EN |
533 		      ENETC_PM0_CMD_TXP	| ENETC_PM0_PROMISC);
534 
535 	/* On LS1028A, the MAC RX FIFO defaults to 2, which is too high
536 	 * and may lead to RX lock-up under traffic. Set it to 1 instead,
537 	 * as recommended by the hardware team.
538 	 */
539 	enetc_port_wr(hw, ENETC_PM0_RX_FIFO, ENETC_PM0_RX_FIFO_VAL);
540 }
541 
542 static void enetc_mac_config(struct enetc_hw *hw, phy_interface_t phy_mode)
543 {
544 	u32 val;
545 
546 	if (phy_interface_mode_is_rgmii(phy_mode)) {
547 		val = enetc_port_rd(hw, ENETC_PM0_IF_MODE);
548 		val &= ~(ENETC_PM0_IFM_EN_AUTO | ENETC_PM0_IFM_IFMODE_MASK);
549 		val |= ENETC_PM0_IFM_IFMODE_GMII | ENETC_PM0_IFM_RG;
550 		enetc_port_wr(hw, ENETC_PM0_IF_MODE, val);
551 	}
552 
553 	if (phy_mode == PHY_INTERFACE_MODE_USXGMII) {
554 		val = ENETC_PM0_IFM_FULL_DPX | ENETC_PM0_IFM_IFMODE_XGMII;
555 		enetc_port_wr(hw, ENETC_PM0_IF_MODE, val);
556 	}
557 }
558 
559 static void enetc_mac_enable(struct enetc_hw *hw, bool en)
560 {
561 	u32 val = enetc_port_rd(hw, ENETC_PM0_CMD_CFG);
562 
563 	val &= ~(ENETC_PM0_TX_EN | ENETC_PM0_RX_EN);
564 	val |= en ? (ENETC_PM0_TX_EN | ENETC_PM0_RX_EN) : 0;
565 
566 	enetc_port_wr(hw, ENETC_PM0_CMD_CFG, val);
567 	enetc_port_wr(hw, ENETC_PM1_CMD_CFG, val);
568 }
569 
570 static void enetc_configure_port_pmac(struct enetc_hw *hw)
571 {
572 	u32 temp;
573 
574 	/* Set pMAC step lock */
575 	temp = enetc_port_rd(hw, ENETC_PFPMR);
576 	enetc_port_wr(hw, ENETC_PFPMR,
577 		      temp | ENETC_PFPMR_PMACE | ENETC_PFPMR_MWLM);
578 
579 	temp = enetc_port_rd(hw, ENETC_MMCSR);
580 	enetc_port_wr(hw, ENETC_MMCSR, temp | ENETC_MMCSR_ME);
581 }
582 
583 static void enetc_configure_port(struct enetc_pf *pf)
584 {
585 	u8 hash_key[ENETC_RSSHASH_KEY_SIZE];
586 	struct enetc_hw *hw = &pf->si->hw;
587 
588 	enetc_configure_port_pmac(hw);
589 
590 	enetc_configure_port_mac(hw);
591 
592 	enetc_port_si_configure(pf->si);
593 
594 	/* set up hash key */
595 	get_random_bytes(hash_key, ENETC_RSSHASH_KEY_SIZE);
596 	enetc_set_rss_key(hw, hash_key);
597 
598 	/* split up RFS entries */
599 	enetc_port_assign_rfs_entries(pf->si);
600 
601 	/* enforce VLAN promisc mode for all SIs */
602 	pf->vlan_promisc_simap = ENETC_VLAN_PROMISC_MAP_ALL;
603 	enetc_set_vlan_promisc(hw, pf->vlan_promisc_simap);
604 
605 	enetc_port_wr(hw, ENETC_PSIPMR, 0);
606 
607 	/* enable port */
608 	enetc_port_wr(hw, ENETC_PMR, ENETC_PMR_EN);
609 }
610 
611 /* Messaging */
612 static u16 enetc_msg_pf_set_vf_primary_mac_addr(struct enetc_pf *pf,
613 						int vf_id)
614 {
615 	struct enetc_vf_state *vf_state = &pf->vf_state[vf_id];
616 	struct enetc_msg_swbd *msg = &pf->rxmsg[vf_id];
617 	struct enetc_msg_cmd_set_primary_mac *cmd;
618 	struct device *dev = &pf->si->pdev->dev;
619 	u16 cmd_id;
620 	char *addr;
621 
622 	cmd = (struct enetc_msg_cmd_set_primary_mac *)msg->vaddr;
623 	cmd_id = cmd->header.id;
624 	if (cmd_id != ENETC_MSG_CMD_MNG_ADD)
625 		return ENETC_MSG_CMD_STATUS_FAIL;
626 
627 	addr = cmd->mac.sa_data;
628 	if (vf_state->flags & ENETC_VF_FLAG_PF_SET_MAC)
629 		dev_warn(dev, "Attempt to override PF set mac addr for VF%d\n",
630 			 vf_id);
631 	else
632 		enetc_pf_set_primary_mac_addr(&pf->si->hw, vf_id + 1, addr);
633 
634 	return ENETC_MSG_CMD_STATUS_OK;
635 }
636 
637 void enetc_msg_handle_rxmsg(struct enetc_pf *pf, int vf_id, u16 *status)
638 {
639 	struct enetc_msg_swbd *msg = &pf->rxmsg[vf_id];
640 	struct device *dev = &pf->si->pdev->dev;
641 	struct enetc_msg_cmd_header *cmd_hdr;
642 	u16 cmd_type;
643 
644 	*status = ENETC_MSG_CMD_STATUS_OK;
645 	cmd_hdr = (struct enetc_msg_cmd_header *)msg->vaddr;
646 	cmd_type = cmd_hdr->type;
647 
648 	switch (cmd_type) {
649 	case ENETC_MSG_CMD_MNG_MAC:
650 		*status = enetc_msg_pf_set_vf_primary_mac_addr(pf, vf_id);
651 		break;
652 	default:
653 		dev_err(dev, "command not supported (cmd_type: 0x%x)\n",
654 			cmd_type);
655 	}
656 }
657 
658 #ifdef CONFIG_PCI_IOV
659 static int enetc_sriov_configure(struct pci_dev *pdev, int num_vfs)
660 {
661 	struct enetc_si *si = pci_get_drvdata(pdev);
662 	struct enetc_pf *pf = enetc_si_priv(si);
663 	int err;
664 
665 	if (!num_vfs) {
666 		enetc_msg_psi_free(pf);
667 		kfree(pf->vf_state);
668 		pf->num_vfs = 0;
669 		pci_disable_sriov(pdev);
670 	} else {
671 		pf->num_vfs = num_vfs;
672 
673 		pf->vf_state = kcalloc(num_vfs, sizeof(struct enetc_vf_state),
674 				       GFP_KERNEL);
675 		if (!pf->vf_state) {
676 			pf->num_vfs = 0;
677 			return -ENOMEM;
678 		}
679 
680 		err = enetc_msg_psi_init(pf);
681 		if (err) {
682 			dev_err(&pdev->dev, "enetc_msg_psi_init (%d)\n", err);
683 			goto err_msg_psi;
684 		}
685 
686 		err = pci_enable_sriov(pdev, num_vfs);
687 		if (err) {
688 			dev_err(&pdev->dev, "pci_enable_sriov err %d\n", err);
689 			goto err_en_sriov;
690 		}
691 	}
692 
693 	return num_vfs;
694 
695 err_en_sriov:
696 	enetc_msg_psi_free(pf);
697 err_msg_psi:
698 	kfree(pf->vf_state);
699 	pf->num_vfs = 0;
700 
701 	return err;
702 }
703 #else
704 #define enetc_sriov_configure(pdev, num_vfs)	(void)0
705 #endif
706 
707 static int enetc_pf_set_features(struct net_device *ndev,
708 				 netdev_features_t features)
709 {
710 	netdev_features_t changed = ndev->features ^ features;
711 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
712 
713 	if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
714 		struct enetc_pf *pf = enetc_si_priv(priv->si);
715 
716 		if (!!(features & NETIF_F_HW_VLAN_CTAG_FILTER))
717 			enetc_disable_si_vlan_promisc(pf, 0);
718 		else
719 			enetc_enable_si_vlan_promisc(pf, 0);
720 	}
721 
722 	if (changed & NETIF_F_LOOPBACK)
723 		enetc_set_loopback(ndev, !!(features & NETIF_F_LOOPBACK));
724 
725 	return enetc_set_features(ndev, features);
726 }
727 
728 static const struct net_device_ops enetc_ndev_ops = {
729 	.ndo_open		= enetc_open,
730 	.ndo_stop		= enetc_close,
731 	.ndo_start_xmit		= enetc_xmit,
732 	.ndo_get_stats		= enetc_get_stats,
733 	.ndo_set_mac_address	= enetc_pf_set_mac_addr,
734 	.ndo_set_rx_mode	= enetc_pf_set_rx_mode,
735 	.ndo_vlan_rx_add_vid	= enetc_vlan_rx_add_vid,
736 	.ndo_vlan_rx_kill_vid	= enetc_vlan_rx_del_vid,
737 	.ndo_set_vf_mac		= enetc_pf_set_vf_mac,
738 	.ndo_set_vf_vlan	= enetc_pf_set_vf_vlan,
739 	.ndo_set_vf_spoofchk	= enetc_pf_set_vf_spoofchk,
740 	.ndo_set_features	= enetc_pf_set_features,
741 	.ndo_eth_ioctl		= enetc_ioctl,
742 	.ndo_setup_tc		= enetc_setup_tc,
743 	.ndo_bpf		= enetc_setup_bpf,
744 	.ndo_xdp_xmit		= enetc_xdp_xmit,
745 };
746 
747 static void enetc_pf_netdev_setup(struct enetc_si *si, struct net_device *ndev,
748 				  const struct net_device_ops *ndev_ops)
749 {
750 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
751 
752 	SET_NETDEV_DEV(ndev, &si->pdev->dev);
753 	priv->ndev = ndev;
754 	priv->si = si;
755 	priv->dev = &si->pdev->dev;
756 	si->ndev = ndev;
757 
758 	priv->msg_enable = (NETIF_MSG_WOL << 1) - 1;
759 	ndev->netdev_ops = ndev_ops;
760 	enetc_set_ethtool_ops(ndev);
761 	ndev->watchdog_timeo = 5 * HZ;
762 	ndev->max_mtu = ENETC_MAX_MTU;
763 
764 	ndev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
765 			    NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
766 			    NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_LOOPBACK |
767 			    NETIF_F_HW_CSUM | NETIF_F_TSO | NETIF_F_TSO6;
768 	ndev->features = NETIF_F_HIGHDMA | NETIF_F_SG | NETIF_F_RXCSUM |
769 			 NETIF_F_HW_VLAN_CTAG_TX |
770 			 NETIF_F_HW_VLAN_CTAG_RX |
771 			 NETIF_F_HW_CSUM | NETIF_F_TSO | NETIF_F_TSO6;
772 	ndev->vlan_features = NETIF_F_SG | NETIF_F_HW_CSUM |
773 			      NETIF_F_TSO | NETIF_F_TSO6;
774 
775 	if (si->num_rss)
776 		ndev->hw_features |= NETIF_F_RXHASH;
777 
778 	ndev->priv_flags |= IFF_UNICAST_FLT;
779 
780 	if (si->hw_features & ENETC_SI_F_PSFP && !enetc_psfp_enable(priv)) {
781 		priv->active_offloads |= ENETC_F_QCI;
782 		ndev->features |= NETIF_F_HW_TC;
783 		ndev->hw_features |= NETIF_F_HW_TC;
784 	}
785 
786 	/* pick up primary MAC address from SI */
787 	enetc_load_primary_mac_addr(&si->hw, ndev);
788 }
789 
790 static int enetc_mdio_probe(struct enetc_pf *pf, struct device_node *np)
791 {
792 	struct device *dev = &pf->si->pdev->dev;
793 	struct enetc_mdio_priv *mdio_priv;
794 	struct mii_bus *bus;
795 	int err;
796 
797 	bus = devm_mdiobus_alloc_size(dev, sizeof(*mdio_priv));
798 	if (!bus)
799 		return -ENOMEM;
800 
801 	bus->name = "Freescale ENETC MDIO Bus";
802 	bus->read = enetc_mdio_read;
803 	bus->write = enetc_mdio_write;
804 	bus->parent = dev;
805 	mdio_priv = bus->priv;
806 	mdio_priv->hw = &pf->si->hw;
807 	mdio_priv->mdio_base = ENETC_EMDIO_BASE;
808 	snprintf(bus->id, MII_BUS_ID_SIZE, "%s", dev_name(dev));
809 
810 	err = of_mdiobus_register(bus, np);
811 	if (err)
812 		return dev_err_probe(dev, err, "cannot register MDIO bus\n");
813 
814 	pf->mdio = bus;
815 
816 	return 0;
817 }
818 
819 static void enetc_mdio_remove(struct enetc_pf *pf)
820 {
821 	if (pf->mdio)
822 		mdiobus_unregister(pf->mdio);
823 }
824 
825 static int enetc_imdio_create(struct enetc_pf *pf)
826 {
827 	struct device *dev = &pf->si->pdev->dev;
828 	struct enetc_mdio_priv *mdio_priv;
829 	struct phylink_pcs *phylink_pcs;
830 	struct mdio_device *mdio_device;
831 	struct mii_bus *bus;
832 	int err;
833 
834 	bus = mdiobus_alloc_size(sizeof(*mdio_priv));
835 	if (!bus)
836 		return -ENOMEM;
837 
838 	bus->name = "Freescale ENETC internal MDIO Bus";
839 	bus->read = enetc_mdio_read;
840 	bus->write = enetc_mdio_write;
841 	bus->parent = dev;
842 	bus->phy_mask = ~0;
843 	mdio_priv = bus->priv;
844 	mdio_priv->hw = &pf->si->hw;
845 	mdio_priv->mdio_base = ENETC_PM_IMDIO_BASE;
846 	snprintf(bus->id, MII_BUS_ID_SIZE, "%s-imdio", dev_name(dev));
847 
848 	err = mdiobus_register(bus);
849 	if (err) {
850 		dev_err(dev, "cannot register internal MDIO bus (%d)\n", err);
851 		goto free_mdio_bus;
852 	}
853 
854 	mdio_device = mdio_device_create(bus, 0);
855 	if (IS_ERR(mdio_device)) {
856 		err = PTR_ERR(mdio_device);
857 		dev_err(dev, "cannot create mdio device (%d)\n", err);
858 		goto unregister_mdiobus;
859 	}
860 
861 	phylink_pcs = lynx_pcs_create(mdio_device);
862 	if (!phylink_pcs) {
863 		mdio_device_free(mdio_device);
864 		err = -ENOMEM;
865 		dev_err(dev, "cannot create lynx pcs (%d)\n", err);
866 		goto unregister_mdiobus;
867 	}
868 
869 	pf->imdio = bus;
870 	pf->pcs = phylink_pcs;
871 
872 	return 0;
873 
874 unregister_mdiobus:
875 	mdiobus_unregister(bus);
876 free_mdio_bus:
877 	mdiobus_free(bus);
878 	return err;
879 }
880 
881 static void enetc_imdio_remove(struct enetc_pf *pf)
882 {
883 	struct mdio_device *mdio_device;
884 
885 	if (pf->pcs) {
886 		mdio_device = lynx_get_mdio_device(pf->pcs);
887 		mdio_device_free(mdio_device);
888 		lynx_pcs_destroy(pf->pcs);
889 	}
890 	if (pf->imdio) {
891 		mdiobus_unregister(pf->imdio);
892 		mdiobus_free(pf->imdio);
893 	}
894 }
895 
896 static bool enetc_port_has_pcs(struct enetc_pf *pf)
897 {
898 	return (pf->if_mode == PHY_INTERFACE_MODE_SGMII ||
899 		pf->if_mode == PHY_INTERFACE_MODE_2500BASEX ||
900 		pf->if_mode == PHY_INTERFACE_MODE_USXGMII);
901 }
902 
903 static int enetc_mdiobus_create(struct enetc_pf *pf, struct device_node *node)
904 {
905 	struct device_node *mdio_np;
906 	int err;
907 
908 	mdio_np = of_get_child_by_name(node, "mdio");
909 	if (mdio_np) {
910 		err = enetc_mdio_probe(pf, mdio_np);
911 
912 		of_node_put(mdio_np);
913 		if (err)
914 			return err;
915 	}
916 
917 	if (enetc_port_has_pcs(pf)) {
918 		err = enetc_imdio_create(pf);
919 		if (err) {
920 			enetc_mdio_remove(pf);
921 			return err;
922 		}
923 	}
924 
925 	return 0;
926 }
927 
928 static void enetc_mdiobus_destroy(struct enetc_pf *pf)
929 {
930 	enetc_mdio_remove(pf);
931 	enetc_imdio_remove(pf);
932 }
933 
934 static struct phylink_pcs *
935 enetc_pl_mac_select_pcs(struct phylink_config *config, phy_interface_t iface)
936 {
937 	struct enetc_pf *pf = phylink_to_enetc_pf(config);
938 
939 	return pf->pcs;
940 }
941 
942 static void enetc_pl_mac_config(struct phylink_config *config,
943 				unsigned int mode,
944 				const struct phylink_link_state *state)
945 {
946 	struct enetc_pf *pf = phylink_to_enetc_pf(config);
947 
948 	enetc_mac_config(&pf->si->hw, state->interface);
949 }
950 
951 static void enetc_force_rgmii_mac(struct enetc_hw *hw, int speed, int duplex)
952 {
953 	u32 old_val, val;
954 
955 	old_val = val = enetc_port_rd(hw, ENETC_PM0_IF_MODE);
956 
957 	if (speed == SPEED_1000) {
958 		val &= ~ENETC_PM0_IFM_SSP_MASK;
959 		val |= ENETC_PM0_IFM_SSP_1000;
960 	} else if (speed == SPEED_100) {
961 		val &= ~ENETC_PM0_IFM_SSP_MASK;
962 		val |= ENETC_PM0_IFM_SSP_100;
963 	} else if (speed == SPEED_10) {
964 		val &= ~ENETC_PM0_IFM_SSP_MASK;
965 		val |= ENETC_PM0_IFM_SSP_10;
966 	}
967 
968 	if (duplex == DUPLEX_FULL)
969 		val |= ENETC_PM0_IFM_FULL_DPX;
970 	else
971 		val &= ~ENETC_PM0_IFM_FULL_DPX;
972 
973 	if (val == old_val)
974 		return;
975 
976 	enetc_port_wr(hw, ENETC_PM0_IF_MODE, val);
977 }
978 
979 static void enetc_pl_mac_link_up(struct phylink_config *config,
980 				 struct phy_device *phy, unsigned int mode,
981 				 phy_interface_t interface, int speed,
982 				 int duplex, bool tx_pause, bool rx_pause)
983 {
984 	struct enetc_pf *pf = phylink_to_enetc_pf(config);
985 	u32 pause_off_thresh = 0, pause_on_thresh = 0;
986 	u32 init_quanta = 0, refresh_quanta = 0;
987 	struct enetc_hw *hw = &pf->si->hw;
988 	struct enetc_ndev_priv *priv;
989 	u32 rbmr, cmd_cfg;
990 	int idx;
991 
992 	priv = netdev_priv(pf->si->ndev);
993 
994 	if (pf->si->hw_features & ENETC_SI_F_QBV)
995 		enetc_sched_speed_set(priv, speed);
996 
997 	if (!phylink_autoneg_inband(mode) &&
998 	    phy_interface_mode_is_rgmii(interface))
999 		enetc_force_rgmii_mac(hw, speed, duplex);
1000 
1001 	/* Flow control */
1002 	for (idx = 0; idx < priv->num_rx_rings; idx++) {
1003 		rbmr = enetc_rxbdr_rd(hw, idx, ENETC_RBMR);
1004 
1005 		if (tx_pause)
1006 			rbmr |= ENETC_RBMR_CM;
1007 		else
1008 			rbmr &= ~ENETC_RBMR_CM;
1009 
1010 		enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1011 	}
1012 
1013 	if (tx_pause) {
1014 		/* When the port first enters congestion, send a PAUSE request
1015 		 * with the maximum number of quanta. When the port exits
1016 		 * congestion, it will automatically send a PAUSE frame with
1017 		 * zero quanta.
1018 		 */
1019 		init_quanta = 0xffff;
1020 
1021 		/* Also, set up the refresh timer to send follow-up PAUSE
1022 		 * frames at half the quanta value, in case the congestion
1023 		 * condition persists.
1024 		 */
1025 		refresh_quanta = 0xffff / 2;
1026 
1027 		/* Start emitting PAUSE frames when 3 large frames (or more
1028 		 * smaller frames) have accumulated in the FIFO waiting to be
1029 		 * DMAed to the RX ring.
1030 		 */
1031 		pause_on_thresh = 3 * ENETC_MAC_MAXFRM_SIZE;
1032 		pause_off_thresh = 1 * ENETC_MAC_MAXFRM_SIZE;
1033 	}
1034 
1035 	enetc_port_wr(hw, ENETC_PM0_PAUSE_QUANTA, init_quanta);
1036 	enetc_port_wr(hw, ENETC_PM1_PAUSE_QUANTA, init_quanta);
1037 	enetc_port_wr(hw, ENETC_PM0_PAUSE_THRESH, refresh_quanta);
1038 	enetc_port_wr(hw, ENETC_PM1_PAUSE_THRESH, refresh_quanta);
1039 	enetc_port_wr(hw, ENETC_PPAUONTR, pause_on_thresh);
1040 	enetc_port_wr(hw, ENETC_PPAUOFFTR, pause_off_thresh);
1041 
1042 	cmd_cfg = enetc_port_rd(hw, ENETC_PM0_CMD_CFG);
1043 
1044 	if (rx_pause)
1045 		cmd_cfg &= ~ENETC_PM0_PAUSE_IGN;
1046 	else
1047 		cmd_cfg |= ENETC_PM0_PAUSE_IGN;
1048 
1049 	enetc_port_wr(hw, ENETC_PM0_CMD_CFG, cmd_cfg);
1050 	enetc_port_wr(hw, ENETC_PM1_CMD_CFG, cmd_cfg);
1051 
1052 	enetc_mac_enable(hw, true);
1053 }
1054 
1055 static void enetc_pl_mac_link_down(struct phylink_config *config,
1056 				   unsigned int mode,
1057 				   phy_interface_t interface)
1058 {
1059 	struct enetc_pf *pf = phylink_to_enetc_pf(config);
1060 
1061 	enetc_mac_enable(&pf->si->hw, false);
1062 }
1063 
1064 static const struct phylink_mac_ops enetc_mac_phylink_ops = {
1065 	.validate = phylink_generic_validate,
1066 	.mac_select_pcs = enetc_pl_mac_select_pcs,
1067 	.mac_config = enetc_pl_mac_config,
1068 	.mac_link_up = enetc_pl_mac_link_up,
1069 	.mac_link_down = enetc_pl_mac_link_down,
1070 };
1071 
1072 static int enetc_phylink_create(struct enetc_ndev_priv *priv,
1073 				struct device_node *node)
1074 {
1075 	struct enetc_pf *pf = enetc_si_priv(priv->si);
1076 	struct phylink *phylink;
1077 	int err;
1078 
1079 	pf->phylink_config.dev = &priv->ndev->dev;
1080 	pf->phylink_config.type = PHYLINK_NETDEV;
1081 	pf->phylink_config.mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
1082 		MAC_10 | MAC_100 | MAC_1000 | MAC_2500FD;
1083 
1084 	__set_bit(PHY_INTERFACE_MODE_INTERNAL,
1085 		  pf->phylink_config.supported_interfaces);
1086 	__set_bit(PHY_INTERFACE_MODE_SGMII,
1087 		  pf->phylink_config.supported_interfaces);
1088 	__set_bit(PHY_INTERFACE_MODE_2500BASEX,
1089 		  pf->phylink_config.supported_interfaces);
1090 	__set_bit(PHY_INTERFACE_MODE_USXGMII,
1091 		  pf->phylink_config.supported_interfaces);
1092 	phy_interface_set_rgmii(pf->phylink_config.supported_interfaces);
1093 
1094 	phylink = phylink_create(&pf->phylink_config, of_fwnode_handle(node),
1095 				 pf->if_mode, &enetc_mac_phylink_ops);
1096 	if (IS_ERR(phylink)) {
1097 		err = PTR_ERR(phylink);
1098 		return err;
1099 	}
1100 
1101 	priv->phylink = phylink;
1102 
1103 	return 0;
1104 }
1105 
1106 static void enetc_phylink_destroy(struct enetc_ndev_priv *priv)
1107 {
1108 	phylink_destroy(priv->phylink);
1109 }
1110 
1111 /* Initialize the entire shared memory for the flow steering entries
1112  * of this port (PF + VFs)
1113  */
1114 static int enetc_init_port_rfs_memory(struct enetc_si *si)
1115 {
1116 	struct enetc_cmd_rfse rfse = {0};
1117 	struct enetc_hw *hw = &si->hw;
1118 	int num_rfs, i, err = 0;
1119 	u32 val;
1120 
1121 	val = enetc_port_rd(hw, ENETC_PRFSCAPR);
1122 	num_rfs = ENETC_PRFSCAPR_GET_NUM_RFS(val);
1123 
1124 	for (i = 0; i < num_rfs; i++) {
1125 		err = enetc_set_fs_entry(si, &rfse, i);
1126 		if (err)
1127 			break;
1128 	}
1129 
1130 	return err;
1131 }
1132 
1133 static int enetc_init_port_rss_memory(struct enetc_si *si)
1134 {
1135 	struct enetc_hw *hw = &si->hw;
1136 	int num_rss, err;
1137 	int *rss_table;
1138 	u32 val;
1139 
1140 	val = enetc_port_rd(hw, ENETC_PRSSCAPR);
1141 	num_rss = ENETC_PRSSCAPR_GET_NUM_RSS(val);
1142 	if (!num_rss)
1143 		return 0;
1144 
1145 	rss_table = kcalloc(num_rss, sizeof(*rss_table), GFP_KERNEL);
1146 	if (!rss_table)
1147 		return -ENOMEM;
1148 
1149 	err = enetc_set_rss_table(si, rss_table, num_rss);
1150 
1151 	kfree(rss_table);
1152 
1153 	return err;
1154 }
1155 
1156 static int enetc_pf_register_with_ierb(struct pci_dev *pdev)
1157 {
1158 	struct device_node *node = pdev->dev.of_node;
1159 	struct platform_device *ierb_pdev;
1160 	struct device_node *ierb_node;
1161 
1162 	/* Don't register with the IERB if the PF itself is disabled */
1163 	if (!node || !of_device_is_available(node))
1164 		return 0;
1165 
1166 	ierb_node = of_find_compatible_node(NULL, NULL,
1167 					    "fsl,ls1028a-enetc-ierb");
1168 	if (!ierb_node || !of_device_is_available(ierb_node))
1169 		return -ENODEV;
1170 
1171 	ierb_pdev = of_find_device_by_node(ierb_node);
1172 	of_node_put(ierb_node);
1173 
1174 	if (!ierb_pdev)
1175 		return -EPROBE_DEFER;
1176 
1177 	return enetc_ierb_register_pf(ierb_pdev, pdev);
1178 }
1179 
1180 static int enetc_pf_probe(struct pci_dev *pdev,
1181 			  const struct pci_device_id *ent)
1182 {
1183 	struct device_node *node = pdev->dev.of_node;
1184 	struct enetc_ndev_priv *priv;
1185 	struct net_device *ndev;
1186 	struct enetc_si *si;
1187 	struct enetc_pf *pf;
1188 	int err;
1189 
1190 	err = enetc_pf_register_with_ierb(pdev);
1191 	if (err == -EPROBE_DEFER)
1192 		return err;
1193 	if (err)
1194 		dev_warn(&pdev->dev,
1195 			 "Could not register with IERB driver: %pe, please update the device tree\n",
1196 			 ERR_PTR(err));
1197 
1198 	err = enetc_pci_probe(pdev, KBUILD_MODNAME, sizeof(*pf));
1199 	if (err)
1200 		return dev_err_probe(&pdev->dev, err, "PCI probing failed\n");
1201 
1202 	si = pci_get_drvdata(pdev);
1203 	if (!si->hw.port || !si->hw.global) {
1204 		err = -ENODEV;
1205 		dev_err(&pdev->dev, "could not map PF space, probing a VF?\n");
1206 		goto err_map_pf_space;
1207 	}
1208 
1209 	err = enetc_setup_cbdr(&pdev->dev, &si->hw, ENETC_CBDR_DEFAULT_SIZE,
1210 			       &si->cbd_ring);
1211 	if (err)
1212 		goto err_setup_cbdr;
1213 
1214 	err = enetc_init_port_rfs_memory(si);
1215 	if (err) {
1216 		dev_err(&pdev->dev, "Failed to initialize RFS memory\n");
1217 		goto err_init_port_rfs;
1218 	}
1219 
1220 	err = enetc_init_port_rss_memory(si);
1221 	if (err) {
1222 		dev_err(&pdev->dev, "Failed to initialize RSS memory\n");
1223 		goto err_init_port_rss;
1224 	}
1225 
1226 	if (node && !of_device_is_available(node)) {
1227 		dev_info(&pdev->dev, "device is disabled, skipping\n");
1228 		err = -ENODEV;
1229 		goto err_device_disabled;
1230 	}
1231 
1232 	pf = enetc_si_priv(si);
1233 	pf->si = si;
1234 	pf->total_vfs = pci_sriov_get_totalvfs(pdev);
1235 
1236 	err = enetc_setup_mac_addresses(node, pf);
1237 	if (err)
1238 		goto err_setup_mac_addresses;
1239 
1240 	enetc_configure_port(pf);
1241 
1242 	enetc_get_si_caps(si);
1243 
1244 	ndev = alloc_etherdev_mq(sizeof(*priv), ENETC_MAX_NUM_TXQS);
1245 	if (!ndev) {
1246 		err = -ENOMEM;
1247 		dev_err(&pdev->dev, "netdev creation failed\n");
1248 		goto err_alloc_netdev;
1249 	}
1250 
1251 	enetc_pf_netdev_setup(si, ndev, &enetc_ndev_ops);
1252 
1253 	priv = netdev_priv(ndev);
1254 
1255 	enetc_init_si_rings_params(priv);
1256 
1257 	err = enetc_alloc_si_resources(priv);
1258 	if (err) {
1259 		dev_err(&pdev->dev, "SI resource alloc failed\n");
1260 		goto err_alloc_si_res;
1261 	}
1262 
1263 	err = enetc_configure_si(priv);
1264 	if (err) {
1265 		dev_err(&pdev->dev, "Failed to configure SI\n");
1266 		goto err_config_si;
1267 	}
1268 
1269 	err = enetc_alloc_msix(priv);
1270 	if (err) {
1271 		dev_err(&pdev->dev, "MSIX alloc failed\n");
1272 		goto err_alloc_msix;
1273 	}
1274 
1275 	err = of_get_phy_mode(node, &pf->if_mode);
1276 	if (err) {
1277 		dev_err(&pdev->dev, "Failed to read PHY mode\n");
1278 		goto err_phy_mode;
1279 	}
1280 
1281 	err = enetc_mdiobus_create(pf, node);
1282 	if (err)
1283 		goto err_mdiobus_create;
1284 
1285 	err = enetc_phylink_create(priv, node);
1286 	if (err)
1287 		goto err_phylink_create;
1288 
1289 	err = register_netdev(ndev);
1290 	if (err)
1291 		goto err_reg_netdev;
1292 
1293 	return 0;
1294 
1295 err_reg_netdev:
1296 	enetc_phylink_destroy(priv);
1297 err_phylink_create:
1298 	enetc_mdiobus_destroy(pf);
1299 err_mdiobus_create:
1300 err_phy_mode:
1301 	enetc_free_msix(priv);
1302 err_config_si:
1303 err_alloc_msix:
1304 	enetc_free_si_resources(priv);
1305 err_alloc_si_res:
1306 	si->ndev = NULL;
1307 	free_netdev(ndev);
1308 err_alloc_netdev:
1309 err_init_port_rss:
1310 err_init_port_rfs:
1311 err_device_disabled:
1312 err_setup_mac_addresses:
1313 	enetc_teardown_cbdr(&si->cbd_ring);
1314 err_setup_cbdr:
1315 err_map_pf_space:
1316 	enetc_pci_remove(pdev);
1317 
1318 	return err;
1319 }
1320 
1321 static void enetc_pf_remove(struct pci_dev *pdev)
1322 {
1323 	struct enetc_si *si = pci_get_drvdata(pdev);
1324 	struct enetc_pf *pf = enetc_si_priv(si);
1325 	struct enetc_ndev_priv *priv;
1326 
1327 	priv = netdev_priv(si->ndev);
1328 
1329 	if (pf->num_vfs)
1330 		enetc_sriov_configure(pdev, 0);
1331 
1332 	unregister_netdev(si->ndev);
1333 
1334 	enetc_phylink_destroy(priv);
1335 	enetc_mdiobus_destroy(pf);
1336 
1337 	enetc_free_msix(priv);
1338 
1339 	enetc_free_si_resources(priv);
1340 	enetc_teardown_cbdr(&si->cbd_ring);
1341 
1342 	free_netdev(si->ndev);
1343 
1344 	enetc_pci_remove(pdev);
1345 }
1346 
1347 static const struct pci_device_id enetc_pf_id_table[] = {
1348 	{ PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, ENETC_DEV_ID_PF) },
1349 	{ 0, } /* End of table. */
1350 };
1351 MODULE_DEVICE_TABLE(pci, enetc_pf_id_table);
1352 
1353 static struct pci_driver enetc_pf_driver = {
1354 	.name = KBUILD_MODNAME,
1355 	.id_table = enetc_pf_id_table,
1356 	.probe = enetc_pf_probe,
1357 	.remove = enetc_pf_remove,
1358 #ifdef CONFIG_PCI_IOV
1359 	.sriov_configure = enetc_sriov_configure,
1360 #endif
1361 };
1362 module_pci_driver(enetc_pf_driver);
1363 
1364 MODULE_DESCRIPTION(ENETC_DRV_NAME_STR);
1365 MODULE_LICENSE("Dual BSD/GPL");
1366