xref: /linux/drivers/net/ethernet/qlogic/qed/qed_roce.c (revision 5f8dac3f)
11f4d4ed6SAlexander Lobakin // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
251ff1725SRam Amrani /* QLogic qed NIC Driver
3e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
4663eacd8SAlexander Lobakin  * Copyright (c) 2019-2020 Marvell International Ltd.
551ff1725SRam Amrani  */
61f4d4ed6SAlexander Lobakin 
751ff1725SRam Amrani #include <linux/types.h>
851ff1725SRam Amrani #include <asm/byteorder.h>
951ff1725SRam Amrani #include <linux/bitops.h>
1051ff1725SRam Amrani #include <linux/delay.h>
1151ff1725SRam Amrani #include <linux/dma-mapping.h>
1251ff1725SRam Amrani #include <linux/errno.h>
1351ff1725SRam Amrani #include <linux/io.h>
1451ff1725SRam Amrani #include <linux/kernel.h>
1551ff1725SRam Amrani #include <linux/list.h>
1651ff1725SRam Amrani #include <linux/module.h>
1751ff1725SRam Amrani #include <linux/mutex.h>
1851ff1725SRam Amrani #include <linux/pci.h>
1951ff1725SRam Amrani #include <linux/slab.h>
2051ff1725SRam Amrani #include <linux/spinlock.h>
2151ff1725SRam Amrani #include <linux/string.h>
2261be82b0SDenis Bolotin #include <linux/if_vlan.h>
2351ff1725SRam Amrani #include "qed.h"
2451ff1725SRam Amrani #include "qed_cxt.h"
2561be82b0SDenis Bolotin #include "qed_dcbx.h"
2651ff1725SRam Amrani #include "qed_hsi.h"
2751ff1725SRam Amrani #include "qed_hw.h"
2851ff1725SRam Amrani #include "qed_init_ops.h"
2951ff1725SRam Amrani #include "qed_int.h"
3051ff1725SRam Amrani #include "qed_ll2.h"
3151ff1725SRam Amrani #include "qed_mcp.h"
3251ff1725SRam Amrani #include "qed_reg_addr.h"
337003cdd6SKalderon, Michal #include <linux/qed/qed_rdma_if.h>
34b71b9afdSKalderon, Michal #include "qed_rdma.h"
35b71b9afdSKalderon, Michal #include "qed_roce.h"
368e8dddbaSKalderon, Michal #include "qed_sp.h"
3751ff1725SRam Amrani 
38be086e7cSMintz, Yuval static void qed_roce_free_real_icid(struct qed_hwfn *p_hwfn, u16 icid);
3951ff1725SRam Amrani 
qed_roce_async_event(struct qed_hwfn * p_hwfn,u8 fw_event_code,__le16 echo,union event_ring_data * data,u8 fw_return_code)401451e467SAlexander Lobakin static int qed_roce_async_event(struct qed_hwfn *p_hwfn, u8 fw_event_code,
415ab90341SAlexander Lobakin 				__le16 echo, union event_ring_data *data,
421451e467SAlexander Lobakin 				u8 fw_return_code)
43be086e7cSMintz, Yuval {
4439dbc646SYuval Bason 	struct qed_rdma_events events = p_hwfn->p_rdma_info->events;
45a0f3266fSAlexander Lobakin 	union rdma_eqe_data *rdata = &data->rdma_data;
4639dbc646SYuval Bason 
47be086e7cSMintz, Yuval 	if (fw_event_code == ROCE_ASYNC_EVENT_DESTROY_QP_DONE) {
48a0f3266fSAlexander Lobakin 		u16 icid = (u16)le32_to_cpu(rdata->rdma_destroy_qp_data.cid);
49be086e7cSMintz, Yuval 
50be086e7cSMintz, Yuval 		/* icid release in this async event can occur only if the icid
51be086e7cSMintz, Yuval 		 * was offloaded to the FW. In case it wasn't offloaded this is
52be086e7cSMintz, Yuval 		 * handled in qed_roce_sp_destroy_qp.
53be086e7cSMintz, Yuval 		 */
54be086e7cSMintz, Yuval 		qed_roce_free_real_icid(p_hwfn, icid);
55a0f3266fSAlexander Lobakin 	} else if (fw_event_code == ROCE_ASYNC_EVENT_SRQ_EMPTY ||
5639dbc646SYuval Bason 		   fw_event_code == ROCE_ASYNC_EVENT_SRQ_LIMIT) {
575ab90341SAlexander Lobakin 		u16 srq_id = (u16)le32_to_cpu(rdata->async_handle.lo);
58be086e7cSMintz, Yuval 
5939dbc646SYuval Bason 		events.affiliated_event(events.context, fw_event_code,
6039dbc646SYuval Bason 					&srq_id);
6139dbc646SYuval Bason 	} else {
6239dbc646SYuval Bason 		events.affiliated_event(events.context, fw_event_code,
63a0f3266fSAlexander Lobakin 					(void *)&rdata->async_handle);
64be086e7cSMintz, Yuval 	}
656c9e80eaSMichal Kalderon 
666c9e80eaSMichal Kalderon 	return 0;
6751ff1725SRam Amrani }
6851ff1725SRam Amrani 
qed_roce_stop(struct qed_hwfn * p_hwfn)69898fff12SMichal Kalderon void qed_roce_stop(struct qed_hwfn *p_hwfn)
70898fff12SMichal Kalderon {
71898fff12SMichal Kalderon 	struct qed_bmap *rcid_map = &p_hwfn->p_rdma_info->real_cid_map;
72898fff12SMichal Kalderon 	int wait_count = 0;
73898fff12SMichal Kalderon 
74898fff12SMichal Kalderon 	/* when destroying a_RoCE QP the control is returned to the user after
75898fff12SMichal Kalderon 	 * the synchronous part. The asynchronous part may take a little longer.
76898fff12SMichal Kalderon 	 * We delay for a short while if an async destroy QP is still expected.
77898fff12SMichal Kalderon 	 * Beyond the added delay we clear the bitmap anyway.
78898fff12SMichal Kalderon 	 */
79*5f8dac3fSYury Norov 	while (!bitmap_empty(rcid_map->bitmap, rcid_map->max_count)) {
801ea78123SShai Malin 		/* If the HW device is during recovery, all resources are
811ea78123SShai Malin 		 * immediately reset without receiving a per-cid indication
821ea78123SShai Malin 		 * from HW. In this case we don't expect the cid bitmap to be
831ea78123SShai Malin 		 * cleared.
841ea78123SShai Malin 		 */
851ea78123SShai Malin 		if (p_hwfn->cdev->recov_in_prog)
861ea78123SShai Malin 			return;
871ea78123SShai Malin 
88898fff12SMichal Kalderon 		msleep(100);
89898fff12SMichal Kalderon 		if (wait_count++ > 20) {
90898fff12SMichal Kalderon 			DP_NOTICE(p_hwfn, "cid bitmap wait timed out\n");
91898fff12SMichal Kalderon 			break;
92898fff12SMichal Kalderon 		}
93898fff12SMichal Kalderon 	}
94898fff12SMichal Kalderon }
95898fff12SMichal Kalderon 
qed_rdma_copy_gids(struct qed_rdma_qp * qp,__le32 * src_gid,__le32 * dst_gid)96f1093940SRam Amrani static void qed_rdma_copy_gids(struct qed_rdma_qp *qp, __le32 *src_gid,
97f1093940SRam Amrani 			       __le32 *dst_gid)
98f1093940SRam Amrani {
99f1093940SRam Amrani 	u32 i;
100f1093940SRam Amrani 
101f1093940SRam Amrani 	if (qp->roce_mode == ROCE_V2_IPV4) {
102f1093940SRam Amrani 		/* The IPv4 addresses shall be aligned to the highest word.
103f1093940SRam Amrani 		 * The lower words must be zero.
104f1093940SRam Amrani 		 */
105f1093940SRam Amrani 		memset(src_gid, 0, sizeof(union qed_gid));
106f1093940SRam Amrani 		memset(dst_gid, 0, sizeof(union qed_gid));
107f1093940SRam Amrani 		src_gid[3] = cpu_to_le32(qp->sgid.ipv4_addr);
108f1093940SRam Amrani 		dst_gid[3] = cpu_to_le32(qp->dgid.ipv4_addr);
109f1093940SRam Amrani 	} else {
110f1093940SRam Amrani 		/* GIDs and IPv6 addresses coincide in location and size */
111f1093940SRam Amrani 		for (i = 0; i < ARRAY_SIZE(qp->sgid.dwords); i++) {
112f1093940SRam Amrani 			src_gid[i] = cpu_to_le32(qp->sgid.dwords[i]);
113f1093940SRam Amrani 			dst_gid[i] = cpu_to_le32(qp->dgid.dwords[i]);
114f1093940SRam Amrani 		}
115f1093940SRam Amrani 	}
116f1093940SRam Amrani }
117f1093940SRam Amrani 
qed_roce_mode_to_flavor(enum roce_mode roce_mode)118f1093940SRam Amrani static enum roce_flavor qed_roce_mode_to_flavor(enum roce_mode roce_mode)
119f1093940SRam Amrani {
120f1093940SRam Amrani 	switch (roce_mode) {
121f1093940SRam Amrani 	case ROCE_V1:
122d3a31579SNathan Chancellor 		return PLAIN_ROCE;
123f1093940SRam Amrani 	case ROCE_V2_IPV4:
124d3a31579SNathan Chancellor 		return RROCE_IPV4;
125f1093940SRam Amrani 	case ROCE_V2_IPV6:
126d3a31579SNathan Chancellor 		return RROCE_IPV6;
127f1093940SRam Amrani 	default:
128d3a31579SNathan Chancellor 		return MAX_ROCE_FLAVOR;
129f1093940SRam Amrani 	}
130f1093940SRam Amrani }
131f1093940SRam Amrani 
qed_roce_free_cid_pair(struct qed_hwfn * p_hwfn,u16 cid)132bf774d14SYueHaibing static void qed_roce_free_cid_pair(struct qed_hwfn *p_hwfn, u16 cid)
133be086e7cSMintz, Yuval {
134be086e7cSMintz, Yuval 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
135be086e7cSMintz, Yuval 	qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->cid_map, cid);
136be086e7cSMintz, Yuval 	qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->cid_map, cid + 1);
137be086e7cSMintz, Yuval 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
138be086e7cSMintz, Yuval }
139be086e7cSMintz, Yuval 
qed_roce_alloc_cid(struct qed_hwfn * p_hwfn,u16 * cid)140b71b9afdSKalderon, Michal int qed_roce_alloc_cid(struct qed_hwfn *p_hwfn, u16 *cid)
141f1093940SRam Amrani {
142f1093940SRam Amrani 	struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
143f1093940SRam Amrani 	u32 responder_icid;
144f1093940SRam Amrani 	u32 requester_icid;
145f1093940SRam Amrani 	int rc;
146f1093940SRam Amrani 
147f1093940SRam Amrani 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
148f1093940SRam Amrani 	rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_rdma_info->cid_map,
149f1093940SRam Amrani 				    &responder_icid);
150f1093940SRam Amrani 	if (rc) {
151f1093940SRam Amrani 		spin_unlock_bh(&p_rdma_info->lock);
152f1093940SRam Amrani 		return rc;
153f1093940SRam Amrani 	}
154f1093940SRam Amrani 
155f1093940SRam Amrani 	rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_rdma_info->cid_map,
156f1093940SRam Amrani 				    &requester_icid);
157f1093940SRam Amrani 
158f1093940SRam Amrani 	spin_unlock_bh(&p_rdma_info->lock);
159f1093940SRam Amrani 	if (rc)
160f1093940SRam Amrani 		goto err;
161f1093940SRam Amrani 
162f1093940SRam Amrani 	/* the two icid's should be adjacent */
163f1093940SRam Amrani 	if ((requester_icid - responder_icid) != 1) {
164f1093940SRam Amrani 		DP_NOTICE(p_hwfn, "Failed to allocate two adjacent qp's'\n");
165f1093940SRam Amrani 		rc = -EINVAL;
166f1093940SRam Amrani 		goto err;
167f1093940SRam Amrani 	}
168f1093940SRam Amrani 
169f1093940SRam Amrani 	responder_icid += qed_cxt_get_proto_cid_start(p_hwfn,
170f1093940SRam Amrani 						      p_rdma_info->proto);
171f1093940SRam Amrani 	requester_icid += qed_cxt_get_proto_cid_start(p_hwfn,
172f1093940SRam Amrani 						      p_rdma_info->proto);
173f1093940SRam Amrani 
174f1093940SRam Amrani 	/* If these icids require a new ILT line allocate DMA-able context for
175f1093940SRam Amrani 	 * an ILT page
176f1093940SRam Amrani 	 */
177f1093940SRam Amrani 	rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, responder_icid);
178f1093940SRam Amrani 	if (rc)
179f1093940SRam Amrani 		goto err;
180f1093940SRam Amrani 
181f1093940SRam Amrani 	rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, requester_icid);
182f1093940SRam Amrani 	if (rc)
183f1093940SRam Amrani 		goto err;
184f1093940SRam Amrani 
185f1093940SRam Amrani 	*cid = (u16)responder_icid;
186f1093940SRam Amrani 	return rc;
187f1093940SRam Amrani 
188f1093940SRam Amrani err:
189f1093940SRam Amrani 	spin_lock_bh(&p_rdma_info->lock);
190f1093940SRam Amrani 	qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, responder_icid);
191f1093940SRam Amrani 	qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, requester_icid);
192f1093940SRam Amrani 
193f1093940SRam Amrani 	spin_unlock_bh(&p_rdma_info->lock);
194f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
195f1093940SRam Amrani 		   "Allocate CID - failed, rc = %d\n", rc);
196f1093940SRam Amrani 	return rc;
197f1093940SRam Amrani }
198f1093940SRam Amrani 
qed_roce_set_real_cid(struct qed_hwfn * p_hwfn,u32 cid)199be086e7cSMintz, Yuval static void qed_roce_set_real_cid(struct qed_hwfn *p_hwfn, u32 cid)
200be086e7cSMintz, Yuval {
201be086e7cSMintz, Yuval 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
202be086e7cSMintz, Yuval 	qed_bmap_set_id(p_hwfn, &p_hwfn->p_rdma_info->real_cid_map, cid);
203be086e7cSMintz, Yuval 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
204be086e7cSMintz, Yuval }
205be086e7cSMintz, Yuval 
qed_roce_get_qp_tc(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)20661be82b0SDenis Bolotin static u8 qed_roce_get_qp_tc(struct qed_hwfn *p_hwfn, struct qed_rdma_qp *qp)
20761be82b0SDenis Bolotin {
20861be82b0SDenis Bolotin 	u8 pri, tc = 0;
20961be82b0SDenis Bolotin 
21061be82b0SDenis Bolotin 	if (qp->vlan_id) {
21161be82b0SDenis Bolotin 		pri = (qp->vlan_id & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
21261be82b0SDenis Bolotin 		tc = qed_dcbx_get_priority_tc(p_hwfn, pri);
21361be82b0SDenis Bolotin 	}
21461be82b0SDenis Bolotin 
21561be82b0SDenis Bolotin 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
21661be82b0SDenis Bolotin 		   "qp icid %u tc: %u (vlan priority %s)\n",
21761be82b0SDenis Bolotin 		   qp->icid, tc, qp->vlan_id ? "enabled" : "disabled");
21861be82b0SDenis Bolotin 
21961be82b0SDenis Bolotin 	return tc;
22061be82b0SDenis Bolotin }
22161be82b0SDenis Bolotin 
qed_roce_sp_create_responder(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)222f1093940SRam Amrani static int qed_roce_sp_create_responder(struct qed_hwfn *p_hwfn,
223f1093940SRam Amrani 					struct qed_rdma_qp *qp)
224f1093940SRam Amrani {
225f1093940SRam Amrani 	struct roce_create_qp_resp_ramrod_data *p_ramrod;
22661be82b0SDenis Bolotin 	u16 regular_latency_queue, low_latency_queue;
227f1093940SRam Amrani 	struct qed_sp_init_data init_data;
228f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
229be086e7cSMintz, Yuval 	enum protocol_type proto;
2305ab90341SAlexander Lobakin 	u32 flags = 0;
231f1093940SRam Amrani 	int rc;
23261be82b0SDenis Bolotin 	u8 tc;
233f1093940SRam Amrani 
2347bfb399eSYuval Basson 	if (!qp->has_resp)
2357bfb399eSYuval Basson 		return 0;
2367bfb399eSYuval Basson 
237f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
238f1093940SRam Amrani 
239f1093940SRam Amrani 	/* Allocate DMA-able memory for IRQ */
240f1093940SRam Amrani 	qp->irq_num_pages = 1;
241f1093940SRam Amrani 	qp->irq = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
242f1093940SRam Amrani 				     RDMA_RING_PAGE_SIZE,
243f1093940SRam Amrani 				     &qp->irq_phys_addr, GFP_KERNEL);
244f1093940SRam Amrani 	if (!qp->irq) {
245f1093940SRam Amrani 		rc = -ENOMEM;
246f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
247f1093940SRam Amrani 			  "qed create responder failed: cannot allocate memory (irq). rc = %d\n",
248f1093940SRam Amrani 			  rc);
249f1093940SRam Amrani 		return rc;
250f1093940SRam Amrani 	}
251f1093940SRam Amrani 
252f1093940SRam Amrani 	/* Get SPQ entry */
253f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
254f1093940SRam Amrani 	init_data.cid = qp->icid;
255f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
256f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
257f1093940SRam Amrani 
258f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_CREATE_QP,
259f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
260f1093940SRam Amrani 	if (rc)
261f1093940SRam Amrani 		goto err;
262f1093940SRam Amrani 
2635ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR,
2645ab90341SAlexander Lobakin 		  qed_roce_mode_to_flavor(qp->roce_mode));
265f1093940SRam Amrani 
2665ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN,
267f1093940SRam Amrani 		  qp->incoming_rdma_read_en);
268f1093940SRam Amrani 
2695ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN,
270f1093940SRam Amrani 		  qp->incoming_rdma_write_en);
271f1093940SRam Amrani 
2725ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN,
273f1093940SRam Amrani 		  qp->incoming_atomic_en);
274f1093940SRam Amrani 
2755ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN,
276f1093940SRam Amrani 		  qp->e2e_flow_control_en);
277f1093940SRam Amrani 
2785ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG, qp->use_srq);
279f1093940SRam Amrani 
2805ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN,
281f1093940SRam Amrani 		  qp->fmr_and_reserved_lkey);
282f1093940SRam Amrani 
2835ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER,
284f1093940SRam Amrani 		  qp->min_rnr_nak_timer);
285f1093940SRam Amrani 
2865ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_XRC_FLAG,
2877bfb399eSYuval Basson 		  qed_rdma_is_xrc_qp(qp));
2887bfb399eSYuval Basson 
2895ab90341SAlexander Lobakin 	p_ramrod = &p_ent->ramrod.roce_create_qp_resp;
2905ab90341SAlexander Lobakin 	p_ramrod->flags = cpu_to_le32(flags);
291f1093940SRam Amrani 	p_ramrod->max_ird = qp->max_rd_atomic_resp;
292f1093940SRam Amrani 	p_ramrod->traffic_class = qp->traffic_class_tos;
293f1093940SRam Amrani 	p_ramrod->hop_limit = qp->hop_limit_ttl;
294f1093940SRam Amrani 	p_ramrod->irq_num_pages = qp->irq_num_pages;
295f1093940SRam Amrani 	p_ramrod->p_key = cpu_to_le16(qp->pkey);
296f1093940SRam Amrani 	p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
297f1093940SRam Amrani 	p_ramrod->dst_qp_id = cpu_to_le32(qp->dest_qp);
298f1093940SRam Amrani 	p_ramrod->mtu = cpu_to_le16(qp->mtu);
299f1093940SRam Amrani 	p_ramrod->initial_psn = cpu_to_le32(qp->rq_psn);
300f1093940SRam Amrani 	p_ramrod->pd = cpu_to_le16(qp->pd);
301f1093940SRam Amrani 	p_ramrod->rq_num_pages = cpu_to_le16(qp->rq_num_pages);
302f1093940SRam Amrani 	DMA_REGPAIR_LE(p_ramrod->rq_pbl_addr, qp->rq_pbl_ptr);
303f1093940SRam Amrani 	DMA_REGPAIR_LE(p_ramrod->irq_pbl_addr, qp->irq_phys_addr);
304f1093940SRam Amrani 	qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
3055ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_async.hi = qp->qp_handle_async.hi;
3065ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_async.lo = qp->qp_handle_async.lo;
3075ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_cqe.hi = qp->qp_handle.hi;
3085ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_cqe.lo = qp->qp_handle.lo;
309f1093940SRam Amrani 	p_ramrod->cq_cid = cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) |
310f1093940SRam Amrani 				       qp->rq_cq_id);
3117bfb399eSYuval Basson 	p_ramrod->xrc_domain = cpu_to_le16(qp->xrcd_id);
312f1093940SRam Amrani 
31361be82b0SDenis Bolotin 	tc = qed_roce_get_qp_tc(p_hwfn, qp);
31461be82b0SDenis Bolotin 	regular_latency_queue = qed_get_cm_pq_idx_ofld_mtc(p_hwfn, tc);
31561be82b0SDenis Bolotin 	low_latency_queue = qed_get_cm_pq_idx_llt_mtc(p_hwfn, tc);
31661be82b0SDenis Bolotin 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
31761be82b0SDenis Bolotin 		   "qp icid %u pqs: regular_latency %u low_latency %u\n",
31861be82b0SDenis Bolotin 		   qp->icid, regular_latency_queue - CM_TX_PQ_BASE,
31961be82b0SDenis Bolotin 		   low_latency_queue - CM_TX_PQ_BASE);
320be086e7cSMintz, Yuval 	p_ramrod->regular_latency_phy_queue =
321be086e7cSMintz, Yuval 	    cpu_to_le16(regular_latency_queue);
322be086e7cSMintz, Yuval 	p_ramrod->low_latency_phy_queue =
32361be82b0SDenis Bolotin 	    cpu_to_le16(low_latency_queue);
324be086e7cSMintz, Yuval 
325f1093940SRam Amrani 	p_ramrod->dpi = cpu_to_le16(qp->dpi);
326f1093940SRam Amrani 
327f1093940SRam Amrani 	qed_rdma_set_fw_mac(p_ramrod->remote_mac_addr, qp->remote_mac_addr);
328f1093940SRam Amrani 	qed_rdma_set_fw_mac(p_ramrod->local_mac_addr, qp->local_mac_addr);
329f1093940SRam Amrani 
3305ab90341SAlexander Lobakin 	p_ramrod->udp_src_port = cpu_to_le16(qp->udp_src_port);
331f1093940SRam Amrani 	p_ramrod->vlan_id = cpu_to_le16(qp->vlan_id);
332f1093940SRam Amrani 	p_ramrod->srq_id.srq_idx = cpu_to_le16(qp->srq_id);
333f1093940SRam Amrani 	p_ramrod->srq_id.opaque_fid = cpu_to_le16(p_hwfn->hw_info.opaque_fid);
334f1093940SRam Amrani 
335f1093940SRam Amrani 	p_ramrod->stats_counter_id = RESC_START(p_hwfn, QED_RDMA_STATS_QUEUE) +
336f1093940SRam Amrani 				     qp->stats_queue;
337f1093940SRam Amrani 
338f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
339f1093940SRam Amrani 	if (rc)
340f1093940SRam Amrani 		goto err;
341f1093940SRam Amrani 
342f1093940SRam Amrani 	qp->resp_offloaded = true;
343be086e7cSMintz, Yuval 	qp->cq_prod = 0;
344be086e7cSMintz, Yuval 
345be086e7cSMintz, Yuval 	proto = p_hwfn->p_rdma_info->proto;
346be086e7cSMintz, Yuval 	qed_roce_set_real_cid(p_hwfn, qp->icid -
347be086e7cSMintz, Yuval 			      qed_cxt_get_proto_cid_start(p_hwfn, proto));
348f1093940SRam Amrani 
349f1093940SRam Amrani 	return rc;
350f1093940SRam Amrani 
351f1093940SRam Amrani err:
352f1093940SRam Amrani 	DP_NOTICE(p_hwfn, "create responder - failed, rc = %d\n", rc);
353f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
354f1093940SRam Amrani 			  qp->irq_num_pages * RDMA_RING_PAGE_SIZE,
355f1093940SRam Amrani 			  qp->irq, qp->irq_phys_addr);
356f1093940SRam Amrani 
357f1093940SRam Amrani 	return rc;
358f1093940SRam Amrani }
359f1093940SRam Amrani 
qed_roce_sp_create_requester(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)360f1093940SRam Amrani static int qed_roce_sp_create_requester(struct qed_hwfn *p_hwfn,
361f1093940SRam Amrani 					struct qed_rdma_qp *qp)
362f1093940SRam Amrani {
363f1093940SRam Amrani 	struct roce_create_qp_req_ramrod_data *p_ramrod;
36461be82b0SDenis Bolotin 	u16 regular_latency_queue, low_latency_queue;
365f1093940SRam Amrani 	struct qed_sp_init_data init_data;
366f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
367be086e7cSMintz, Yuval 	enum protocol_type proto;
3685ab90341SAlexander Lobakin 	u16 flags = 0;
369f1093940SRam Amrani 	int rc;
37061be82b0SDenis Bolotin 	u8 tc;
371f1093940SRam Amrani 
3727bfb399eSYuval Basson 	if (!qp->has_req)
3737bfb399eSYuval Basson 		return 0;
3747bfb399eSYuval Basson 
375f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
376f1093940SRam Amrani 
377f1093940SRam Amrani 	/* Allocate DMA-able memory for ORQ */
378f1093940SRam Amrani 	qp->orq_num_pages = 1;
379f1093940SRam Amrani 	qp->orq = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
380f1093940SRam Amrani 				     RDMA_RING_PAGE_SIZE,
381f1093940SRam Amrani 				     &qp->orq_phys_addr, GFP_KERNEL);
382f1093940SRam Amrani 	if (!qp->orq) {
383f1093940SRam Amrani 		rc = -ENOMEM;
384f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
385f1093940SRam Amrani 			  "qed create requester failed: cannot allocate memory (orq). rc = %d\n",
386f1093940SRam Amrani 			  rc);
387f1093940SRam Amrani 		return rc;
388f1093940SRam Amrani 	}
389f1093940SRam Amrani 
390f1093940SRam Amrani 	/* Get SPQ entry */
391f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
392f1093940SRam Amrani 	init_data.cid = qp->icid + 1;
393f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
394f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
395f1093940SRam Amrani 
396f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent,
397f1093940SRam Amrani 				 ROCE_RAMROD_CREATE_QP,
398f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
399f1093940SRam Amrani 	if (rc)
400f1093940SRam Amrani 		goto err;
401f1093940SRam Amrani 
4025ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR,
4035ab90341SAlexander Lobakin 		  qed_roce_mode_to_flavor(qp->roce_mode));
404f1093940SRam Amrani 
4055ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN,
406f1093940SRam Amrani 		  qp->fmr_and_reserved_lkey);
407f1093940SRam Amrani 
4085ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP,
4095ab90341SAlexander Lobakin 		  qp->signal_all);
410f1093940SRam Amrani 
4115ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT,
4125ab90341SAlexander Lobakin 		  qp->retry_cnt);
413f1093940SRam Amrani 
4145ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT,
415f1093940SRam Amrani 		  qp->rnr_retry_cnt);
416f1093940SRam Amrani 
4175ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_XRC_FLAG,
4187bfb399eSYuval Basson 		  qed_rdma_is_xrc_qp(qp));
4197bfb399eSYuval Basson 
4205ab90341SAlexander Lobakin 	p_ramrod = &p_ent->ramrod.roce_create_qp_req;
4215ab90341SAlexander Lobakin 	p_ramrod->flags = cpu_to_le16(flags);
4225ab90341SAlexander Lobakin 
4235ab90341SAlexander Lobakin 	SET_FIELD(p_ramrod->flags2, ROCE_CREATE_QP_REQ_RAMROD_DATA_EDPM_MODE,
4245ab90341SAlexander Lobakin 		  qp->edpm_mode);
425ff937b91SYuval Basson 
426f1093940SRam Amrani 	p_ramrod->max_ord = qp->max_rd_atomic_req;
427f1093940SRam Amrani 	p_ramrod->traffic_class = qp->traffic_class_tos;
428f1093940SRam Amrani 	p_ramrod->hop_limit = qp->hop_limit_ttl;
429f1093940SRam Amrani 	p_ramrod->orq_num_pages = qp->orq_num_pages;
430f1093940SRam Amrani 	p_ramrod->p_key = cpu_to_le16(qp->pkey);
431f1093940SRam Amrani 	p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
432f1093940SRam Amrani 	p_ramrod->dst_qp_id = cpu_to_le32(qp->dest_qp);
433f1093940SRam Amrani 	p_ramrod->ack_timeout_val = cpu_to_le32(qp->ack_timeout);
434f1093940SRam Amrani 	p_ramrod->mtu = cpu_to_le16(qp->mtu);
435f1093940SRam Amrani 	p_ramrod->initial_psn = cpu_to_le32(qp->sq_psn);
436f1093940SRam Amrani 	p_ramrod->pd = cpu_to_le16(qp->pd);
437f1093940SRam Amrani 	p_ramrod->sq_num_pages = cpu_to_le16(qp->sq_num_pages);
438f1093940SRam Amrani 	DMA_REGPAIR_LE(p_ramrod->sq_pbl_addr, qp->sq_pbl_ptr);
439f1093940SRam Amrani 	DMA_REGPAIR_LE(p_ramrod->orq_pbl_addr, qp->orq_phys_addr);
440f1093940SRam Amrani 	qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
4415ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_async.hi = qp->qp_handle_async.hi;
4425ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_async.lo = qp->qp_handle_async.lo;
4435ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_cqe.hi = qp->qp_handle.hi;
4445ab90341SAlexander Lobakin 	p_ramrod->qp_handle_for_cqe.lo = qp->qp_handle.lo;
445be086e7cSMintz, Yuval 	p_ramrod->cq_cid =
446be086e7cSMintz, Yuval 	    cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) | qp->sq_cq_id);
447f1093940SRam Amrani 
44861be82b0SDenis Bolotin 	tc = qed_roce_get_qp_tc(p_hwfn, qp);
44961be82b0SDenis Bolotin 	regular_latency_queue = qed_get_cm_pq_idx_ofld_mtc(p_hwfn, tc);
45061be82b0SDenis Bolotin 	low_latency_queue = qed_get_cm_pq_idx_llt_mtc(p_hwfn, tc);
45161be82b0SDenis Bolotin 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
45261be82b0SDenis Bolotin 		   "qp icid %u pqs: regular_latency %u low_latency %u\n",
45361be82b0SDenis Bolotin 		   qp->icid, regular_latency_queue - CM_TX_PQ_BASE,
45461be82b0SDenis Bolotin 		   low_latency_queue - CM_TX_PQ_BASE);
455be086e7cSMintz, Yuval 	p_ramrod->regular_latency_phy_queue =
456be086e7cSMintz, Yuval 	    cpu_to_le16(regular_latency_queue);
457be086e7cSMintz, Yuval 	p_ramrod->low_latency_phy_queue =
45861be82b0SDenis Bolotin 	    cpu_to_le16(low_latency_queue);
459be086e7cSMintz, Yuval 
460f1093940SRam Amrani 	p_ramrod->dpi = cpu_to_le16(qp->dpi);
461f1093940SRam Amrani 
462f1093940SRam Amrani 	qed_rdma_set_fw_mac(p_ramrod->remote_mac_addr, qp->remote_mac_addr);
463f1093940SRam Amrani 	qed_rdma_set_fw_mac(p_ramrod->local_mac_addr, qp->local_mac_addr);
464f1093940SRam Amrani 
4655ab90341SAlexander Lobakin 	p_ramrod->udp_src_port = cpu_to_le16(qp->udp_src_port);
466f1093940SRam Amrani 	p_ramrod->vlan_id = cpu_to_le16(qp->vlan_id);
467f1093940SRam Amrani 	p_ramrod->stats_counter_id = RESC_START(p_hwfn, QED_RDMA_STATS_QUEUE) +
468f1093940SRam Amrani 				     qp->stats_queue;
469f1093940SRam Amrani 
470f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
471f1093940SRam Amrani 	if (rc)
472f1093940SRam Amrani 		goto err;
473f1093940SRam Amrani 
474f1093940SRam Amrani 	qp->req_offloaded = true;
475be086e7cSMintz, Yuval 	proto = p_hwfn->p_rdma_info->proto;
476be086e7cSMintz, Yuval 	qed_roce_set_real_cid(p_hwfn,
477be086e7cSMintz, Yuval 			      qp->icid + 1 -
478be086e7cSMintz, Yuval 			      qed_cxt_get_proto_cid_start(p_hwfn, proto));
479f1093940SRam Amrani 
480f1093940SRam Amrani 	return rc;
481f1093940SRam Amrani 
482f1093940SRam Amrani err:
483f1093940SRam Amrani 	DP_NOTICE(p_hwfn, "Create requested - failed, rc = %d\n", rc);
484f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
485f1093940SRam Amrani 			  qp->orq_num_pages * RDMA_RING_PAGE_SIZE,
486f1093940SRam Amrani 			  qp->orq, qp->orq_phys_addr);
487f1093940SRam Amrani 	return rc;
488f1093940SRam Amrani }
489f1093940SRam Amrani 
qed_roce_sp_modify_responder(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,bool move_to_err,u32 modify_flags)490f1093940SRam Amrani static int qed_roce_sp_modify_responder(struct qed_hwfn *p_hwfn,
491f1093940SRam Amrani 					struct qed_rdma_qp *qp,
492f1093940SRam Amrani 					bool move_to_err, u32 modify_flags)
493f1093940SRam Amrani {
494f1093940SRam Amrani 	struct roce_modify_qp_resp_ramrod_data *p_ramrod;
495f1093940SRam Amrani 	struct qed_sp_init_data init_data;
496f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
4975ab90341SAlexander Lobakin 	u16 flags = 0;
498f1093940SRam Amrani 	int rc;
499f1093940SRam Amrani 
5007bfb399eSYuval Basson 	if (!qp->has_resp)
5017bfb399eSYuval Basson 		return 0;
5027bfb399eSYuval Basson 
503f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
504f1093940SRam Amrani 
505f1093940SRam Amrani 	if (move_to_err && !qp->resp_offloaded)
506f1093940SRam Amrani 		return 0;
507f1093940SRam Amrani 
508f1093940SRam Amrani 	/* Get SPQ entry */
509f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
510f1093940SRam Amrani 	init_data.cid = qp->icid;
511f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
512f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
513f1093940SRam Amrani 
514f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent,
515f1093940SRam Amrani 				 ROCE_EVENT_MODIFY_QP,
516f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
517f1093940SRam Amrani 	if (rc) {
518f1093940SRam Amrani 		DP_NOTICE(p_hwfn, "rc = %d\n", rc);
519f1093940SRam Amrani 		return rc;
520f1093940SRam Amrani 	}
521f1093940SRam Amrani 
5225ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG,
5235ab90341SAlexander Lobakin 		  !!move_to_err);
524f1093940SRam Amrani 
5255ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN,
526f1093940SRam Amrani 		  qp->incoming_rdma_read_en);
527f1093940SRam Amrani 
5285ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN,
529f1093940SRam Amrani 		  qp->incoming_rdma_write_en);
530f1093940SRam Amrani 
5315ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN,
532f1093940SRam Amrani 		  qp->incoming_atomic_en);
533f1093940SRam Amrani 
5345ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN,
535f1093940SRam Amrani 		  qp->e2e_flow_control_en);
536f1093940SRam Amrani 
5375ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG,
538f1093940SRam Amrani 		  GET_FIELD(modify_flags,
539f1093940SRam Amrani 			    QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN));
540f1093940SRam Amrani 
5415ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG,
542f1093940SRam Amrani 		  GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY));
543f1093940SRam Amrani 
5445ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG,
545f1093940SRam Amrani 		  GET_FIELD(modify_flags,
546f1093940SRam Amrani 			    QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR));
547f1093940SRam Amrani 
5485ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG,
549f1093940SRam Amrani 		  GET_FIELD(modify_flags,
550f1093940SRam Amrani 			    QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP));
551f1093940SRam Amrani 
5525ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG,
553f1093940SRam Amrani 		  GET_FIELD(modify_flags,
554f1093940SRam Amrani 			    QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER));
555f1093940SRam Amrani 
5565ab90341SAlexander Lobakin 	p_ramrod = &p_ent->ramrod.roce_modify_qp_resp;
5575ab90341SAlexander Lobakin 	p_ramrod->flags = cpu_to_le16(flags);
5585ab90341SAlexander Lobakin 
559f1093940SRam Amrani 	p_ramrod->fields = 0;
560f1093940SRam Amrani 	SET_FIELD(p_ramrod->fields,
561f1093940SRam Amrani 		  ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER,
562f1093940SRam Amrani 		  qp->min_rnr_nak_timer);
563f1093940SRam Amrani 
564f1093940SRam Amrani 	p_ramrod->max_ird = qp->max_rd_atomic_resp;
565f1093940SRam Amrani 	p_ramrod->traffic_class = qp->traffic_class_tos;
566f1093940SRam Amrani 	p_ramrod->hop_limit = qp->hop_limit_ttl;
567f1093940SRam Amrani 	p_ramrod->p_key = cpu_to_le16(qp->pkey);
568f1093940SRam Amrani 	p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
569f1093940SRam Amrani 	p_ramrod->mtu = cpu_to_le16(qp->mtu);
570f1093940SRam Amrani 	qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
571f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
572f1093940SRam Amrani 
573f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify responder, rc = %d\n", rc);
574f1093940SRam Amrani 	return rc;
575f1093940SRam Amrani }
576f1093940SRam Amrani 
qed_roce_sp_modify_requester(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,bool move_to_sqd,bool move_to_err,u32 modify_flags)577f1093940SRam Amrani static int qed_roce_sp_modify_requester(struct qed_hwfn *p_hwfn,
578f1093940SRam Amrani 					struct qed_rdma_qp *qp,
579f1093940SRam Amrani 					bool move_to_sqd,
580f1093940SRam Amrani 					bool move_to_err, u32 modify_flags)
581f1093940SRam Amrani {
582f1093940SRam Amrani 	struct roce_modify_qp_req_ramrod_data *p_ramrod;
583f1093940SRam Amrani 	struct qed_sp_init_data init_data;
584f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
5855ab90341SAlexander Lobakin 	u16 flags = 0;
586f1093940SRam Amrani 	int rc;
587f1093940SRam Amrani 
5887bfb399eSYuval Basson 	if (!qp->has_req)
5897bfb399eSYuval Basson 		return 0;
5907bfb399eSYuval Basson 
591f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
592f1093940SRam Amrani 
593f1093940SRam Amrani 	if (move_to_err && !(qp->req_offloaded))
594f1093940SRam Amrani 		return 0;
595f1093940SRam Amrani 
596f1093940SRam Amrani 	/* Get SPQ entry */
597f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
598f1093940SRam Amrani 	init_data.cid = qp->icid + 1;
599f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
600f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
601f1093940SRam Amrani 
602f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent,
603f1093940SRam Amrani 				 ROCE_EVENT_MODIFY_QP,
604f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
605f1093940SRam Amrani 	if (rc) {
606f1093940SRam Amrani 		DP_NOTICE(p_hwfn, "rc = %d\n", rc);
607f1093940SRam Amrani 		return rc;
608f1093940SRam Amrani 	}
609f1093940SRam Amrani 
6105ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG,
6115ab90341SAlexander Lobakin 		  !!move_to_err);
612f1093940SRam Amrani 
6135ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG,
6145ab90341SAlexander Lobakin 		  !!move_to_sqd);
615f1093940SRam Amrani 
6165ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY,
617f1093940SRam Amrani 		  qp->sqd_async);
618f1093940SRam Amrani 
6195ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG,
620f1093940SRam Amrani 		  GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY));
621f1093940SRam Amrani 
6225ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG,
623f1093940SRam Amrani 		  GET_FIELD(modify_flags,
624f1093940SRam Amrani 			    QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR));
625f1093940SRam Amrani 
6265ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG,
627f1093940SRam Amrani 		  GET_FIELD(modify_flags,
628f1093940SRam Amrani 			    QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ));
629f1093940SRam Amrani 
6305ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG,
631f1093940SRam Amrani 		  GET_FIELD(modify_flags,
632f1093940SRam Amrani 			    QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT));
633f1093940SRam Amrani 
6345ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG,
635f1093940SRam Amrani 		  GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT));
636f1093940SRam Amrani 
6375ab90341SAlexander Lobakin 	SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG,
638f1093940SRam Amrani 		  GET_FIELD(modify_flags,
639f1093940SRam Amrani 			    QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT));
640f1093940SRam Amrani 
6415ab90341SAlexander Lobakin 	p_ramrod = &p_ent->ramrod.roce_modify_qp_req;
6425ab90341SAlexander Lobakin 	p_ramrod->flags = cpu_to_le16(flags);
6435ab90341SAlexander Lobakin 
644f1093940SRam Amrani 	p_ramrod->fields = 0;
645f1093940SRam Amrani 	SET_FIELD(p_ramrod->fields,
646f1093940SRam Amrani 		  ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT, qp->retry_cnt);
6475ab90341SAlexander Lobakin 	SET_FIELD(p_ramrod->fields, ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT,
648f1093940SRam Amrani 		  qp->rnr_retry_cnt);
649f1093940SRam Amrani 
650f1093940SRam Amrani 	p_ramrod->max_ord = qp->max_rd_atomic_req;
651f1093940SRam Amrani 	p_ramrod->traffic_class = qp->traffic_class_tos;
652f1093940SRam Amrani 	p_ramrod->hop_limit = qp->hop_limit_ttl;
653f1093940SRam Amrani 	p_ramrod->p_key = cpu_to_le16(qp->pkey);
654f1093940SRam Amrani 	p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
655f1093940SRam Amrani 	p_ramrod->ack_timeout_val = cpu_to_le32(qp->ack_timeout);
656f1093940SRam Amrani 	p_ramrod->mtu = cpu_to_le16(qp->mtu);
657f1093940SRam Amrani 	qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
658f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
659f1093940SRam Amrani 
660f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify requester, rc = %d\n", rc);
661f1093940SRam Amrani 	return rc;
662f1093940SRam Amrani }
663f1093940SRam Amrani 
qed_roce_sp_destroy_qp_responder(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,u32 * cq_prod)664f1093940SRam Amrani static int qed_roce_sp_destroy_qp_responder(struct qed_hwfn *p_hwfn,
665f1093940SRam Amrani 					    struct qed_rdma_qp *qp,
666be086e7cSMintz, Yuval 					    u32 *cq_prod)
667f1093940SRam Amrani {
668f1093940SRam Amrani 	struct roce_destroy_qp_resp_output_params *p_ramrod_res;
669f1093940SRam Amrani 	struct roce_destroy_qp_resp_ramrod_data *p_ramrod;
670f1093940SRam Amrani 	struct qed_sp_init_data init_data;
671f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
672f1093940SRam Amrani 	dma_addr_t ramrod_res_phys;
673f1093940SRam Amrani 	int rc;
674f1093940SRam Amrani 
6757bfb399eSYuval Basson 	if (!qp->has_resp) {
6767bfb399eSYuval Basson 		*cq_prod = 0;
6777bfb399eSYuval Basson 		return 0;
6787bfb399eSYuval Basson 	}
6797bfb399eSYuval Basson 
680f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
681be086e7cSMintz, Yuval 	*cq_prod = qp->cq_prod;
682be086e7cSMintz, Yuval 
683be086e7cSMintz, Yuval 	if (!qp->resp_offloaded) {
684be086e7cSMintz, Yuval 		/* If a responder was never offload, we need to free the cids
685be086e7cSMintz, Yuval 		 * allocated in create_qp as a FW async event will never arrive
686be086e7cSMintz, Yuval 		 */
687be086e7cSMintz, Yuval 		u32 cid;
688be086e7cSMintz, Yuval 
689be086e7cSMintz, Yuval 		cid = qp->icid -
690be086e7cSMintz, Yuval 		      qed_cxt_get_proto_cid_start(p_hwfn,
691be086e7cSMintz, Yuval 						  p_hwfn->p_rdma_info->proto);
692be086e7cSMintz, Yuval 		qed_roce_free_cid_pair(p_hwfn, (u16)cid);
693be086e7cSMintz, Yuval 
694f1093940SRam Amrani 		return 0;
695be086e7cSMintz, Yuval 	}
696f1093940SRam Amrani 
697f1093940SRam Amrani 	/* Get SPQ entry */
698f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
699f1093940SRam Amrani 	init_data.cid = qp->icid;
700f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
701f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
702f1093940SRam Amrani 
703f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent,
704f1093940SRam Amrani 				 ROCE_RAMROD_DESTROY_QP,
705f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
706f1093940SRam Amrani 	if (rc)
707f1093940SRam Amrani 		return rc;
708f1093940SRam Amrani 
709f1093940SRam Amrani 	p_ramrod = &p_ent->ramrod.roce_destroy_qp_resp;
710f1093940SRam Amrani 
711745e5ad5SAishwarya Ramakrishnan 	p_ramrod_res = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
712745e5ad5SAishwarya Ramakrishnan 					  sizeof(*p_ramrod_res),
713f1093940SRam Amrani 					  &ramrod_res_phys, GFP_KERNEL);
714f1093940SRam Amrani 
715f1093940SRam Amrani 	if (!p_ramrod_res) {
716f1093940SRam Amrani 		rc = -ENOMEM;
717f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
718f1093940SRam Amrani 			  "qed destroy responder failed: cannot allocate memory (ramrod). rc = %d\n",
719f1093940SRam Amrani 			  rc);
720fb5e7438SDenis Bolotin 		qed_sp_destroy_request(p_hwfn, p_ent);
721f1093940SRam Amrani 		return rc;
722f1093940SRam Amrani 	}
723f1093940SRam Amrani 
724f1093940SRam Amrani 	DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
725f1093940SRam Amrani 
726f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
727f1093940SRam Amrani 	if (rc)
728f1093940SRam Amrani 		goto err;
729f1093940SRam Amrani 
730be086e7cSMintz, Yuval 	*cq_prod = le32_to_cpu(p_ramrod_res->cq_prod);
731be086e7cSMintz, Yuval 	qp->cq_prod = *cq_prod;
732f1093940SRam Amrani 
733f1093940SRam Amrani 	/* Free IRQ - only if ramrod succeeded, in case FW is still using it */
734f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
735f1093940SRam Amrani 			  qp->irq_num_pages * RDMA_RING_PAGE_SIZE,
736f1093940SRam Amrani 			  qp->irq, qp->irq_phys_addr);
737f1093940SRam Amrani 
738f1093940SRam Amrani 	qp->resp_offloaded = false;
739f1093940SRam Amrani 
740f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroy responder, rc = %d\n", rc);
741f1093940SRam Amrani 
742f1093940SRam Amrani err:
743f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
744f1093940SRam Amrani 			  sizeof(struct roce_destroy_qp_resp_output_params),
745f1093940SRam Amrani 			  p_ramrod_res, ramrod_res_phys);
746f1093940SRam Amrani 
747f1093940SRam Amrani 	return rc;
748f1093940SRam Amrani }
749f1093940SRam Amrani 
qed_roce_sp_destroy_qp_requester(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)750f1093940SRam Amrani static int qed_roce_sp_destroy_qp_requester(struct qed_hwfn *p_hwfn,
751d52c89f1SMichal Kalderon 					    struct qed_rdma_qp *qp)
752f1093940SRam Amrani {
753f1093940SRam Amrani 	struct roce_destroy_qp_req_output_params *p_ramrod_res;
754f1093940SRam Amrani 	struct roce_destroy_qp_req_ramrod_data *p_ramrod;
755f1093940SRam Amrani 	struct qed_sp_init_data init_data;
756f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
757f1093940SRam Amrani 	dma_addr_t ramrod_res_phys;
758f1093940SRam Amrani 	int rc = -ENOMEM;
759f1093940SRam Amrani 
7607bfb399eSYuval Basson 	if (!qp->has_req)
7617bfb399eSYuval Basson 		return 0;
7627bfb399eSYuval Basson 
763f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
764f1093940SRam Amrani 
765f1093940SRam Amrani 	if (!qp->req_offloaded)
766f1093940SRam Amrani 		return 0;
767f1093940SRam Amrani 
7687979a7d2SWang Hai 	p_ramrod_res = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
769f1093940SRam Amrani 					  sizeof(*p_ramrod_res),
770f1093940SRam Amrani 					  &ramrod_res_phys, GFP_KERNEL);
771f1093940SRam Amrani 	if (!p_ramrod_res) {
772f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
773f1093940SRam Amrani 			  "qed destroy requester failed: cannot allocate memory (ramrod)\n");
774f1093940SRam Amrani 		return rc;
775f1093940SRam Amrani 	}
776f1093940SRam Amrani 
777f1093940SRam Amrani 	/* Get SPQ entry */
778f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
779f1093940SRam Amrani 	init_data.cid = qp->icid + 1;
780f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
781f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
782f1093940SRam Amrani 
783f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_DESTROY_QP,
784f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
785f1093940SRam Amrani 	if (rc)
786f1093940SRam Amrani 		goto err;
787f1093940SRam Amrani 
788f1093940SRam Amrani 	p_ramrod = &p_ent->ramrod.roce_destroy_qp_req;
789f1093940SRam Amrani 	DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
790f1093940SRam Amrani 
791f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
792f1093940SRam Amrani 	if (rc)
793f1093940SRam Amrani 		goto err;
794f1093940SRam Amrani 
795f1093940SRam Amrani 	/* Free ORQ - only if ramrod succeeded, in case FW is still using it */
796f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
797f1093940SRam Amrani 			  qp->orq_num_pages * RDMA_RING_PAGE_SIZE,
798f1093940SRam Amrani 			  qp->orq, qp->orq_phys_addr);
799f1093940SRam Amrani 
800f1093940SRam Amrani 	qp->req_offloaded = false;
801f1093940SRam Amrani 
802f1093940SRam Amrani 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroy requester, rc = %d\n", rc);
803f1093940SRam Amrani 
804f1093940SRam Amrani err:
805f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_ramrod_res),
806f1093940SRam Amrani 			  p_ramrod_res, ramrod_res_phys);
807f1093940SRam Amrani 
808f1093940SRam Amrani 	return rc;
809f1093940SRam Amrani }
810f1093940SRam Amrani 
qed_roce_query_qp(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,struct qed_rdma_query_qp_out_params * out_params)811b71b9afdSKalderon, Michal int qed_roce_query_qp(struct qed_hwfn *p_hwfn,
812f1093940SRam Amrani 		      struct qed_rdma_qp *qp,
813f1093940SRam Amrani 		      struct qed_rdma_query_qp_out_params *out_params)
814f1093940SRam Amrani {
815f1093940SRam Amrani 	struct roce_query_qp_resp_output_params *p_resp_ramrod_res;
816f1093940SRam Amrani 	struct roce_query_qp_req_output_params *p_req_ramrod_res;
817f1093940SRam Amrani 	struct roce_query_qp_resp_ramrod_data *p_resp_ramrod;
818f1093940SRam Amrani 	struct roce_query_qp_req_ramrod_data *p_req_ramrod;
819f1093940SRam Amrani 	struct qed_sp_init_data init_data;
820f1093940SRam Amrani 	dma_addr_t resp_ramrod_res_phys;
821f1093940SRam Amrani 	dma_addr_t req_ramrod_res_phys;
822f1093940SRam Amrani 	struct qed_spq_entry *p_ent;
823f1093940SRam Amrani 	bool rq_err_state;
824f1093940SRam Amrani 	bool sq_err_state;
825f1093940SRam Amrani 	bool sq_draining;
826f1093940SRam Amrani 	int rc = -ENOMEM;
827f1093940SRam Amrani 
828f1093940SRam Amrani 	if ((!(qp->resp_offloaded)) && (!(qp->req_offloaded))) {
829f1093940SRam Amrani 		/* We can't send ramrod to the fw since this qp wasn't offloaded
830f1093940SRam Amrani 		 * to the fw yet
831f1093940SRam Amrani 		 */
832f1093940SRam Amrani 		out_params->draining = false;
833f1093940SRam Amrani 		out_params->rq_psn = qp->rq_psn;
834f1093940SRam Amrani 		out_params->sq_psn = qp->sq_psn;
835f1093940SRam Amrani 		out_params->state = qp->cur_state;
836f1093940SRam Amrani 
837f1093940SRam Amrani 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "No QPs as no offload\n");
838f1093940SRam Amrani 		return 0;
839f1093940SRam Amrani 	}
840f1093940SRam Amrani 
841f1093940SRam Amrani 	if (!(qp->resp_offloaded)) {
842f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
843df80b8fbSColin Ian King 			  "The responder's qp should be offloaded before requester's\n");
844f1093940SRam Amrani 		return -EINVAL;
845f1093940SRam Amrani 	}
846f1093940SRam Amrani 
847f1093940SRam Amrani 	/* Send a query responder ramrod to FW to get RQ-PSN and state */
848745e5ad5SAishwarya Ramakrishnan 	p_resp_ramrod_res =
849f1093940SRam Amrani 		dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
850f1093940SRam Amrani 				   sizeof(*p_resp_ramrod_res),
851f1093940SRam Amrani 				   &resp_ramrod_res_phys, GFP_KERNEL);
852f1093940SRam Amrani 	if (!p_resp_ramrod_res) {
853f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
854f1093940SRam Amrani 			  "qed query qp failed: cannot allocate memory (ramrod)\n");
855f1093940SRam Amrani 		return rc;
856f1093940SRam Amrani 	}
857f1093940SRam Amrani 
858f1093940SRam Amrani 	/* Get SPQ entry */
859f1093940SRam Amrani 	memset(&init_data, 0, sizeof(init_data));
860f1093940SRam Amrani 	init_data.cid = qp->icid;
861f1093940SRam Amrani 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
862f1093940SRam Amrani 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
863f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_QUERY_QP,
864f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
865f1093940SRam Amrani 	if (rc)
866f1093940SRam Amrani 		goto err_resp;
867f1093940SRam Amrani 
868f1093940SRam Amrani 	p_resp_ramrod = &p_ent->ramrod.roce_query_qp_resp;
869f1093940SRam Amrani 	DMA_REGPAIR_LE(p_resp_ramrod->output_params_addr, resp_ramrod_res_phys);
870f1093940SRam Amrani 
871f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
872f1093940SRam Amrani 	if (rc)
873f1093940SRam Amrani 		goto err_resp;
874f1093940SRam Amrani 
875f1093940SRam Amrani 	out_params->rq_psn = le32_to_cpu(p_resp_ramrod_res->psn);
8760500a70dSMichal Kalderon 	rq_err_state = GET_FIELD(le32_to_cpu(p_resp_ramrod_res->flags),
877f1093940SRam Amrani 				 ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG);
878f1093940SRam Amrani 
879c5212b94SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_resp_ramrod_res),
880c5212b94SRam Amrani 			  p_resp_ramrod_res, resp_ramrod_res_phys);
881c5212b94SRam Amrani 
882f1093940SRam Amrani 	if (!(qp->req_offloaded)) {
883f1093940SRam Amrani 		/* Don't send query qp for the requester */
884f1093940SRam Amrani 		out_params->sq_psn = qp->sq_psn;
885f1093940SRam Amrani 		out_params->draining = false;
886f1093940SRam Amrani 
887f1093940SRam Amrani 		if (rq_err_state)
888f1093940SRam Amrani 			qp->cur_state = QED_ROCE_QP_STATE_ERR;
889f1093940SRam Amrani 
890f1093940SRam Amrani 		out_params->state = qp->cur_state;
891f1093940SRam Amrani 
892f1093940SRam Amrani 		return 0;
893f1093940SRam Amrani 	}
894f1093940SRam Amrani 
895f1093940SRam Amrani 	/* Send a query requester ramrod to FW to get SQ-PSN and state */
896745e5ad5SAishwarya Ramakrishnan 	p_req_ramrod_res = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
897f1093940SRam Amrani 					      sizeof(*p_req_ramrod_res),
898f1093940SRam Amrani 					      &req_ramrod_res_phys,
899f1093940SRam Amrani 					      GFP_KERNEL);
900f1093940SRam Amrani 	if (!p_req_ramrod_res) {
901f1093940SRam Amrani 		rc = -ENOMEM;
902f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
903f1093940SRam Amrani 			  "qed query qp failed: cannot allocate memory (ramrod)\n");
904f1093940SRam Amrani 		return rc;
905f1093940SRam Amrani 	}
906f1093940SRam Amrani 
907f1093940SRam Amrani 	/* Get SPQ entry */
908f1093940SRam Amrani 	init_data.cid = qp->icid + 1;
909f1093940SRam Amrani 	rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_QUERY_QP,
910f1093940SRam Amrani 				 PROTOCOLID_ROCE, &init_data);
911f1093940SRam Amrani 	if (rc)
912f1093940SRam Amrani 		goto err_req;
913f1093940SRam Amrani 
914f1093940SRam Amrani 	p_req_ramrod = &p_ent->ramrod.roce_query_qp_req;
915f1093940SRam Amrani 	DMA_REGPAIR_LE(p_req_ramrod->output_params_addr, req_ramrod_res_phys);
916f1093940SRam Amrani 
917f1093940SRam Amrani 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
918f1093940SRam Amrani 	if (rc)
919f1093940SRam Amrani 		goto err_req;
920f1093940SRam Amrani 
921f1093940SRam Amrani 	out_params->sq_psn = le32_to_cpu(p_req_ramrod_res->psn);
922f1093940SRam Amrani 	sq_err_state = GET_FIELD(le32_to_cpu(p_req_ramrod_res->flags),
923f1093940SRam Amrani 				 ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG);
924f1093940SRam Amrani 	sq_draining =
925f1093940SRam Amrani 		GET_FIELD(le32_to_cpu(p_req_ramrod_res->flags),
926f1093940SRam Amrani 			  ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG);
927f1093940SRam Amrani 
928c5212b94SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_req_ramrod_res),
929c5212b94SRam Amrani 			  p_req_ramrod_res, req_ramrod_res_phys);
930c5212b94SRam Amrani 
931f1093940SRam Amrani 	out_params->draining = false;
932f1093940SRam Amrani 
933be086e7cSMintz, Yuval 	if (rq_err_state || sq_err_state)
934f1093940SRam Amrani 		qp->cur_state = QED_ROCE_QP_STATE_ERR;
935f1093940SRam Amrani 	else if (sq_draining)
936f1093940SRam Amrani 		out_params->draining = true;
937f1093940SRam Amrani 	out_params->state = qp->cur_state;
938f1093940SRam Amrani 
939f1093940SRam Amrani 	return 0;
940f1093940SRam Amrani 
941f1093940SRam Amrani err_req:
942f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_req_ramrod_res),
943f1093940SRam Amrani 			  p_req_ramrod_res, req_ramrod_res_phys);
944f1093940SRam Amrani 	return rc;
945f1093940SRam Amrani err_resp:
946f1093940SRam Amrani 	dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_resp_ramrod_res),
947f1093940SRam Amrani 			  p_resp_ramrod_res, resp_ramrod_res_phys);
948f1093940SRam Amrani 	return rc;
949f1093940SRam Amrani }
950f1093940SRam Amrani 
qed_roce_destroy_qp(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)951b71b9afdSKalderon, Michal int qed_roce_destroy_qp(struct qed_hwfn *p_hwfn, struct qed_rdma_qp *qp)
952f1093940SRam Amrani {
953be086e7cSMintz, Yuval 	u32 cq_prod;
954f1093940SRam Amrani 	int rc;
955f1093940SRam Amrani 
956f1093940SRam Amrani 	/* Destroys the specified QP */
957f1093940SRam Amrani 	if ((qp->cur_state != QED_ROCE_QP_STATE_RESET) &&
958f1093940SRam Amrani 	    (qp->cur_state != QED_ROCE_QP_STATE_ERR) &&
959f1093940SRam Amrani 	    (qp->cur_state != QED_ROCE_QP_STATE_INIT)) {
960f1093940SRam Amrani 		DP_NOTICE(p_hwfn,
961f1093940SRam Amrani 			  "QP must be in error, reset or init state before destroying it\n");
962f1093940SRam Amrani 		return -EINVAL;
963f1093940SRam Amrani 	}
964f1093940SRam Amrani 
965300c0d7cSRam Amrani 	if (qp->cur_state != QED_ROCE_QP_STATE_RESET) {
966300c0d7cSRam Amrani 		rc = qed_roce_sp_destroy_qp_responder(p_hwfn, qp,
967be086e7cSMintz, Yuval 						      &cq_prod);
968f1093940SRam Amrani 		if (rc)
969f1093940SRam Amrani 			return rc;
970f1093940SRam Amrani 
971f1093940SRam Amrani 		/* Send destroy requester ramrod */
972d52c89f1SMichal Kalderon 		rc = qed_roce_sp_destroy_qp_requester(p_hwfn, qp);
973f1093940SRam Amrani 		if (rc)
974f1093940SRam Amrani 			return rc;
975300c0d7cSRam Amrani 	}
976f1093940SRam Amrani 
977f1093940SRam Amrani 	return 0;
978f1093940SRam Amrani }
979f1093940SRam Amrani 
qed_roce_modify_qp(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,enum qed_roce_qp_state prev_state,struct qed_rdma_modify_qp_in_params * params)980b71b9afdSKalderon, Michal int qed_roce_modify_qp(struct qed_hwfn *p_hwfn,
981f1093940SRam Amrani 		       struct qed_rdma_qp *qp,
982f1093940SRam Amrani 		       enum qed_roce_qp_state prev_state,
983f1093940SRam Amrani 		       struct qed_rdma_modify_qp_in_params *params)
984f1093940SRam Amrani {
985f1093940SRam Amrani 	int rc = 0;
986f1093940SRam Amrani 
987f1093940SRam Amrani 	/* Perform additional operations according to the current state and the
988f1093940SRam Amrani 	 * next state
989f1093940SRam Amrani 	 */
990f1093940SRam Amrani 	if (((prev_state == QED_ROCE_QP_STATE_INIT) ||
991f1093940SRam Amrani 	     (prev_state == QED_ROCE_QP_STATE_RESET)) &&
992f1093940SRam Amrani 	    (qp->cur_state == QED_ROCE_QP_STATE_RTR)) {
993f1093940SRam Amrani 		/* Init->RTR or Reset->RTR */
994f1093940SRam Amrani 		rc = qed_roce_sp_create_responder(p_hwfn, qp);
995f1093940SRam Amrani 		return rc;
996f1093940SRam Amrani 	} else if ((prev_state == QED_ROCE_QP_STATE_RTR) &&
997f1093940SRam Amrani 		   (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
998f1093940SRam Amrani 		/* RTR-> RTS */
999f1093940SRam Amrani 		rc = qed_roce_sp_create_requester(p_hwfn, qp);
1000f1093940SRam Amrani 		if (rc)
1001f1093940SRam Amrani 			return rc;
1002f1093940SRam Amrani 
1003f1093940SRam Amrani 		/* Send modify responder ramrod */
1004f1093940SRam Amrani 		rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1005f1093940SRam Amrani 						  params->modify_flags);
1006f1093940SRam Amrani 		return rc;
1007f1093940SRam Amrani 	} else if ((prev_state == QED_ROCE_QP_STATE_RTS) &&
1008f1093940SRam Amrani 		   (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
1009f1093940SRam Amrani 		/* RTS->RTS */
1010f1093940SRam Amrani 		rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1011f1093940SRam Amrani 						  params->modify_flags);
1012f1093940SRam Amrani 		if (rc)
1013f1093940SRam Amrani 			return rc;
1014f1093940SRam Amrani 
1015f1093940SRam Amrani 		rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
1016f1093940SRam Amrani 						  params->modify_flags);
1017f1093940SRam Amrani 		return rc;
1018f1093940SRam Amrani 	} else if ((prev_state == QED_ROCE_QP_STATE_RTS) &&
1019f1093940SRam Amrani 		   (qp->cur_state == QED_ROCE_QP_STATE_SQD)) {
1020f1093940SRam Amrani 		/* RTS->SQD */
1021f1093940SRam Amrani 		rc = qed_roce_sp_modify_requester(p_hwfn, qp, true, false,
1022f1093940SRam Amrani 						  params->modify_flags);
1023f1093940SRam Amrani 		return rc;
1024f1093940SRam Amrani 	} else if ((prev_state == QED_ROCE_QP_STATE_SQD) &&
1025f1093940SRam Amrani 		   (qp->cur_state == QED_ROCE_QP_STATE_SQD)) {
1026f1093940SRam Amrani 		/* SQD->SQD */
1027f1093940SRam Amrani 		rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1028f1093940SRam Amrani 						  params->modify_flags);
1029f1093940SRam Amrani 		if (rc)
1030f1093940SRam Amrani 			return rc;
1031f1093940SRam Amrani 
1032f1093940SRam Amrani 		rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
1033f1093940SRam Amrani 						  params->modify_flags);
1034f1093940SRam Amrani 		return rc;
1035f1093940SRam Amrani 	} else if ((prev_state == QED_ROCE_QP_STATE_SQD) &&
1036f1093940SRam Amrani 		   (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
1037f1093940SRam Amrani 		/* SQD->RTS */
1038f1093940SRam Amrani 		rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1039f1093940SRam Amrani 						  params->modify_flags);
1040f1093940SRam Amrani 		if (rc)
1041f1093940SRam Amrani 			return rc;
1042f1093940SRam Amrani 
1043f1093940SRam Amrani 		rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
1044f1093940SRam Amrani 						  params->modify_flags);
1045f1093940SRam Amrani 
1046f1093940SRam Amrani 		return rc;
1047ba0154e9SRam Amrani 	} else if (qp->cur_state == QED_ROCE_QP_STATE_ERR) {
1048f1093940SRam Amrani 		/* ->ERR */
1049f1093940SRam Amrani 		rc = qed_roce_sp_modify_responder(p_hwfn, qp, true,
1050f1093940SRam Amrani 						  params->modify_flags);
1051f1093940SRam Amrani 		if (rc)
1052f1093940SRam Amrani 			return rc;
1053f1093940SRam Amrani 
1054f1093940SRam Amrani 		rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, true,
1055f1093940SRam Amrani 						  params->modify_flags);
1056f1093940SRam Amrani 		return rc;
1057f1093940SRam Amrani 	} else if (qp->cur_state == QED_ROCE_QP_STATE_RESET) {
1058f1093940SRam Amrani 		/* Any state -> RESET */
1059be086e7cSMintz, Yuval 		u32 cq_prod;
1060f1093940SRam Amrani 
1061be086e7cSMintz, Yuval 		/* Send destroy responder ramrod */
1062be086e7cSMintz, Yuval 		rc = qed_roce_sp_destroy_qp_responder(p_hwfn,
1063be086e7cSMintz, Yuval 						      qp,
1064be086e7cSMintz, Yuval 						      &cq_prod);
1065be086e7cSMintz, Yuval 
1066f1093940SRam Amrani 		if (rc)
1067f1093940SRam Amrani 			return rc;
1068f1093940SRam Amrani 
1069be086e7cSMintz, Yuval 		qp->cq_prod = cq_prod;
1070be086e7cSMintz, Yuval 
1071d52c89f1SMichal Kalderon 		rc = qed_roce_sp_destroy_qp_requester(p_hwfn, qp);
1072f1093940SRam Amrani 	} else {
1073f1093940SRam Amrani 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "0\n");
1074f1093940SRam Amrani 	}
1075f1093940SRam Amrani 
1076f1093940SRam Amrani 	return rc;
1077f1093940SRam Amrani }
1078f1093940SRam Amrani 
qed_roce_free_real_icid(struct qed_hwfn * p_hwfn,u16 icid)1079be086e7cSMintz, Yuval static void qed_roce_free_real_icid(struct qed_hwfn *p_hwfn, u16 icid)
1080be086e7cSMintz, Yuval {
1081be086e7cSMintz, Yuval 	struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
1082be086e7cSMintz, Yuval 	u32 start_cid, cid, xcid;
1083be086e7cSMintz, Yuval 
1084be086e7cSMintz, Yuval 	/* an even icid belongs to a responder while an odd icid belongs to a
1085be086e7cSMintz, Yuval 	 * requester. The 'cid' received as an input can be either. We calculate
1086be086e7cSMintz, Yuval 	 * the "partner" icid and call it xcid. Only if both are free then the
1087be086e7cSMintz, Yuval 	 * "cid" map can be cleared.
1088be086e7cSMintz, Yuval 	 */
1089be086e7cSMintz, Yuval 	start_cid = qed_cxt_get_proto_cid_start(p_hwfn, p_rdma_info->proto);
1090be086e7cSMintz, Yuval 	cid = icid - start_cid;
1091be086e7cSMintz, Yuval 	xcid = cid ^ 1;
1092be086e7cSMintz, Yuval 
1093be086e7cSMintz, Yuval 	spin_lock_bh(&p_rdma_info->lock);
1094be086e7cSMintz, Yuval 
1095be086e7cSMintz, Yuval 	qed_bmap_release_id(p_hwfn, &p_rdma_info->real_cid_map, cid);
1096be086e7cSMintz, Yuval 	if (qed_bmap_test_id(p_hwfn, &p_rdma_info->real_cid_map, xcid) == 0) {
1097be086e7cSMintz, Yuval 		qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, cid);
1098be086e7cSMintz, Yuval 		qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, xcid);
1099be086e7cSMintz, Yuval 	}
1100be086e7cSMintz, Yuval 
1101be086e7cSMintz, Yuval 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1102be086e7cSMintz, Yuval }
1103be086e7cSMintz, Yuval 
qed_roce_dpm_dcbx(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)11049331dad1SMintz, Yuval void qed_roce_dpm_dcbx(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
11059331dad1SMintz, Yuval {
11069331dad1SMintz, Yuval 	u8 val;
11079331dad1SMintz, Yuval 
11089331dad1SMintz, Yuval 	/* if any QPs are already active, we want to disable DPM, since their
11099331dad1SMintz, Yuval 	 * context information contains information from before the latest DCBx
11109331dad1SMintz, Yuval 	 * update. Otherwise enable it.
11119331dad1SMintz, Yuval 	 */
11129331dad1SMintz, Yuval 	val = qed_rdma_allocated_qps(p_hwfn) ? true : false;
11139331dad1SMintz, Yuval 	p_hwfn->dcbx_no_edpm = (u8)val;
11149331dad1SMintz, Yuval 
11159331dad1SMintz, Yuval 	qed_rdma_dpm_conf(p_hwfn, p_ptt);
11169331dad1SMintz, Yuval }
11179331dad1SMintz, Yuval 
qed_roce_setup(struct qed_hwfn * p_hwfn)1118b71b9afdSKalderon, Michal int qed_roce_setup(struct qed_hwfn *p_hwfn)
111951ff1725SRam Amrani {
1120b71b9afdSKalderon, Michal 	return qed_spq_register_async_cb(p_hwfn, PROTOCOLID_ROCE,
1121b71b9afdSKalderon, Michal 					 qed_roce_async_event);
112251ff1725SRam Amrani }
112351ff1725SRam Amrani 
qed_roce_init_hw(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)112467b40dccSKalderon, Michal int qed_roce_init_hw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
112567b40dccSKalderon, Michal {
112667b40dccSKalderon, Michal 	u32 ll2_ethertype_en;
112767b40dccSKalderon, Michal 
112867b40dccSKalderon, Michal 	qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
112967b40dccSKalderon, Michal 
113067b40dccSKalderon, Michal 	p_hwfn->rdma_prs_search_reg = PRS_REG_SEARCH_ROCE;
113167b40dccSKalderon, Michal 
113267b40dccSKalderon, Michal 	ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
113367b40dccSKalderon, Michal 	qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
113467b40dccSKalderon, Michal 	       (ll2_ethertype_en | 0x01));
113567b40dccSKalderon, Michal 
113667b40dccSKalderon, Michal 	if (qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_ROCE) % 2) {
113767b40dccSKalderon, Michal 		DP_NOTICE(p_hwfn, "The first RoCE's cid should be even\n");
113867b40dccSKalderon, Michal 		return -EINVAL;
113967b40dccSKalderon, Michal 	}
114067b40dccSKalderon, Michal 
114167b40dccSKalderon, Michal 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW - Done\n");
114267b40dccSKalderon, Michal 	return 0;
114367b40dccSKalderon, Michal }
1144