xref: /linux/drivers/platform/x86/intel/atomisp2/pm.c (revision 76693f57)
1*76693f57SKate Hsuan // SPDX-License-Identifier: GPL-2.0
2*76693f57SKate Hsuan /*
3*76693f57SKate Hsuan  * Dummy driver for Intel's Image Signal Processor found on Bay Trail
4*76693f57SKate Hsuan  * and Cherry Trail devices. The sole purpose of this driver is to allow
5*76693f57SKate Hsuan  * the ISP to be put in D3.
6*76693f57SKate Hsuan  *
7*76693f57SKate Hsuan  * Copyright (C) 2018 Hans de Goede <hdegoede@redhat.com>
8*76693f57SKate Hsuan  *
9*76693f57SKate Hsuan  * Based on various non upstream patches for ISP support:
10*76693f57SKate Hsuan  * Copyright (C) 2010-2017 Intel Corporation. All rights reserved.
11*76693f57SKate Hsuan  * Copyright (c) 2010 Silicon Hive www.siliconhive.com.
12*76693f57SKate Hsuan  */
13*76693f57SKate Hsuan 
14*76693f57SKate Hsuan #include <linux/delay.h>
15*76693f57SKate Hsuan #include <linux/module.h>
16*76693f57SKate Hsuan #include <linux/mod_devicetable.h>
17*76693f57SKate Hsuan #include <linux/pci.h>
18*76693f57SKate Hsuan #include <linux/pm_runtime.h>
19*76693f57SKate Hsuan #include <asm/iosf_mbi.h>
20*76693f57SKate Hsuan 
21*76693f57SKate Hsuan /* PCI configuration regs */
22*76693f57SKate Hsuan #define PCI_INTERRUPT_CTRL		0x9c
23*76693f57SKate Hsuan 
24*76693f57SKate Hsuan #define PCI_CSI_CONTROL			0xe8
25*76693f57SKate Hsuan #define PCI_CSI_CONTROL_PORTS_OFF_MASK	0x7
26*76693f57SKate Hsuan 
27*76693f57SKate Hsuan /* IOSF BT_MBI_UNIT_PMC regs */
28*76693f57SKate Hsuan #define ISPSSPM0			0x39
29*76693f57SKate Hsuan #define ISPSSPM0_ISPSSC_OFFSET		0
30*76693f57SKate Hsuan #define ISPSSPM0_ISPSSC_MASK		0x00000003
31*76693f57SKate Hsuan #define ISPSSPM0_ISPSSS_OFFSET		24
32*76693f57SKate Hsuan #define ISPSSPM0_ISPSSS_MASK		0x03000000
33*76693f57SKate Hsuan #define ISPSSPM0_IUNIT_POWER_ON		0x0
34*76693f57SKate Hsuan #define ISPSSPM0_IUNIT_POWER_OFF	0x3
35*76693f57SKate Hsuan 
isp_set_power(struct pci_dev * dev,bool enable)36*76693f57SKate Hsuan static int isp_set_power(struct pci_dev *dev, bool enable)
37*76693f57SKate Hsuan {
38*76693f57SKate Hsuan 	unsigned long timeout;
39*76693f57SKate Hsuan 	u32 val = enable ? ISPSSPM0_IUNIT_POWER_ON : ISPSSPM0_IUNIT_POWER_OFF;
40*76693f57SKate Hsuan 
41*76693f57SKate Hsuan 	/* Write to ISPSSPM0 bit[1:0] to power on/off the IUNIT */
42*76693f57SKate Hsuan 	iosf_mbi_modify(BT_MBI_UNIT_PMC, MBI_REG_READ, ISPSSPM0,
43*76693f57SKate Hsuan 			val, ISPSSPM0_ISPSSC_MASK);
44*76693f57SKate Hsuan 
45*76693f57SKate Hsuan 	/*
46*76693f57SKate Hsuan 	 * There should be no IUNIT access while power-down is
47*76693f57SKate Hsuan 	 * in progress. HW sighting: 4567865.
48*76693f57SKate Hsuan 	 * Wait up to 50 ms for the IUNIT to shut down.
49*76693f57SKate Hsuan 	 * And we do the same for power on.
50*76693f57SKate Hsuan 	 */
51*76693f57SKate Hsuan 	timeout = jiffies + msecs_to_jiffies(50);
52*76693f57SKate Hsuan 	do {
53*76693f57SKate Hsuan 		u32 tmp;
54*76693f57SKate Hsuan 
55*76693f57SKate Hsuan 		/* Wait until ISPSSPM0 bit[25:24] shows the right value */
56*76693f57SKate Hsuan 		iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_REG_READ, ISPSSPM0, &tmp);
57*76693f57SKate Hsuan 		tmp = (tmp & ISPSSPM0_ISPSSS_MASK) >> ISPSSPM0_ISPSSS_OFFSET;
58*76693f57SKate Hsuan 		if (tmp == val)
59*76693f57SKate Hsuan 			return 0;
60*76693f57SKate Hsuan 
61*76693f57SKate Hsuan 		usleep_range(1000, 2000);
62*76693f57SKate Hsuan 	} while (time_before(jiffies, timeout));
63*76693f57SKate Hsuan 
64*76693f57SKate Hsuan 	dev_err(&dev->dev, "IUNIT power-%s timeout.\n", enable ? "on" : "off");
65*76693f57SKate Hsuan 	return -EBUSY;
66*76693f57SKate Hsuan }
67*76693f57SKate Hsuan 
isp_probe(struct pci_dev * dev,const struct pci_device_id * id)68*76693f57SKate Hsuan static int isp_probe(struct pci_dev *dev, const struct pci_device_id *id)
69*76693f57SKate Hsuan {
70*76693f57SKate Hsuan 	pm_runtime_allow(&dev->dev);
71*76693f57SKate Hsuan 	pm_runtime_put_sync_suspend(&dev->dev);
72*76693f57SKate Hsuan 
73*76693f57SKate Hsuan 	return 0;
74*76693f57SKate Hsuan }
75*76693f57SKate Hsuan 
isp_remove(struct pci_dev * dev)76*76693f57SKate Hsuan static void isp_remove(struct pci_dev *dev)
77*76693f57SKate Hsuan {
78*76693f57SKate Hsuan 	pm_runtime_get_sync(&dev->dev);
79*76693f57SKate Hsuan 	pm_runtime_forbid(&dev->dev);
80*76693f57SKate Hsuan }
81*76693f57SKate Hsuan 
isp_pci_suspend(struct device * dev)82*76693f57SKate Hsuan static int isp_pci_suspend(struct device *dev)
83*76693f57SKate Hsuan {
84*76693f57SKate Hsuan 	struct pci_dev *pdev = to_pci_dev(dev);
85*76693f57SKate Hsuan 	u32 val;
86*76693f57SKate Hsuan 
87*76693f57SKate Hsuan 	pci_write_config_dword(pdev, PCI_INTERRUPT_CTRL, 0);
88*76693f57SKate Hsuan 
89*76693f57SKate Hsuan 	/*
90*76693f57SKate Hsuan 	 * MRFLD IUNIT DPHY is located in an always-power-on island
91*76693f57SKate Hsuan 	 * MRFLD HW design need all CSI ports are disabled before
92*76693f57SKate Hsuan 	 * powering down the IUNIT.
93*76693f57SKate Hsuan 	 */
94*76693f57SKate Hsuan 	pci_read_config_dword(pdev, PCI_CSI_CONTROL, &val);
95*76693f57SKate Hsuan 	val |= PCI_CSI_CONTROL_PORTS_OFF_MASK;
96*76693f57SKate Hsuan 	pci_write_config_dword(pdev, PCI_CSI_CONTROL, val);
97*76693f57SKate Hsuan 
98*76693f57SKate Hsuan 	/*
99*76693f57SKate Hsuan 	 * We lose config space access when punit power gates
100*76693f57SKate Hsuan 	 * the ISP. Can't use pci_set_power_state() because
101*76693f57SKate Hsuan 	 * pmcsr won't actually change when we write to it.
102*76693f57SKate Hsuan 	 */
103*76693f57SKate Hsuan 	pci_save_state(pdev);
104*76693f57SKate Hsuan 	pdev->current_state = PCI_D3cold;
105*76693f57SKate Hsuan 	isp_set_power(pdev, false);
106*76693f57SKate Hsuan 
107*76693f57SKate Hsuan 	return 0;
108*76693f57SKate Hsuan }
109*76693f57SKate Hsuan 
isp_pci_resume(struct device * dev)110*76693f57SKate Hsuan static int isp_pci_resume(struct device *dev)
111*76693f57SKate Hsuan {
112*76693f57SKate Hsuan 	struct pci_dev *pdev = to_pci_dev(dev);
113*76693f57SKate Hsuan 
114*76693f57SKate Hsuan 	isp_set_power(pdev, true);
115*76693f57SKate Hsuan 	pdev->current_state = PCI_D0;
116*76693f57SKate Hsuan 	pci_restore_state(pdev);
117*76693f57SKate Hsuan 
118*76693f57SKate Hsuan 	return 0;
119*76693f57SKate Hsuan }
120*76693f57SKate Hsuan 
121*76693f57SKate Hsuan static UNIVERSAL_DEV_PM_OPS(isp_pm_ops, isp_pci_suspend,
122*76693f57SKate Hsuan 			    isp_pci_resume, NULL);
123*76693f57SKate Hsuan 
124*76693f57SKate Hsuan static const struct pci_device_id isp_id_table[] = {
125*76693f57SKate Hsuan 	{ PCI_VDEVICE(INTEL, 0x0f38), },
126*76693f57SKate Hsuan 	{ PCI_VDEVICE(INTEL, 0x22b8), },
127*76693f57SKate Hsuan 	{ 0, }
128*76693f57SKate Hsuan };
129*76693f57SKate Hsuan MODULE_DEVICE_TABLE(pci, isp_id_table);
130*76693f57SKate Hsuan 
131*76693f57SKate Hsuan static struct pci_driver isp_pci_driver = {
132*76693f57SKate Hsuan 	.name = "intel_atomisp2_pm",
133*76693f57SKate Hsuan 	.id_table = isp_id_table,
134*76693f57SKate Hsuan 	.probe = isp_probe,
135*76693f57SKate Hsuan 	.remove = isp_remove,
136*76693f57SKate Hsuan 	.driver.pm = &isp_pm_ops,
137*76693f57SKate Hsuan };
138*76693f57SKate Hsuan 
139*76693f57SKate Hsuan module_pci_driver(isp_pci_driver);
140*76693f57SKate Hsuan 
141*76693f57SKate Hsuan MODULE_DESCRIPTION("Intel AtomISP2 dummy / power-management drv (for suspend)");
142*76693f57SKate Hsuan MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
143*76693f57SKate Hsuan MODULE_LICENSE("GPL v2");
144