xref: /linux/drivers/pwm/pwm-dwc.h (revision d642ef71)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * DesignWare PWM Controller driver
4  *
5  * Copyright (C) 2018-2020 Intel Corporation
6  *
7  * Author: Felipe Balbi (Intel)
8  * Author: Jarkko Nikula <jarkko.nikula@linux.intel.com>
9  * Author: Raymond Tan <raymond.tan@intel.com>
10  */
11 
12 MODULE_IMPORT_NS(dwc_pwm);
13 
14 #define DWC_TIM_LD_CNT(n)	((n) * 0x14)
15 #define DWC_TIM_LD_CNT2(n)	(((n) * 4) + 0xb0)
16 #define DWC_TIM_CUR_VAL(n)	(((n) * 0x14) + 0x04)
17 #define DWC_TIM_CTRL(n)		(((n) * 0x14) + 0x08)
18 #define DWC_TIM_EOI(n)		(((n) * 0x14) + 0x0c)
19 #define DWC_TIM_INT_STS(n)	(((n) * 0x14) + 0x10)
20 
21 #define DWC_TIMERS_INT_STS	0xa0
22 #define DWC_TIMERS_EOI		0xa4
23 #define DWC_TIMERS_RAW_INT_STS	0xa8
24 #define DWC_TIMERS_COMP_VERSION	0xac
25 
26 #define DWC_TIMERS_TOTAL	8
27 
28 /* Timer Control Register */
29 #define DWC_TIM_CTRL_EN		BIT(0)
30 #define DWC_TIM_CTRL_MODE	BIT(1)
31 #define DWC_TIM_CTRL_MODE_FREE	(0 << 1)
32 #define DWC_TIM_CTRL_MODE_USER	(1 << 1)
33 #define DWC_TIM_CTRL_INT_MASK	BIT(2)
34 #define DWC_TIM_CTRL_PWM	BIT(3)
35 
36 struct dwc_pwm_ctx {
37 	u32 cnt;
38 	u32 cnt2;
39 	u32 ctrl;
40 };
41 
42 struct dwc_pwm {
43 	struct pwm_chip chip;
44 	void __iomem *base;
45 	unsigned int clk_ns;
46 	struct dwc_pwm_ctx ctx[DWC_TIMERS_TOTAL];
47 };
48 #define to_dwc_pwm(p)	(container_of((p), struct dwc_pwm, chip))
49 
50 static inline u32 dwc_pwm_readl(struct dwc_pwm *dwc, u32 offset)
51 {
52 	return readl(dwc->base + offset);
53 }
54 
55 static inline void dwc_pwm_writel(struct dwc_pwm *dwc, u32 value, u32 offset)
56 {
57 	writel(value, dwc->base + offset);
58 }
59 
60 extern struct dwc_pwm *dwc_pwm_alloc(struct device *dev);
61