xref: /linux/drivers/spi/spi-stm32-qspi.c (revision bc9c0a99)
1c530cd1dSLudovic Barre // SPDX-License-Identifier: GPL-2.0
2c530cd1dSLudovic Barre /*
3c530cd1dSLudovic Barre  * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
4c530cd1dSLudovic Barre  * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5c530cd1dSLudovic Barre  */
6c530cd1dSLudovic Barre #include <linux/bitfield.h>
7c530cd1dSLudovic Barre #include <linux/clk.h>
8245308c6SLudovic Barre #include <linux/dmaengine.h>
9245308c6SLudovic Barre #include <linux/dma-mapping.h>
10c530cd1dSLudovic Barre #include <linux/errno.h>
11*bc9c0a99SAndy Shevchenko #include <linux/gpio/consumer.h>
12c530cd1dSLudovic Barre #include <linux/io.h>
13c530cd1dSLudovic Barre #include <linux/iopoll.h>
14c530cd1dSLudovic Barre #include <linux/interrupt.h>
15c530cd1dSLudovic Barre #include <linux/module.h>
16c530cd1dSLudovic Barre #include <linux/mutex.h>
17c530cd1dSLudovic Barre #include <linux/of.h>
182e541b64SLudovic Barre #include <linux/pinctrl/consumer.h>
199d282c17SPatrice Chotard #include <linux/pm_runtime.h>
20c530cd1dSLudovic Barre #include <linux/platform_device.h>
21c530cd1dSLudovic Barre #include <linux/reset.h>
22c530cd1dSLudovic Barre #include <linux/sizes.h>
23c530cd1dSLudovic Barre #include <linux/spi/spi-mem.h>
24c530cd1dSLudovic Barre 
25c530cd1dSLudovic Barre #define QSPI_CR			0x00
26c530cd1dSLudovic Barre #define CR_EN			BIT(0)
27c530cd1dSLudovic Barre #define CR_ABORT		BIT(1)
28c530cd1dSLudovic Barre #define CR_DMAEN		BIT(2)
29c530cd1dSLudovic Barre #define CR_TCEN			BIT(3)
30c530cd1dSLudovic Barre #define CR_SSHIFT		BIT(4)
31c530cd1dSLudovic Barre #define CR_DFM			BIT(6)
32c530cd1dSLudovic Barre #define CR_FSEL			BIT(7)
3394613d5aSPatrice Chotard #define CR_FTHRES_SHIFT		8
34c530cd1dSLudovic Barre #define CR_TEIE			BIT(16)
35c530cd1dSLudovic Barre #define CR_TCIE			BIT(17)
36c530cd1dSLudovic Barre #define CR_FTIE			BIT(18)
37c530cd1dSLudovic Barre #define CR_SMIE			BIT(19)
38c530cd1dSLudovic Barre #define CR_TOIE			BIT(20)
3986d1c6bbSPatrice Chotard #define CR_APMS			BIT(22)
40c530cd1dSLudovic Barre #define CR_PRESC_MASK		GENMASK(31, 24)
41c530cd1dSLudovic Barre 
42c530cd1dSLudovic Barre #define QSPI_DCR		0x04
43c530cd1dSLudovic Barre #define DCR_FSIZE_MASK		GENMASK(20, 16)
44c530cd1dSLudovic Barre 
45c530cd1dSLudovic Barre #define QSPI_SR			0x08
46c530cd1dSLudovic Barre #define SR_TEF			BIT(0)
47c530cd1dSLudovic Barre #define SR_TCF			BIT(1)
48c530cd1dSLudovic Barre #define SR_FTF			BIT(2)
49c530cd1dSLudovic Barre #define SR_SMF			BIT(3)
50c530cd1dSLudovic Barre #define SR_TOF			BIT(4)
51c530cd1dSLudovic Barre #define SR_BUSY			BIT(5)
52c530cd1dSLudovic Barre #define SR_FLEVEL_MASK		GENMASK(13, 8)
53c530cd1dSLudovic Barre 
54c530cd1dSLudovic Barre #define QSPI_FCR		0x0c
55c530cd1dSLudovic Barre #define FCR_CTEF		BIT(0)
56c530cd1dSLudovic Barre #define FCR_CTCF		BIT(1)
5786d1c6bbSPatrice Chotard #define FCR_CSMF		BIT(3)
58c530cd1dSLudovic Barre 
59c530cd1dSLudovic Barre #define QSPI_DLR		0x10
60c530cd1dSLudovic Barre 
61c530cd1dSLudovic Barre #define QSPI_CCR		0x14
62c530cd1dSLudovic Barre #define CCR_INST_MASK		GENMASK(7, 0)
63c530cd1dSLudovic Barre #define CCR_IMODE_MASK		GENMASK(9, 8)
64c530cd1dSLudovic Barre #define CCR_ADMODE_MASK		GENMASK(11, 10)
65c530cd1dSLudovic Barre #define CCR_ADSIZE_MASK		GENMASK(13, 12)
66c530cd1dSLudovic Barre #define CCR_DCYC_MASK		GENMASK(22, 18)
67c530cd1dSLudovic Barre #define CCR_DMODE_MASK		GENMASK(25, 24)
68c530cd1dSLudovic Barre #define CCR_FMODE_MASK		GENMASK(27, 26)
69c530cd1dSLudovic Barre #define CCR_FMODE_INDW		(0U << 26)
70c530cd1dSLudovic Barre #define CCR_FMODE_INDR		(1U << 26)
71c530cd1dSLudovic Barre #define CCR_FMODE_APM		(2U << 26)
72c530cd1dSLudovic Barre #define CCR_FMODE_MM		(3U << 26)
73c530cd1dSLudovic Barre #define CCR_BUSWIDTH_0		0x0
74c530cd1dSLudovic Barre #define CCR_BUSWIDTH_1		0x1
75c530cd1dSLudovic Barre #define CCR_BUSWIDTH_2		0x2
76c530cd1dSLudovic Barre #define CCR_BUSWIDTH_4		0x3
77c530cd1dSLudovic Barre 
78c530cd1dSLudovic Barre #define QSPI_AR			0x18
79c530cd1dSLudovic Barre #define QSPI_ABR		0x1c
80c530cd1dSLudovic Barre #define QSPI_DR			0x20
81c530cd1dSLudovic Barre #define QSPI_PSMKR		0x24
82c530cd1dSLudovic Barre #define QSPI_PSMAR		0x28
83c530cd1dSLudovic Barre #define QSPI_PIR		0x2c
84c530cd1dSLudovic Barre #define QSPI_LPTR		0x30
85c530cd1dSLudovic Barre 
86c530cd1dSLudovic Barre #define STM32_QSPI_MAX_MMAP_SZ	SZ_256M
87c530cd1dSLudovic Barre #define STM32_QSPI_MAX_NORCHIP	2
88c530cd1dSLudovic Barre 
89c530cd1dSLudovic Barre #define STM32_FIFO_TIMEOUT_US 30000
90c530cd1dSLudovic Barre #define STM32_BUSY_TIMEOUT_US 100000
91c530cd1dSLudovic Barre #define STM32_ABT_TIMEOUT_US 100000
92245308c6SLudovic Barre #define STM32_COMP_TIMEOUT_MS 1000
939d282c17SPatrice Chotard #define STM32_AUTOSUSPEND_DELAY -1
94c530cd1dSLudovic Barre 
95c530cd1dSLudovic Barre struct stm32_qspi_flash {
96c530cd1dSLudovic Barre 	u32 cs;
97c530cd1dSLudovic Barre 	u32 presc;
98c530cd1dSLudovic Barre };
99c530cd1dSLudovic Barre 
100c530cd1dSLudovic Barre struct stm32_qspi {
101c530cd1dSLudovic Barre 	struct device *dev;
102a88eceb1SLudovic Barre 	struct spi_controller *ctrl;
103245308c6SLudovic Barre 	phys_addr_t phys_base;
104c530cd1dSLudovic Barre 	void __iomem *io_base;
105c530cd1dSLudovic Barre 	void __iomem *mm_base;
106c530cd1dSLudovic Barre 	resource_size_t mm_size;
107c530cd1dSLudovic Barre 	struct clk *clk;
108c530cd1dSLudovic Barre 	u32 clk_rate;
109c530cd1dSLudovic Barre 	struct stm32_qspi_flash flash[STM32_QSPI_MAX_NORCHIP];
110c530cd1dSLudovic Barre 	struct completion data_completion;
11186d1c6bbSPatrice Chotard 	struct completion match_completion;
112c530cd1dSLudovic Barre 	u32 fmode;
113c530cd1dSLudovic Barre 
114245308c6SLudovic Barre 	struct dma_chan *dma_chtx;
115245308c6SLudovic Barre 	struct dma_chan *dma_chrx;
116245308c6SLudovic Barre 	struct completion dma_completion;
117245308c6SLudovic Barre 
1182e541b64SLudovic Barre 	u32 cr_reg;
1192e541b64SLudovic Barre 	u32 dcr_reg;
12086d1c6bbSPatrice Chotard 	unsigned long status_timeout;
1212e541b64SLudovic Barre 
122c530cd1dSLudovic Barre 	/*
123c530cd1dSLudovic Barre 	 * to protect device configuration, could be different between
124c530cd1dSLudovic Barre 	 * 2 flash access (bk1, bk2)
125c530cd1dSLudovic Barre 	 */
126c530cd1dSLudovic Barre 	struct mutex lock;
127c530cd1dSLudovic Barre };
128c530cd1dSLudovic Barre 
stm32_qspi_irq(int irq,void * dev_id)129c530cd1dSLudovic Barre static irqreturn_t stm32_qspi_irq(int irq, void *dev_id)
130c530cd1dSLudovic Barre {
131c530cd1dSLudovic Barre 	struct stm32_qspi *qspi = (struct stm32_qspi *)dev_id;
132c530cd1dSLudovic Barre 	u32 cr, sr;
133c530cd1dSLudovic Barre 
13486d1c6bbSPatrice Chotard 	cr = readl_relaxed(qspi->io_base + QSPI_CR);
135c530cd1dSLudovic Barre 	sr = readl_relaxed(qspi->io_base + QSPI_SR);
136c530cd1dSLudovic Barre 
13786d1c6bbSPatrice Chotard 	if (cr & CR_SMIE && sr & SR_SMF) {
13886d1c6bbSPatrice Chotard 		/* disable irq */
13986d1c6bbSPatrice Chotard 		cr &= ~CR_SMIE;
14086d1c6bbSPatrice Chotard 		writel_relaxed(cr, qspi->io_base + QSPI_CR);
14186d1c6bbSPatrice Chotard 		complete(&qspi->match_completion);
14286d1c6bbSPatrice Chotard 
14386d1c6bbSPatrice Chotard 		return IRQ_HANDLED;
14486d1c6bbSPatrice Chotard 	}
14586d1c6bbSPatrice Chotard 
146c530cd1dSLudovic Barre 	if (sr & (SR_TEF | SR_TCF)) {
147c530cd1dSLudovic Barre 		/* disable irq */
148c530cd1dSLudovic Barre 		cr &= ~CR_TCIE & ~CR_TEIE;
149c530cd1dSLudovic Barre 		writel_relaxed(cr, qspi->io_base + QSPI_CR);
150c530cd1dSLudovic Barre 		complete(&qspi->data_completion);
151c530cd1dSLudovic Barre 	}
152c530cd1dSLudovic Barre 
153c530cd1dSLudovic Barre 	return IRQ_HANDLED;
154c530cd1dSLudovic Barre }
155c530cd1dSLudovic Barre 
stm32_qspi_read_fifo(u8 * val,void __iomem * addr)156c530cd1dSLudovic Barre static void stm32_qspi_read_fifo(u8 *val, void __iomem *addr)
157c530cd1dSLudovic Barre {
158c530cd1dSLudovic Barre 	*val = readb_relaxed(addr);
159c530cd1dSLudovic Barre }
160c530cd1dSLudovic Barre 
stm32_qspi_write_fifo(u8 * val,void __iomem * addr)161c530cd1dSLudovic Barre static void stm32_qspi_write_fifo(u8 *val, void __iomem *addr)
162c530cd1dSLudovic Barre {
163c530cd1dSLudovic Barre 	writeb_relaxed(*val, addr);
164c530cd1dSLudovic Barre }
165c530cd1dSLudovic Barre 
stm32_qspi_tx_poll(struct stm32_qspi * qspi,const struct spi_mem_op * op)166c530cd1dSLudovic Barre static int stm32_qspi_tx_poll(struct stm32_qspi *qspi,
167c530cd1dSLudovic Barre 			      const struct spi_mem_op *op)
168c530cd1dSLudovic Barre {
169c530cd1dSLudovic Barre 	void (*tx_fifo)(u8 *val, void __iomem *addr);
170c530cd1dSLudovic Barre 	u32 len = op->data.nbytes, sr;
171c530cd1dSLudovic Barre 	u8 *buf;
172c530cd1dSLudovic Barre 	int ret;
173c530cd1dSLudovic Barre 
174c530cd1dSLudovic Barre 	if (op->data.dir == SPI_MEM_DATA_IN) {
175c530cd1dSLudovic Barre 		tx_fifo = stm32_qspi_read_fifo;
176c530cd1dSLudovic Barre 		buf = op->data.buf.in;
177c530cd1dSLudovic Barre 
178c530cd1dSLudovic Barre 	} else {
179c530cd1dSLudovic Barre 		tx_fifo = stm32_qspi_write_fifo;
180c530cd1dSLudovic Barre 		buf = (u8 *)op->data.buf.out;
181c530cd1dSLudovic Barre 	}
182c530cd1dSLudovic Barre 
183c530cd1dSLudovic Barre 	while (len--) {
184c530cd1dSLudovic Barre 		ret = readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_SR,
185c530cd1dSLudovic Barre 							sr, (sr & SR_FTF), 1,
186c530cd1dSLudovic Barre 							STM32_FIFO_TIMEOUT_US);
187c530cd1dSLudovic Barre 		if (ret) {
188c530cd1dSLudovic Barre 			dev_err(qspi->dev, "fifo timeout (len:%d stat:%#x)\n",
189c530cd1dSLudovic Barre 				len, sr);
190c530cd1dSLudovic Barre 			return ret;
191c530cd1dSLudovic Barre 		}
192c530cd1dSLudovic Barre 		tx_fifo(buf++, qspi->io_base + QSPI_DR);
193c530cd1dSLudovic Barre 	}
194c530cd1dSLudovic Barre 
195c530cd1dSLudovic Barre 	return 0;
196c530cd1dSLudovic Barre }
197c530cd1dSLudovic Barre 
stm32_qspi_tx_mm(struct stm32_qspi * qspi,const struct spi_mem_op * op)198c530cd1dSLudovic Barre static int stm32_qspi_tx_mm(struct stm32_qspi *qspi,
199c530cd1dSLudovic Barre 			    const struct spi_mem_op *op)
200c530cd1dSLudovic Barre {
201c530cd1dSLudovic Barre 	memcpy_fromio(op->data.buf.in, qspi->mm_base + op->addr.val,
202c530cd1dSLudovic Barre 		      op->data.nbytes);
203c530cd1dSLudovic Barre 	return 0;
204c530cd1dSLudovic Barre }
205c530cd1dSLudovic Barre 
stm32_qspi_dma_callback(void * arg)206245308c6SLudovic Barre static void stm32_qspi_dma_callback(void *arg)
207245308c6SLudovic Barre {
208245308c6SLudovic Barre 	struct completion *dma_completion = arg;
209245308c6SLudovic Barre 
210245308c6SLudovic Barre 	complete(dma_completion);
211245308c6SLudovic Barre }
212245308c6SLudovic Barre 
stm32_qspi_tx_dma(struct stm32_qspi * qspi,const struct spi_mem_op * op)213245308c6SLudovic Barre static int stm32_qspi_tx_dma(struct stm32_qspi *qspi,
214245308c6SLudovic Barre 			     const struct spi_mem_op *op)
215245308c6SLudovic Barre {
216245308c6SLudovic Barre 	struct dma_async_tx_descriptor *desc;
217245308c6SLudovic Barre 	enum dma_transfer_direction dma_dir;
218245308c6SLudovic Barre 	struct dma_chan *dma_ch;
219245308c6SLudovic Barre 	struct sg_table sgt;
220245308c6SLudovic Barre 	dma_cookie_t cookie;
221245308c6SLudovic Barre 	u32 cr, t_out;
222245308c6SLudovic Barre 	int err;
223245308c6SLudovic Barre 
224245308c6SLudovic Barre 	if (op->data.dir == SPI_MEM_DATA_IN) {
225245308c6SLudovic Barre 		dma_dir = DMA_DEV_TO_MEM;
226245308c6SLudovic Barre 		dma_ch = qspi->dma_chrx;
227245308c6SLudovic Barre 	} else {
228245308c6SLudovic Barre 		dma_dir = DMA_MEM_TO_DEV;
229245308c6SLudovic Barre 		dma_ch = qspi->dma_chtx;
230245308c6SLudovic Barre 	}
231245308c6SLudovic Barre 
232245308c6SLudovic Barre 	/*
233245308c6SLudovic Barre 	 * spi_map_buf return -EINVAL if the buffer is not DMA-able
234245308c6SLudovic Barre 	 * (DMA-able: in vmalloc | kmap | virt_addr_valid)
235245308c6SLudovic Barre 	 */
236245308c6SLudovic Barre 	err = spi_controller_dma_map_mem_op_data(qspi->ctrl, op, &sgt);
237245308c6SLudovic Barre 	if (err)
238245308c6SLudovic Barre 		return err;
239245308c6SLudovic Barre 
240245308c6SLudovic Barre 	desc = dmaengine_prep_slave_sg(dma_ch, sgt.sgl, sgt.nents,
241245308c6SLudovic Barre 				       dma_dir, DMA_PREP_INTERRUPT);
242245308c6SLudovic Barre 	if (!desc) {
243245308c6SLudovic Barre 		err = -ENOMEM;
244245308c6SLudovic Barre 		goto out_unmap;
245245308c6SLudovic Barre 	}
246245308c6SLudovic Barre 
247245308c6SLudovic Barre 	cr = readl_relaxed(qspi->io_base + QSPI_CR);
248245308c6SLudovic Barre 
249245308c6SLudovic Barre 	reinit_completion(&qspi->dma_completion);
250245308c6SLudovic Barre 	desc->callback = stm32_qspi_dma_callback;
251245308c6SLudovic Barre 	desc->callback_param = &qspi->dma_completion;
252245308c6SLudovic Barre 	cookie = dmaengine_submit(desc);
253245308c6SLudovic Barre 	err = dma_submit_error(cookie);
254245308c6SLudovic Barre 	if (err)
255245308c6SLudovic Barre 		goto out;
256245308c6SLudovic Barre 
257245308c6SLudovic Barre 	dma_async_issue_pending(dma_ch);
258245308c6SLudovic Barre 
259245308c6SLudovic Barre 	writel_relaxed(cr | CR_DMAEN, qspi->io_base + QSPI_CR);
260245308c6SLudovic Barre 
261245308c6SLudovic Barre 	t_out = sgt.nents * STM32_COMP_TIMEOUT_MS;
262775c4c00SLudovic Barre 	if (!wait_for_completion_timeout(&qspi->dma_completion,
263245308c6SLudovic Barre 					 msecs_to_jiffies(t_out)))
264245308c6SLudovic Barre 		err = -ETIMEDOUT;
265245308c6SLudovic Barre 
266245308c6SLudovic Barre 	if (err)
267245308c6SLudovic Barre 		dmaengine_terminate_all(dma_ch);
268245308c6SLudovic Barre 
269245308c6SLudovic Barre out:
270245308c6SLudovic Barre 	writel_relaxed(cr & ~CR_DMAEN, qspi->io_base + QSPI_CR);
271245308c6SLudovic Barre out_unmap:
272245308c6SLudovic Barre 	spi_controller_dma_unmap_mem_op_data(qspi->ctrl, op, &sgt);
273245308c6SLudovic Barre 
274245308c6SLudovic Barre 	return err;
275245308c6SLudovic Barre }
276245308c6SLudovic Barre 
stm32_qspi_tx(struct stm32_qspi * qspi,const struct spi_mem_op * op)277c530cd1dSLudovic Barre static int stm32_qspi_tx(struct stm32_qspi *qspi, const struct spi_mem_op *op)
278c530cd1dSLudovic Barre {
279c530cd1dSLudovic Barre 	if (!op->data.nbytes)
280c530cd1dSLudovic Barre 		return 0;
281c530cd1dSLudovic Barre 
282c530cd1dSLudovic Barre 	if (qspi->fmode == CCR_FMODE_MM)
283c530cd1dSLudovic Barre 		return stm32_qspi_tx_mm(qspi, op);
284f3530f26SPatrice Chotard 	else if (((op->data.dir == SPI_MEM_DATA_IN && qspi->dma_chrx) ||
285f3530f26SPatrice Chotard 		 (op->data.dir == SPI_MEM_DATA_OUT && qspi->dma_chtx)) &&
286f3530f26SPatrice Chotard 		  op->data.nbytes > 4)
287245308c6SLudovic Barre 		if (!stm32_qspi_tx_dma(qspi, op))
288245308c6SLudovic Barre 			return 0;
289c530cd1dSLudovic Barre 
290c530cd1dSLudovic Barre 	return stm32_qspi_tx_poll(qspi, op);
291c530cd1dSLudovic Barre }
292c530cd1dSLudovic Barre 
stm32_qspi_wait_nobusy(struct stm32_qspi * qspi)293c530cd1dSLudovic Barre static int stm32_qspi_wait_nobusy(struct stm32_qspi *qspi)
294c530cd1dSLudovic Barre {
295c530cd1dSLudovic Barre 	u32 sr;
296c530cd1dSLudovic Barre 
297c530cd1dSLudovic Barre 	return readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_SR, sr,
298c530cd1dSLudovic Barre 						 !(sr & SR_BUSY), 1,
299c530cd1dSLudovic Barre 						 STM32_BUSY_TIMEOUT_US);
300c530cd1dSLudovic Barre }
301c530cd1dSLudovic Barre 
stm32_qspi_wait_cmd(struct stm32_qspi * qspi)30275c28a43SPatrice Chotard static int stm32_qspi_wait_cmd(struct stm32_qspi *qspi)
303c530cd1dSLudovic Barre {
304c530cd1dSLudovic Barre 	u32 cr, sr;
305c530cd1dSLudovic Barre 	int err = 0;
306c530cd1dSLudovic Barre 
307d83d89eaSPatrice Chotard 	if ((readl_relaxed(qspi->io_base + QSPI_SR) & SR_TCF) ||
308d83d89eaSPatrice Chotard 	    qspi->fmode == CCR_FMODE_APM)
309c530cd1dSLudovic Barre 		goto out;
310c530cd1dSLudovic Barre 
311c530cd1dSLudovic Barre 	reinit_completion(&qspi->data_completion);
312c530cd1dSLudovic Barre 	cr = readl_relaxed(qspi->io_base + QSPI_CR);
313c530cd1dSLudovic Barre 	writel_relaxed(cr | CR_TCIE | CR_TEIE, qspi->io_base + QSPI_CR);
314c530cd1dSLudovic Barre 
315775c4c00SLudovic Barre 	if (!wait_for_completion_timeout(&qspi->data_completion,
316245308c6SLudovic Barre 				msecs_to_jiffies(STM32_COMP_TIMEOUT_MS))) {
317c530cd1dSLudovic Barre 		err = -ETIMEDOUT;
318c530cd1dSLudovic Barre 	} else {
319c530cd1dSLudovic Barre 		sr = readl_relaxed(qspi->io_base + QSPI_SR);
320c530cd1dSLudovic Barre 		if (sr & SR_TEF)
321c530cd1dSLudovic Barre 			err = -EIO;
322c530cd1dSLudovic Barre 	}
323c530cd1dSLudovic Barre 
324c530cd1dSLudovic Barre out:
325c530cd1dSLudovic Barre 	/* clear flags */
326c530cd1dSLudovic Barre 	writel_relaxed(FCR_CTCF | FCR_CTEF, qspi->io_base + QSPI_FCR);
327d38fa9a1SPatrice Chotard 	if (!err)
328d38fa9a1SPatrice Chotard 		err = stm32_qspi_wait_nobusy(qspi);
329c530cd1dSLudovic Barre 
330c530cd1dSLudovic Barre 	return err;
331c530cd1dSLudovic Barre }
332c530cd1dSLudovic Barre 
stm32_qspi_wait_poll_status(struct stm32_qspi * qspi)3336ce7061aSPatrice Chotard static int stm32_qspi_wait_poll_status(struct stm32_qspi *qspi)
33486d1c6bbSPatrice Chotard {
33586d1c6bbSPatrice Chotard 	u32 cr;
33686d1c6bbSPatrice Chotard 
33786d1c6bbSPatrice Chotard 	reinit_completion(&qspi->match_completion);
33886d1c6bbSPatrice Chotard 	cr = readl_relaxed(qspi->io_base + QSPI_CR);
33986d1c6bbSPatrice Chotard 	writel_relaxed(cr | CR_SMIE, qspi->io_base + QSPI_CR);
34086d1c6bbSPatrice Chotard 
34186d1c6bbSPatrice Chotard 	if (!wait_for_completion_timeout(&qspi->match_completion,
34286d1c6bbSPatrice Chotard 				msecs_to_jiffies(qspi->status_timeout)))
34386d1c6bbSPatrice Chotard 		return -ETIMEDOUT;
34486d1c6bbSPatrice Chotard 
34586d1c6bbSPatrice Chotard 	writel_relaxed(FCR_CSMF, qspi->io_base + QSPI_FCR);
34686d1c6bbSPatrice Chotard 
34786d1c6bbSPatrice Chotard 	return 0;
34886d1c6bbSPatrice Chotard }
34986d1c6bbSPatrice Chotard 
stm32_qspi_get_mode(u8 buswidth)3505945ff90SPatrice Chotard static int stm32_qspi_get_mode(u8 buswidth)
351c530cd1dSLudovic Barre {
352c530cd1dSLudovic Barre 	if (buswidth == 4)
353c530cd1dSLudovic Barre 		return CCR_BUSWIDTH_4;
354c530cd1dSLudovic Barre 
355c530cd1dSLudovic Barre 	return buswidth;
356c530cd1dSLudovic Barre }
357c530cd1dSLudovic Barre 
stm32_qspi_send(struct spi_device * spi,const struct spi_mem_op * op)358a557fca6SPatrice Chotard static int stm32_qspi_send(struct spi_device *spi, const struct spi_mem_op *op)
359c530cd1dSLudovic Barre {
360d9ea4bcfSYang Yingliang 	struct stm32_qspi *qspi = spi_controller_get_devdata(spi->controller);
3619e264f3fSAmit Kumar Mahapatra via Alsa-devel 	struct stm32_qspi_flash *flash = &qspi->flash[spi_get_chipselect(spi, 0)];
36218674deeSPatrice Chotard 	u32 ccr, cr;
36386d1c6bbSPatrice Chotard 	int timeout, err = 0, err_poll_status = 0;
364c530cd1dSLudovic Barre 
365c530cd1dSLudovic Barre 	dev_dbg(qspi->dev, "cmd:%#x mode:%d.%d.%d.%d addr:%#llx len:%#x\n",
366c530cd1dSLudovic Barre 		op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
367c530cd1dSLudovic Barre 		op->dummy.buswidth, op->data.buswidth,
368c530cd1dSLudovic Barre 		op->addr.val, op->data.nbytes);
369c530cd1dSLudovic Barre 
370c530cd1dSLudovic Barre 	cr = readl_relaxed(qspi->io_base + QSPI_CR);
371c530cd1dSLudovic Barre 	cr &= ~CR_PRESC_MASK & ~CR_FSEL;
372c530cd1dSLudovic Barre 	cr |= FIELD_PREP(CR_PRESC_MASK, flash->presc);
373c530cd1dSLudovic Barre 	cr |= FIELD_PREP(CR_FSEL, flash->cs);
374c530cd1dSLudovic Barre 	writel_relaxed(cr, qspi->io_base + QSPI_CR);
375c530cd1dSLudovic Barre 
376c530cd1dSLudovic Barre 	if (op->data.nbytes)
377c530cd1dSLudovic Barre 		writel_relaxed(op->data.nbytes - 1,
378c530cd1dSLudovic Barre 			       qspi->io_base + QSPI_DLR);
379c530cd1dSLudovic Barre 
380c530cd1dSLudovic Barre 	ccr = qspi->fmode;
381c530cd1dSLudovic Barre 	ccr |= FIELD_PREP(CCR_INST_MASK, op->cmd.opcode);
382c530cd1dSLudovic Barre 	ccr |= FIELD_PREP(CCR_IMODE_MASK,
3835945ff90SPatrice Chotard 			  stm32_qspi_get_mode(op->cmd.buswidth));
384c530cd1dSLudovic Barre 
385c530cd1dSLudovic Barre 	if (op->addr.nbytes) {
386c530cd1dSLudovic Barre 		ccr |= FIELD_PREP(CCR_ADMODE_MASK,
3875945ff90SPatrice Chotard 				  stm32_qspi_get_mode(op->addr.buswidth));
388c530cd1dSLudovic Barre 		ccr |= FIELD_PREP(CCR_ADSIZE_MASK, op->addr.nbytes - 1);
389c530cd1dSLudovic Barre 	}
390c530cd1dSLudovic Barre 
39109134c53SYoshitaka Ikeda 	if (op->dummy.nbytes)
392c530cd1dSLudovic Barre 		ccr |= FIELD_PREP(CCR_DCYC_MASK,
393c530cd1dSLudovic Barre 				  op->dummy.nbytes * 8 / op->dummy.buswidth);
394c530cd1dSLudovic Barre 
395c530cd1dSLudovic Barre 	if (op->data.nbytes) {
396c530cd1dSLudovic Barre 		ccr |= FIELD_PREP(CCR_DMODE_MASK,
3975945ff90SPatrice Chotard 				  stm32_qspi_get_mode(op->data.buswidth));
398c530cd1dSLudovic Barre 	}
399c530cd1dSLudovic Barre 
400c530cd1dSLudovic Barre 	writel_relaxed(ccr, qspi->io_base + QSPI_CCR);
401c530cd1dSLudovic Barre 
402c530cd1dSLudovic Barre 	if (op->addr.nbytes && qspi->fmode != CCR_FMODE_MM)
403c530cd1dSLudovic Barre 		writel_relaxed(op->addr.val, qspi->io_base + QSPI_AR);
404c530cd1dSLudovic Barre 
40586d1c6bbSPatrice Chotard 	if (qspi->fmode == CCR_FMODE_APM)
4066ce7061aSPatrice Chotard 		err_poll_status = stm32_qspi_wait_poll_status(qspi);
40786d1c6bbSPatrice Chotard 
408c530cd1dSLudovic Barre 	err = stm32_qspi_tx(qspi, op);
409c530cd1dSLudovic Barre 
410c530cd1dSLudovic Barre 	/*
411c530cd1dSLudovic Barre 	 * Abort in:
412c530cd1dSLudovic Barre 	 * -error case
413c530cd1dSLudovic Barre 	 * -read memory map: prefetching must be stopped if we read the last
414c530cd1dSLudovic Barre 	 *  byte of device (device size - fifo size). like device size is not
415c530cd1dSLudovic Barre 	 *  knows, the prefetching is always stop.
416c530cd1dSLudovic Barre 	 */
41786d1c6bbSPatrice Chotard 	if (err || err_poll_status || qspi->fmode == CCR_FMODE_MM)
418c530cd1dSLudovic Barre 		goto abort;
419c530cd1dSLudovic Barre 
420c530cd1dSLudovic Barre 	/* wait end of tx in indirect mode */
42175c28a43SPatrice Chotard 	err = stm32_qspi_wait_cmd(qspi);
422c530cd1dSLudovic Barre 	if (err)
423c530cd1dSLudovic Barre 		goto abort;
424c530cd1dSLudovic Barre 
425c530cd1dSLudovic Barre 	return 0;
426c530cd1dSLudovic Barre 
427c530cd1dSLudovic Barre abort:
428c530cd1dSLudovic Barre 	cr = readl_relaxed(qspi->io_base + QSPI_CR) | CR_ABORT;
429c530cd1dSLudovic Barre 	writel_relaxed(cr, qspi->io_base + QSPI_CR);
430c530cd1dSLudovic Barre 
431c530cd1dSLudovic Barre 	/* wait clear of abort bit by hw */
432c530cd1dSLudovic Barre 	timeout = readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_CR,
433c530cd1dSLudovic Barre 						    cr, !(cr & CR_ABORT), 1,
434c530cd1dSLudovic Barre 						    STM32_ABT_TIMEOUT_US);
435c530cd1dSLudovic Barre 
43686d1c6bbSPatrice Chotard 	writel_relaxed(FCR_CTCF | FCR_CSMF, qspi->io_base + QSPI_FCR);
437c530cd1dSLudovic Barre 
43886d1c6bbSPatrice Chotard 	if (err || err_poll_status || timeout)
43986d1c6bbSPatrice Chotard 		dev_err(qspi->dev, "%s err:%d err_poll_status:%d abort timeout:%d\n",
44086d1c6bbSPatrice Chotard 			__func__, err, err_poll_status, timeout);
441c530cd1dSLudovic Barre 
442c530cd1dSLudovic Barre 	return err;
443c530cd1dSLudovic Barre }
444c530cd1dSLudovic Barre 
stm32_qspi_poll_status(struct spi_mem * mem,const struct spi_mem_op * op,u16 mask,u16 match,unsigned long initial_delay_us,unsigned long polling_rate_us,unsigned long timeout_ms)44586d1c6bbSPatrice Chotard static int stm32_qspi_poll_status(struct spi_mem *mem, const struct spi_mem_op *op,
44686d1c6bbSPatrice Chotard 				  u16 mask, u16 match,
44786d1c6bbSPatrice Chotard 				  unsigned long initial_delay_us,
44886d1c6bbSPatrice Chotard 				  unsigned long polling_rate_us,
44986d1c6bbSPatrice Chotard 				  unsigned long timeout_ms)
45086d1c6bbSPatrice Chotard {
451d9ea4bcfSYang Yingliang 	struct stm32_qspi *qspi = spi_controller_get_devdata(mem->spi->controller);
45286d1c6bbSPatrice Chotard 	int ret;
45386d1c6bbSPatrice Chotard 
45486d1c6bbSPatrice Chotard 	if (!spi_mem_supports_op(mem, op))
45586d1c6bbSPatrice Chotard 		return -EOPNOTSUPP;
45686d1c6bbSPatrice Chotard 
457c6cf1fafSMinghao Chi 	ret = pm_runtime_resume_and_get(qspi->dev);
458c6cf1fafSMinghao Chi 	if (ret < 0)
45986d1c6bbSPatrice Chotard 		return ret;
46086d1c6bbSPatrice Chotard 
46186d1c6bbSPatrice Chotard 	mutex_lock(&qspi->lock);
46286d1c6bbSPatrice Chotard 
46386d1c6bbSPatrice Chotard 	writel_relaxed(mask, qspi->io_base + QSPI_PSMKR);
46486d1c6bbSPatrice Chotard 	writel_relaxed(match, qspi->io_base + QSPI_PSMAR);
46586d1c6bbSPatrice Chotard 	qspi->fmode = CCR_FMODE_APM;
46686d1c6bbSPatrice Chotard 	qspi->status_timeout = timeout_ms;
46786d1c6bbSPatrice Chotard 
468a557fca6SPatrice Chotard 	ret = stm32_qspi_send(mem->spi, op);
46986d1c6bbSPatrice Chotard 	mutex_unlock(&qspi->lock);
47086d1c6bbSPatrice Chotard 
47186d1c6bbSPatrice Chotard 	pm_runtime_mark_last_busy(qspi->dev);
47286d1c6bbSPatrice Chotard 	pm_runtime_put_autosuspend(qspi->dev);
47386d1c6bbSPatrice Chotard 
47486d1c6bbSPatrice Chotard 	return ret;
47586d1c6bbSPatrice Chotard }
47686d1c6bbSPatrice Chotard 
stm32_qspi_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)477c530cd1dSLudovic Barre static int stm32_qspi_exec_op(struct spi_mem *mem, const struct spi_mem_op *op)
478c530cd1dSLudovic Barre {
479d9ea4bcfSYang Yingliang 	struct stm32_qspi *qspi = spi_controller_get_devdata(mem->spi->controller);
480c530cd1dSLudovic Barre 	int ret;
481c530cd1dSLudovic Barre 
482c6cf1fafSMinghao Chi 	ret = pm_runtime_resume_and_get(qspi->dev);
483c6cf1fafSMinghao Chi 	if (ret < 0)
4849d282c17SPatrice Chotard 		return ret;
4859d282c17SPatrice Chotard 
486c530cd1dSLudovic Barre 	mutex_lock(&qspi->lock);
48718674deeSPatrice Chotard 	if (op->data.dir == SPI_MEM_DATA_IN && op->data.nbytes)
48818674deeSPatrice Chotard 		qspi->fmode = CCR_FMODE_INDR;
48918674deeSPatrice Chotard 	else
49018674deeSPatrice Chotard 		qspi->fmode = CCR_FMODE_INDW;
49118674deeSPatrice Chotard 
492a557fca6SPatrice Chotard 	ret = stm32_qspi_send(mem->spi, op);
493c530cd1dSLudovic Barre 	mutex_unlock(&qspi->lock);
494c530cd1dSLudovic Barre 
4959d282c17SPatrice Chotard 	pm_runtime_mark_last_busy(qspi->dev);
4969d282c17SPatrice Chotard 	pm_runtime_put_autosuspend(qspi->dev);
4979d282c17SPatrice Chotard 
498c530cd1dSLudovic Barre 	return ret;
499c530cd1dSLudovic Barre }
500c530cd1dSLudovic Barre 
stm32_qspi_dirmap_create(struct spi_mem_dirmap_desc * desc)50118674deeSPatrice Chotard static int stm32_qspi_dirmap_create(struct spi_mem_dirmap_desc *desc)
50218674deeSPatrice Chotard {
503d9ea4bcfSYang Yingliang 	struct stm32_qspi *qspi = spi_controller_get_devdata(desc->mem->spi->controller);
50418674deeSPatrice Chotard 
50518674deeSPatrice Chotard 	if (desc->info.op_tmpl.data.dir == SPI_MEM_DATA_OUT)
50618674deeSPatrice Chotard 		return -EOPNOTSUPP;
50718674deeSPatrice Chotard 
50818674deeSPatrice Chotard 	/* should never happen, as mm_base == null is an error probe exit condition */
50918674deeSPatrice Chotard 	if (!qspi->mm_base && desc->info.op_tmpl.data.dir == SPI_MEM_DATA_IN)
51018674deeSPatrice Chotard 		return -EOPNOTSUPP;
51118674deeSPatrice Chotard 
51218674deeSPatrice Chotard 	if (!qspi->mm_size)
51318674deeSPatrice Chotard 		return -EOPNOTSUPP;
51418674deeSPatrice Chotard 
51518674deeSPatrice Chotard 	return 0;
51618674deeSPatrice Chotard }
51718674deeSPatrice Chotard 
stm32_qspi_dirmap_read(struct spi_mem_dirmap_desc * desc,u64 offs,size_t len,void * buf)51818674deeSPatrice Chotard static ssize_t stm32_qspi_dirmap_read(struct spi_mem_dirmap_desc *desc,
51918674deeSPatrice Chotard 				      u64 offs, size_t len, void *buf)
52018674deeSPatrice Chotard {
521d9ea4bcfSYang Yingliang 	struct stm32_qspi *qspi = spi_controller_get_devdata(desc->mem->spi->controller);
52218674deeSPatrice Chotard 	struct spi_mem_op op;
52318674deeSPatrice Chotard 	u32 addr_max;
52418674deeSPatrice Chotard 	int ret;
52518674deeSPatrice Chotard 
526c6cf1fafSMinghao Chi 	ret = pm_runtime_resume_and_get(qspi->dev);
527c6cf1fafSMinghao Chi 	if (ret < 0)
52818674deeSPatrice Chotard 		return ret;
52918674deeSPatrice Chotard 
53018674deeSPatrice Chotard 	mutex_lock(&qspi->lock);
53118674deeSPatrice Chotard 	/* make a local copy of desc op_tmpl and complete dirmap rdesc
53218674deeSPatrice Chotard 	 * spi_mem_op template with offs, len and *buf in  order to get
53318674deeSPatrice Chotard 	 * all needed transfer information into struct spi_mem_op
53418674deeSPatrice Chotard 	 */
53518674deeSPatrice Chotard 	memcpy(&op, &desc->info.op_tmpl, sizeof(struct spi_mem_op));
53614ef64ebSArnd Bergmann 	dev_dbg(qspi->dev, "%s len = 0x%zx offs = 0x%llx buf = 0x%p\n", __func__, len, offs, buf);
53718674deeSPatrice Chotard 
53818674deeSPatrice Chotard 	op.data.nbytes = len;
53918674deeSPatrice Chotard 	op.addr.val = desc->info.offset + offs;
54018674deeSPatrice Chotard 	op.data.buf.in = buf;
54118674deeSPatrice Chotard 
54218674deeSPatrice Chotard 	addr_max = op.addr.val + op.data.nbytes + 1;
54318674deeSPatrice Chotard 	if (addr_max < qspi->mm_size && op.addr.buswidth)
54418674deeSPatrice Chotard 		qspi->fmode = CCR_FMODE_MM;
54518674deeSPatrice Chotard 	else
54618674deeSPatrice Chotard 		qspi->fmode = CCR_FMODE_INDR;
54718674deeSPatrice Chotard 
548a557fca6SPatrice Chotard 	ret = stm32_qspi_send(desc->mem->spi, &op);
54918674deeSPatrice Chotard 	mutex_unlock(&qspi->lock);
55018674deeSPatrice Chotard 
55118674deeSPatrice Chotard 	pm_runtime_mark_last_busy(qspi->dev);
55218674deeSPatrice Chotard 	pm_runtime_put_autosuspend(qspi->dev);
55318674deeSPatrice Chotard 
55418674deeSPatrice Chotard 	return ret ?: len;
55518674deeSPatrice Chotard }
55618674deeSPatrice Chotard 
stm32_qspi_transfer_one_message(struct spi_controller * ctrl,struct spi_message * msg)557a557fca6SPatrice Chotard static int stm32_qspi_transfer_one_message(struct spi_controller *ctrl,
558a557fca6SPatrice Chotard 					   struct spi_message *msg)
559a557fca6SPatrice Chotard {
560a557fca6SPatrice Chotard 	struct stm32_qspi *qspi = spi_controller_get_devdata(ctrl);
561a557fca6SPatrice Chotard 	struct spi_transfer *transfer;
562a557fca6SPatrice Chotard 	struct spi_device *spi = msg->spi;
563a557fca6SPatrice Chotard 	struct spi_mem_op op;
56456ec4562SPatrice Chotard 	int ret = 0;
565a557fca6SPatrice Chotard 
5669e264f3fSAmit Kumar Mahapatra via Alsa-devel 	if (!spi_get_csgpiod(spi, 0))
567a557fca6SPatrice Chotard 		return -EOPNOTSUPP;
568a557fca6SPatrice Chotard 
56947c32b2bSPatrice Chotard 	ret = pm_runtime_resume_and_get(qspi->dev);
57047c32b2bSPatrice Chotard 	if (ret < 0)
57147c32b2bSPatrice Chotard 		return ret;
57247c32b2bSPatrice Chotard 
573a557fca6SPatrice Chotard 	mutex_lock(&qspi->lock);
574a557fca6SPatrice Chotard 
5759e264f3fSAmit Kumar Mahapatra via Alsa-devel 	gpiod_set_value_cansleep(spi_get_csgpiod(spi, 0), true);
576a557fca6SPatrice Chotard 
577a557fca6SPatrice Chotard 	list_for_each_entry(transfer, &msg->transfers, transfer_list) {
578a557fca6SPatrice Chotard 		u8 dummy_bytes = 0;
579a557fca6SPatrice Chotard 
580a557fca6SPatrice Chotard 		memset(&op, 0, sizeof(op));
581a557fca6SPatrice Chotard 
582a557fca6SPatrice Chotard 		dev_dbg(qspi->dev, "tx_buf:%p tx_nbits:%d rx_buf:%p rx_nbits:%d len:%d dummy_data:%d\n",
583a557fca6SPatrice Chotard 			transfer->tx_buf, transfer->tx_nbits,
584a557fca6SPatrice Chotard 			transfer->rx_buf, transfer->rx_nbits,
585a557fca6SPatrice Chotard 			transfer->len, transfer->dummy_data);
586a557fca6SPatrice Chotard 
587a557fca6SPatrice Chotard 		/*
588a557fca6SPatrice Chotard 		 * QSPI hardware supports dummy bytes transfer.
589a557fca6SPatrice Chotard 		 * If current transfer is dummy byte, merge it with the next
590a557fca6SPatrice Chotard 		 * transfer in order to take into account QSPI block constraint
591a557fca6SPatrice Chotard 		 */
592a557fca6SPatrice Chotard 		if (transfer->dummy_data) {
593a557fca6SPatrice Chotard 			op.dummy.buswidth = transfer->tx_nbits;
594a557fca6SPatrice Chotard 			op.dummy.nbytes = transfer->len;
595a557fca6SPatrice Chotard 			dummy_bytes = transfer->len;
596a557fca6SPatrice Chotard 
597a557fca6SPatrice Chotard 			/* if happens, means that message is not correctly built */
59856ec4562SPatrice Chotard 			if (list_is_last(&transfer->transfer_list, &msg->transfers)) {
59956ec4562SPatrice Chotard 				ret = -EINVAL;
600a557fca6SPatrice Chotard 				goto end_of_transfer;
60156ec4562SPatrice Chotard 			}
602a557fca6SPatrice Chotard 
603a557fca6SPatrice Chotard 			transfer = list_next_entry(transfer, transfer_list);
604a557fca6SPatrice Chotard 		}
605a557fca6SPatrice Chotard 
606a557fca6SPatrice Chotard 		op.data.nbytes = transfer->len;
607a557fca6SPatrice Chotard 
608a557fca6SPatrice Chotard 		if (transfer->rx_buf) {
609a557fca6SPatrice Chotard 			qspi->fmode = CCR_FMODE_INDR;
610a557fca6SPatrice Chotard 			op.data.buswidth = transfer->rx_nbits;
611a557fca6SPatrice Chotard 			op.data.dir = SPI_MEM_DATA_IN;
612a557fca6SPatrice Chotard 			op.data.buf.in = transfer->rx_buf;
613a557fca6SPatrice Chotard 		} else {
614a557fca6SPatrice Chotard 			qspi->fmode = CCR_FMODE_INDW;
615a557fca6SPatrice Chotard 			op.data.buswidth = transfer->tx_nbits;
616a557fca6SPatrice Chotard 			op.data.dir = SPI_MEM_DATA_OUT;
617a557fca6SPatrice Chotard 			op.data.buf.out = transfer->tx_buf;
618a557fca6SPatrice Chotard 		}
619a557fca6SPatrice Chotard 
620a557fca6SPatrice Chotard 		ret = stm32_qspi_send(spi, &op);
621a557fca6SPatrice Chotard 		if (ret)
622a557fca6SPatrice Chotard 			goto end_of_transfer;
623a557fca6SPatrice Chotard 
624a557fca6SPatrice Chotard 		msg->actual_length += transfer->len + dummy_bytes;
625a557fca6SPatrice Chotard 	}
626a557fca6SPatrice Chotard 
627a557fca6SPatrice Chotard end_of_transfer:
6289e264f3fSAmit Kumar Mahapatra via Alsa-devel 	gpiod_set_value_cansleep(spi_get_csgpiod(spi, 0), false);
629a557fca6SPatrice Chotard 
630a557fca6SPatrice Chotard 	mutex_unlock(&qspi->lock);
631a557fca6SPatrice Chotard 
632a557fca6SPatrice Chotard 	msg->status = ret;
633a557fca6SPatrice Chotard 	spi_finalize_current_message(ctrl);
634a557fca6SPatrice Chotard 
63547c32b2bSPatrice Chotard 	pm_runtime_mark_last_busy(qspi->dev);
63647c32b2bSPatrice Chotard 	pm_runtime_put_autosuspend(qspi->dev);
63747c32b2bSPatrice Chotard 
638a557fca6SPatrice Chotard 	return ret;
639a557fca6SPatrice Chotard }
640a557fca6SPatrice Chotard 
stm32_qspi_setup(struct spi_device * spi)641c530cd1dSLudovic Barre static int stm32_qspi_setup(struct spi_device *spi)
642c530cd1dSLudovic Barre {
643d9ea4bcfSYang Yingliang 	struct spi_controller *ctrl = spi->controller;
644c530cd1dSLudovic Barre 	struct stm32_qspi *qspi = spi_controller_get_devdata(ctrl);
645c530cd1dSLudovic Barre 	struct stm32_qspi_flash *flash;
646a557fca6SPatrice Chotard 	u32 presc, mode;
6479d282c17SPatrice Chotard 	int ret;
648c530cd1dSLudovic Barre 
649c530cd1dSLudovic Barre 	if (ctrl->busy)
650c530cd1dSLudovic Barre 		return -EBUSY;
651c530cd1dSLudovic Barre 
652c530cd1dSLudovic Barre 	if (!spi->max_speed_hz)
653c530cd1dSLudovic Barre 		return -EINVAL;
654c530cd1dSLudovic Barre 
655a557fca6SPatrice Chotard 	mode = spi->mode & (SPI_TX_OCTAL | SPI_RX_OCTAL);
656a557fca6SPatrice Chotard 	if ((mode == SPI_TX_OCTAL || mode == SPI_RX_OCTAL) ||
657a557fca6SPatrice Chotard 	    ((mode == (SPI_TX_OCTAL | SPI_RX_OCTAL)) &&
658eea0e7d2SAndy Shevchenko 	    gpiod_count(qspi->dev, "cs") == -ENOENT)) {
659a557fca6SPatrice Chotard 		dev_err(qspi->dev, "spi-rx-bus-width\\/spi-tx-bus-width\\/cs-gpios\n");
660a557fca6SPatrice Chotard 		dev_err(qspi->dev, "configuration not supported\n");
661a557fca6SPatrice Chotard 
662a557fca6SPatrice Chotard 		return -EINVAL;
663a557fca6SPatrice Chotard 	}
664a557fca6SPatrice Chotard 
665c6cf1fafSMinghao Chi 	ret = pm_runtime_resume_and_get(qspi->dev);
666c6cf1fafSMinghao Chi 	if (ret < 0)
6679d282c17SPatrice Chotard 		return ret;
6689d282c17SPatrice Chotard 
669c530cd1dSLudovic Barre 	presc = DIV_ROUND_UP(qspi->clk_rate, spi->max_speed_hz) - 1;
670c530cd1dSLudovic Barre 
6719e264f3fSAmit Kumar Mahapatra via Alsa-devel 	flash = &qspi->flash[spi_get_chipselect(spi, 0)];
6729e264f3fSAmit Kumar Mahapatra via Alsa-devel 	flash->cs = spi_get_chipselect(spi, 0);
673c530cd1dSLudovic Barre 	flash->presc = presc;
674c530cd1dSLudovic Barre 
675c530cd1dSLudovic Barre 	mutex_lock(&qspi->lock);
67686d1c6bbSPatrice Chotard 	qspi->cr_reg = CR_APMS | 3 << CR_FTHRES_SHIFT | CR_SSHIFT | CR_EN;
677a557fca6SPatrice Chotard 
678a557fca6SPatrice Chotard 	/*
679a557fca6SPatrice Chotard 	 * Dual flash mode is only enable in case SPI_TX_OCTAL and SPI_TX_OCTAL
680a557fca6SPatrice Chotard 	 * are both set in spi->mode and "cs-gpios" properties is found in DT
681a557fca6SPatrice Chotard 	 */
682c9448aa4SAndy Shevchenko 	if (mode == (SPI_TX_OCTAL | SPI_RX_OCTAL)) {
683a557fca6SPatrice Chotard 		qspi->cr_reg |= CR_DFM;
684a557fca6SPatrice Chotard 		dev_dbg(qspi->dev, "Dual flash mode enable");
685a557fca6SPatrice Chotard 	}
686a557fca6SPatrice Chotard 
6872e541b64SLudovic Barre 	writel_relaxed(qspi->cr_reg, qspi->io_base + QSPI_CR);
688c530cd1dSLudovic Barre 
689c530cd1dSLudovic Barre 	/* set dcr fsize to max address */
6902e541b64SLudovic Barre 	qspi->dcr_reg = DCR_FSIZE_MASK;
6912e541b64SLudovic Barre 	writel_relaxed(qspi->dcr_reg, qspi->io_base + QSPI_DCR);
692c530cd1dSLudovic Barre 	mutex_unlock(&qspi->lock);
693c530cd1dSLudovic Barre 
6949d282c17SPatrice Chotard 	pm_runtime_mark_last_busy(qspi->dev);
6959d282c17SPatrice Chotard 	pm_runtime_put_autosuspend(qspi->dev);
6969d282c17SPatrice Chotard 
697c530cd1dSLudovic Barre 	return 0;
698c530cd1dSLudovic Barre }
699c530cd1dSLudovic Barre 
stm32_qspi_dma_setup(struct stm32_qspi * qspi)700658606ffSPeter Ujfalusi static int stm32_qspi_dma_setup(struct stm32_qspi *qspi)
701245308c6SLudovic Barre {
702245308c6SLudovic Barre 	struct dma_slave_config dma_cfg;
703245308c6SLudovic Barre 	struct device *dev = qspi->dev;
704658606ffSPeter Ujfalusi 	int ret = 0;
705245308c6SLudovic Barre 
706245308c6SLudovic Barre 	memset(&dma_cfg, 0, sizeof(dma_cfg));
707245308c6SLudovic Barre 
708245308c6SLudovic Barre 	dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
709245308c6SLudovic Barre 	dma_cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
710245308c6SLudovic Barre 	dma_cfg.src_addr = qspi->phys_base + QSPI_DR;
711245308c6SLudovic Barre 	dma_cfg.dst_addr = qspi->phys_base + QSPI_DR;
712245308c6SLudovic Barre 	dma_cfg.src_maxburst = 4;
713245308c6SLudovic Barre 	dma_cfg.dst_maxburst = 4;
714245308c6SLudovic Barre 
715658606ffSPeter Ujfalusi 	qspi->dma_chrx = dma_request_chan(dev, "rx");
716658606ffSPeter Ujfalusi 	if (IS_ERR(qspi->dma_chrx)) {
717658606ffSPeter Ujfalusi 		ret = PTR_ERR(qspi->dma_chrx);
718658606ffSPeter Ujfalusi 		qspi->dma_chrx = NULL;
719658606ffSPeter Ujfalusi 		if (ret == -EPROBE_DEFER)
720658606ffSPeter Ujfalusi 			goto out;
721658606ffSPeter Ujfalusi 	} else {
722245308c6SLudovic Barre 		if (dmaengine_slave_config(qspi->dma_chrx, &dma_cfg)) {
723245308c6SLudovic Barre 			dev_err(dev, "dma rx config failed\n");
724245308c6SLudovic Barre 			dma_release_channel(qspi->dma_chrx);
725245308c6SLudovic Barre 			qspi->dma_chrx = NULL;
726245308c6SLudovic Barre 		}
727245308c6SLudovic Barre 	}
728245308c6SLudovic Barre 
729658606ffSPeter Ujfalusi 	qspi->dma_chtx = dma_request_chan(dev, "tx");
730658606ffSPeter Ujfalusi 	if (IS_ERR(qspi->dma_chtx)) {
731658606ffSPeter Ujfalusi 		ret = PTR_ERR(qspi->dma_chtx);
732658606ffSPeter Ujfalusi 		qspi->dma_chtx = NULL;
733658606ffSPeter Ujfalusi 	} else {
734245308c6SLudovic Barre 		if (dmaengine_slave_config(qspi->dma_chtx, &dma_cfg)) {
735245308c6SLudovic Barre 			dev_err(dev, "dma tx config failed\n");
736245308c6SLudovic Barre 			dma_release_channel(qspi->dma_chtx);
737245308c6SLudovic Barre 			qspi->dma_chtx = NULL;
738245308c6SLudovic Barre 		}
739245308c6SLudovic Barre 	}
740245308c6SLudovic Barre 
741658606ffSPeter Ujfalusi out:
742245308c6SLudovic Barre 	init_completion(&qspi->dma_completion);
743658606ffSPeter Ujfalusi 
744658606ffSPeter Ujfalusi 	if (ret != -EPROBE_DEFER)
745658606ffSPeter Ujfalusi 		ret = 0;
746658606ffSPeter Ujfalusi 
747658606ffSPeter Ujfalusi 	return ret;
748245308c6SLudovic Barre }
749245308c6SLudovic Barre 
stm32_qspi_dma_free(struct stm32_qspi * qspi)750245308c6SLudovic Barre static void stm32_qspi_dma_free(struct stm32_qspi *qspi)
751245308c6SLudovic Barre {
752245308c6SLudovic Barre 	if (qspi->dma_chtx)
753245308c6SLudovic Barre 		dma_release_channel(qspi->dma_chtx);
754245308c6SLudovic Barre 	if (qspi->dma_chrx)
755245308c6SLudovic Barre 		dma_release_channel(qspi->dma_chrx);
756245308c6SLudovic Barre }
757245308c6SLudovic Barre 
758c530cd1dSLudovic Barre /*
759c530cd1dSLudovic Barre  * no special host constraint, so use default spi_mem_default_supports_op
760c530cd1dSLudovic Barre  * to check supported mode.
761c530cd1dSLudovic Barre  */
762c530cd1dSLudovic Barre static const struct spi_controller_mem_ops stm32_qspi_mem_ops = {
763c530cd1dSLudovic Barre 	.exec_op	= stm32_qspi_exec_op,
76418674deeSPatrice Chotard 	.dirmap_create	= stm32_qspi_dirmap_create,
76518674deeSPatrice Chotard 	.dirmap_read	= stm32_qspi_dirmap_read,
76686d1c6bbSPatrice Chotard 	.poll_status	= stm32_qspi_poll_status,
767c530cd1dSLudovic Barre };
768c530cd1dSLudovic Barre 
stm32_qspi_probe(struct platform_device * pdev)769c530cd1dSLudovic Barre static int stm32_qspi_probe(struct platform_device *pdev)
770c530cd1dSLudovic Barre {
771c530cd1dSLudovic Barre 	struct device *dev = &pdev->dev;
772c530cd1dSLudovic Barre 	struct spi_controller *ctrl;
773c530cd1dSLudovic Barre 	struct reset_control *rstc;
774c530cd1dSLudovic Barre 	struct stm32_qspi *qspi;
775c530cd1dSLudovic Barre 	struct resource *res;
776c530cd1dSLudovic Barre 	int ret, irq;
777c530cd1dSLudovic Barre 
778d9ea4bcfSYang Yingliang 	ctrl = devm_spi_alloc_host(dev, sizeof(*qspi));
779c530cd1dSLudovic Barre 	if (!ctrl)
780c530cd1dSLudovic Barre 		return -ENOMEM;
781c530cd1dSLudovic Barre 
782c530cd1dSLudovic Barre 	qspi = spi_controller_get_devdata(ctrl);
783a88eceb1SLudovic Barre 	qspi->ctrl = ctrl;
784c530cd1dSLudovic Barre 
785c530cd1dSLudovic Barre 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi");
786c530cd1dSLudovic Barre 	qspi->io_base = devm_ioremap_resource(dev, res);
787e4d63473SPatrice Chotard 	if (IS_ERR(qspi->io_base))
788e4d63473SPatrice Chotard 		return PTR_ERR(qspi->io_base);
789c530cd1dSLudovic Barre 
790245308c6SLudovic Barre 	qspi->phys_base = res->start;
791245308c6SLudovic Barre 
792c530cd1dSLudovic Barre 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_mm");
793c530cd1dSLudovic Barre 	qspi->mm_base = devm_ioremap_resource(dev, res);
794e4d63473SPatrice Chotard 	if (IS_ERR(qspi->mm_base))
795e4d63473SPatrice Chotard 		return PTR_ERR(qspi->mm_base);
796c530cd1dSLudovic Barre 
797c530cd1dSLudovic Barre 	qspi->mm_size = resource_size(res);
798e4d63473SPatrice Chotard 	if (qspi->mm_size > STM32_QSPI_MAX_MMAP_SZ)
799e4d63473SPatrice Chotard 		return -EINVAL;
800c530cd1dSLudovic Barre 
801c530cd1dSLudovic Barre 	irq = platform_get_irq(pdev, 0);
802e4d63473SPatrice Chotard 	if (irq < 0)
803e4d63473SPatrice Chotard 		return irq;
8044b562de4SFabien Dessenne 
805c530cd1dSLudovic Barre 	ret = devm_request_irq(dev, irq, stm32_qspi_irq, 0,
806c530cd1dSLudovic Barre 			       dev_name(dev), qspi);
807c530cd1dSLudovic Barre 	if (ret) {
808c530cd1dSLudovic Barre 		dev_err(dev, "failed to request irq\n");
809e4d63473SPatrice Chotard 		return ret;
810c530cd1dSLudovic Barre 	}
811c530cd1dSLudovic Barre 
812c530cd1dSLudovic Barre 	init_completion(&qspi->data_completion);
81386d1c6bbSPatrice Chotard 	init_completion(&qspi->match_completion);
814c530cd1dSLudovic Barre 
815c530cd1dSLudovic Barre 	qspi->clk = devm_clk_get(dev, NULL);
816e4d63473SPatrice Chotard 	if (IS_ERR(qspi->clk))
817e4d63473SPatrice Chotard 		return PTR_ERR(qspi->clk);
818c530cd1dSLudovic Barre 
819c530cd1dSLudovic Barre 	qspi->clk_rate = clk_get_rate(qspi->clk);
820e4d63473SPatrice Chotard 	if (!qspi->clk_rate)
821e4d63473SPatrice Chotard 		return -EINVAL;
822c530cd1dSLudovic Barre 
823c530cd1dSLudovic Barre 	ret = clk_prepare_enable(qspi->clk);
824c530cd1dSLudovic Barre 	if (ret) {
825c530cd1dSLudovic Barre 		dev_err(dev, "can not enable the clock\n");
826e4d63473SPatrice Chotard 		return ret;
827c530cd1dSLudovic Barre 	}
828c530cd1dSLudovic Barre 
829c530cd1dSLudovic Barre 	rstc = devm_reset_control_get_exclusive(dev, NULL);
8308196f7bcSEtienne Carriere 	if (IS_ERR(rstc)) {
8318196f7bcSEtienne Carriere 		ret = PTR_ERR(rstc);
8328196f7bcSEtienne Carriere 		if (ret == -EPROBE_DEFER)
83335700e22SPatrice Chotard 			goto err_clk_disable;
8348196f7bcSEtienne Carriere 	} else {
835c530cd1dSLudovic Barre 		reset_control_assert(rstc);
836c530cd1dSLudovic Barre 		udelay(2);
837c530cd1dSLudovic Barre 		reset_control_deassert(rstc);
838c530cd1dSLudovic Barre 	}
839c530cd1dSLudovic Barre 
840c530cd1dSLudovic Barre 	qspi->dev = dev;
841c530cd1dSLudovic Barre 	platform_set_drvdata(pdev, qspi);
842658606ffSPeter Ujfalusi 	ret = stm32_qspi_dma_setup(qspi);
843658606ffSPeter Ujfalusi 	if (ret)
84435700e22SPatrice Chotard 		goto err_dma_free;
845658606ffSPeter Ujfalusi 
846c530cd1dSLudovic Barre 	mutex_init(&qspi->lock);
847c530cd1dSLudovic Barre 
848a557fca6SPatrice Chotard 	ctrl->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD | SPI_TX_OCTAL
849a557fca6SPatrice Chotard 		| SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_OCTAL;
850c530cd1dSLudovic Barre 	ctrl->setup = stm32_qspi_setup;
851c530cd1dSLudovic Barre 	ctrl->bus_num = -1;
852c530cd1dSLudovic Barre 	ctrl->mem_ops = &stm32_qspi_mem_ops;
853a557fca6SPatrice Chotard 	ctrl->use_gpio_descriptors = true;
854a557fca6SPatrice Chotard 	ctrl->transfer_one_message = stm32_qspi_transfer_one_message;
855c530cd1dSLudovic Barre 	ctrl->num_chipselect = STM32_QSPI_MAX_NORCHIP;
856c530cd1dSLudovic Barre 	ctrl->dev.of_node = dev->of_node;
857c530cd1dSLudovic Barre 
8589d282c17SPatrice Chotard 	pm_runtime_set_autosuspend_delay(dev, STM32_AUTOSUSPEND_DELAY);
8599d282c17SPatrice Chotard 	pm_runtime_use_autosuspend(dev);
8609d282c17SPatrice Chotard 	pm_runtime_set_active(dev);
8619d282c17SPatrice Chotard 	pm_runtime_enable(dev);
8629d282c17SPatrice Chotard 	pm_runtime_get_noresume(dev);
8639d282c17SPatrice Chotard 
864d9ea4bcfSYang Yingliang 	ret = spi_register_controller(ctrl);
8659d282c17SPatrice Chotard 	if (ret)
86635700e22SPatrice Chotard 		goto err_pm_runtime_free;
8679d282c17SPatrice Chotard 
8689d282c17SPatrice Chotard 	pm_runtime_mark_last_busy(dev);
8699d282c17SPatrice Chotard 	pm_runtime_put_autosuspend(dev);
8709d282c17SPatrice Chotard 
871c530cd1dSLudovic Barre 	return 0;
872c530cd1dSLudovic Barre 
87335700e22SPatrice Chotard err_pm_runtime_free:
87435700e22SPatrice Chotard 	pm_runtime_get_sync(qspi->dev);
87535700e22SPatrice Chotard 	/* disable qspi */
87635700e22SPatrice Chotard 	writel_relaxed(0, qspi->io_base + QSPI_CR);
87735700e22SPatrice Chotard 	mutex_destroy(&qspi->lock);
87835700e22SPatrice Chotard 	pm_runtime_put_noidle(qspi->dev);
87935700e22SPatrice Chotard 	pm_runtime_disable(qspi->dev);
88035700e22SPatrice Chotard 	pm_runtime_set_suspended(qspi->dev);
88135700e22SPatrice Chotard 	pm_runtime_dont_use_autosuspend(qspi->dev);
88235700e22SPatrice Chotard err_dma_free:
88335700e22SPatrice Chotard 	stm32_qspi_dma_free(qspi);
88435700e22SPatrice Chotard err_clk_disable:
88535700e22SPatrice Chotard 	clk_disable_unprepare(qspi->clk);
8863c0af1ddSPatrice Chotard 
887c530cd1dSLudovic Barre 	return ret;
888c530cd1dSLudovic Barre }
889c530cd1dSLudovic Barre 
stm32_qspi_remove(struct platform_device * pdev)890a19ca20aSUwe Kleine-König static void stm32_qspi_remove(struct platform_device *pdev)
891c530cd1dSLudovic Barre {
892c530cd1dSLudovic Barre 	struct stm32_qspi *qspi = platform_get_drvdata(pdev);
893c530cd1dSLudovic Barre 
89435700e22SPatrice Chotard 	pm_runtime_get_sync(qspi->dev);
895d9ea4bcfSYang Yingliang 	spi_unregister_controller(qspi->ctrl);
89635700e22SPatrice Chotard 	/* disable qspi */
89735700e22SPatrice Chotard 	writel_relaxed(0, qspi->io_base + QSPI_CR);
89835700e22SPatrice Chotard 	stm32_qspi_dma_free(qspi);
89935700e22SPatrice Chotard 	mutex_destroy(&qspi->lock);
90035700e22SPatrice Chotard 	pm_runtime_put_noidle(qspi->dev);
90135700e22SPatrice Chotard 	pm_runtime_disable(qspi->dev);
90235700e22SPatrice Chotard 	pm_runtime_set_suspended(qspi->dev);
90335700e22SPatrice Chotard 	pm_runtime_dont_use_autosuspend(qspi->dev);
90435700e22SPatrice Chotard 	clk_disable_unprepare(qspi->clk);
905c530cd1dSLudovic Barre }
906c530cd1dSLudovic Barre 
stm32_qspi_runtime_suspend(struct device * dev)9079d282c17SPatrice Chotard static int __maybe_unused stm32_qspi_runtime_suspend(struct device *dev)
9082e541b64SLudovic Barre {
9092e541b64SLudovic Barre 	struct stm32_qspi *qspi = dev_get_drvdata(dev);
9102e541b64SLudovic Barre 
9112e541b64SLudovic Barre 	clk_disable_unprepare(qspi->clk);
9129d282c17SPatrice Chotard 
9139d282c17SPatrice Chotard 	return 0;
9149d282c17SPatrice Chotard }
9159d282c17SPatrice Chotard 
stm32_qspi_runtime_resume(struct device * dev)9169d282c17SPatrice Chotard static int __maybe_unused stm32_qspi_runtime_resume(struct device *dev)
9179d282c17SPatrice Chotard {
9189d282c17SPatrice Chotard 	struct stm32_qspi *qspi = dev_get_drvdata(dev);
9199d282c17SPatrice Chotard 
9209d282c17SPatrice Chotard 	return clk_prepare_enable(qspi->clk);
9219d282c17SPatrice Chotard }
9229d282c17SPatrice Chotard 
stm32_qspi_suspend(struct device * dev)9239d282c17SPatrice Chotard static int __maybe_unused stm32_qspi_suspend(struct device *dev)
9249d282c17SPatrice Chotard {
9252e541b64SLudovic Barre 	pinctrl_pm_select_sleep_state(dev);
9262e541b64SLudovic Barre 
927102e9d19SChristophe Kerello 	return pm_runtime_force_suspend(dev);
9282e541b64SLudovic Barre }
9292e541b64SLudovic Barre 
stm32_qspi_resume(struct device * dev)9302e541b64SLudovic Barre static int __maybe_unused stm32_qspi_resume(struct device *dev)
9312e541b64SLudovic Barre {
9322e541b64SLudovic Barre 	struct stm32_qspi *qspi = dev_get_drvdata(dev);
933102e9d19SChristophe Kerello 	int ret;
934102e9d19SChristophe Kerello 
935102e9d19SChristophe Kerello 	ret = pm_runtime_force_resume(dev);
936102e9d19SChristophe Kerello 	if (ret < 0)
937102e9d19SChristophe Kerello 		return ret;
9382e541b64SLudovic Barre 
9392e541b64SLudovic Barre 	pinctrl_pm_select_default_state(dev);
940102e9d19SChristophe Kerello 
941c6cf1fafSMinghao Chi 	ret = pm_runtime_resume_and_get(dev);
942c6cf1fafSMinghao Chi 	if (ret < 0)
943102e9d19SChristophe Kerello 		return ret;
9442e541b64SLudovic Barre 
9452e541b64SLudovic Barre 	writel_relaxed(qspi->cr_reg, qspi->io_base + QSPI_CR);
9462e541b64SLudovic Barre 	writel_relaxed(qspi->dcr_reg, qspi->io_base + QSPI_DCR);
9472e541b64SLudovic Barre 
948102e9d19SChristophe Kerello 	pm_runtime_mark_last_busy(dev);
949102e9d19SChristophe Kerello 	pm_runtime_put_autosuspend(dev);
9509d282c17SPatrice Chotard 
9512e541b64SLudovic Barre 	return 0;
9522e541b64SLudovic Barre }
9532e541b64SLudovic Barre 
9549d282c17SPatrice Chotard static const struct dev_pm_ops stm32_qspi_pm_ops = {
9559d282c17SPatrice Chotard 	SET_RUNTIME_PM_OPS(stm32_qspi_runtime_suspend,
9569d282c17SPatrice Chotard 			   stm32_qspi_runtime_resume, NULL)
9579d282c17SPatrice Chotard 	SET_SYSTEM_SLEEP_PM_OPS(stm32_qspi_suspend, stm32_qspi_resume)
9589d282c17SPatrice Chotard };
9592e541b64SLudovic Barre 
960c530cd1dSLudovic Barre static const struct of_device_id stm32_qspi_match[] = {
961c530cd1dSLudovic Barre 	{.compatible = "st,stm32f469-qspi"},
962c530cd1dSLudovic Barre 	{}
963c530cd1dSLudovic Barre };
964c530cd1dSLudovic Barre MODULE_DEVICE_TABLE(of, stm32_qspi_match);
965c530cd1dSLudovic Barre 
966c530cd1dSLudovic Barre static struct platform_driver stm32_qspi_driver = {
967c530cd1dSLudovic Barre 	.probe	= stm32_qspi_probe,
968a19ca20aSUwe Kleine-König 	.remove_new = stm32_qspi_remove,
969c530cd1dSLudovic Barre 	.driver	= {
970c530cd1dSLudovic Barre 		.name = "stm32-qspi",
971c530cd1dSLudovic Barre 		.of_match_table = stm32_qspi_match,
9722e541b64SLudovic Barre 		.pm = &stm32_qspi_pm_ops,
973c530cd1dSLudovic Barre 	},
974c530cd1dSLudovic Barre };
975c530cd1dSLudovic Barre module_platform_driver(stm32_qspi_driver);
976c530cd1dSLudovic Barre 
977c530cd1dSLudovic Barre MODULE_AUTHOR("Ludovic Barre <ludovic.barre@st.com>");
978c530cd1dSLudovic Barre MODULE_DESCRIPTION("STMicroelectronics STM32 quad spi driver");
979c530cd1dSLudovic Barre MODULE_LICENSE("GPL v2");
980