xref: /linux/drivers/tty/serial/milbeaut_usio.c (revision abf11a4b)
1ba44dc04SSugaya Taichi // SPDX-License-Identifier: GPL-2.0
2ba44dc04SSugaya Taichi /*
3ba44dc04SSugaya Taichi  * Copyright (C) 2018 Socionext Inc.
4ba44dc04SSugaya Taichi  */
5ba44dc04SSugaya Taichi 
6ba44dc04SSugaya Taichi #include <linux/clk.h>
7ba44dc04SSugaya Taichi #include <linux/console.h>
8ba44dc04SSugaya Taichi #include <linux/module.h>
9ba44dc04SSugaya Taichi #include <linux/of_irq.h>
10ba44dc04SSugaya Taichi #include <linux/platform_device.h>
11ba44dc04SSugaya Taichi #include <linux/serial_core.h>
12ba44dc04SSugaya Taichi #include <linux/tty.h>
13ba44dc04SSugaya Taichi #include <linux/tty_flip.h>
14ba44dc04SSugaya Taichi 
15ba44dc04SSugaya Taichi #define USIO_NAME		"mlb-usio-uart"
16ba44dc04SSugaya Taichi #define USIO_UART_DEV_NAME	"ttyUSI"
17ba44dc04SSugaya Taichi 
18ba44dc04SSugaya Taichi static struct uart_port mlb_usio_ports[CONFIG_SERIAL_MILBEAUT_USIO_PORTS];
19ba44dc04SSugaya Taichi 
20ba44dc04SSugaya Taichi #define RX	0
21ba44dc04SSugaya Taichi #define TX	1
22ba44dc04SSugaya Taichi static int mlb_usio_irq[CONFIG_SERIAL_MILBEAUT_USIO_PORTS][2];
23ba44dc04SSugaya Taichi 
24ba44dc04SSugaya Taichi #define MLB_USIO_REG_SMR		0
25ba44dc04SSugaya Taichi #define MLB_USIO_REG_SCR		1
26ba44dc04SSugaya Taichi #define MLB_USIO_REG_ESCR		2
27ba44dc04SSugaya Taichi #define MLB_USIO_REG_SSR		3
28ba44dc04SSugaya Taichi #define MLB_USIO_REG_DR			4
29ba44dc04SSugaya Taichi #define MLB_USIO_REG_BGR		6
30ba44dc04SSugaya Taichi #define MLB_USIO_REG_FCR		12
31ba44dc04SSugaya Taichi #define MLB_USIO_REG_FBYTE		14
32ba44dc04SSugaya Taichi 
33ba44dc04SSugaya Taichi #define MLB_USIO_SMR_SOE		BIT(0)
34ba44dc04SSugaya Taichi #define MLB_USIO_SMR_SBL		BIT(3)
35ba44dc04SSugaya Taichi #define MLB_USIO_SCR_TXE		BIT(0)
36ba44dc04SSugaya Taichi #define MLB_USIO_SCR_RXE		BIT(1)
37ba44dc04SSugaya Taichi #define MLB_USIO_SCR_TBIE		BIT(2)
38ba44dc04SSugaya Taichi #define MLB_USIO_SCR_TIE		BIT(3)
39ba44dc04SSugaya Taichi #define MLB_USIO_SCR_RIE		BIT(4)
40ba44dc04SSugaya Taichi #define MLB_USIO_SCR_UPCL		BIT(7)
41ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_L_8BIT		0
42ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_L_5BIT		1
43ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_L_6BIT		2
44ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_L_7BIT		3
45ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_P			BIT(3)
46ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_PEN		BIT(4)
47ba44dc04SSugaya Taichi #define MLB_USIO_ESCR_FLWEN		BIT(7)
48ba44dc04SSugaya Taichi #define MLB_USIO_SSR_TBI		BIT(0)
49ba44dc04SSugaya Taichi #define MLB_USIO_SSR_TDRE		BIT(1)
50ba44dc04SSugaya Taichi #define MLB_USIO_SSR_RDRF		BIT(2)
51ba44dc04SSugaya Taichi #define MLB_USIO_SSR_ORE		BIT(3)
52ba44dc04SSugaya Taichi #define MLB_USIO_SSR_FRE		BIT(4)
53ba44dc04SSugaya Taichi #define MLB_USIO_SSR_PE			BIT(5)
54ba44dc04SSugaya Taichi #define MLB_USIO_SSR_REC		BIT(7)
55ba44dc04SSugaya Taichi #define MLB_USIO_SSR_BRK		BIT(8)
56ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FE1		BIT(0)
57ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FE2		BIT(1)
58ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FCL1		BIT(2)
59ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FCL2		BIT(3)
60ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FSET		BIT(4)
61ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FTIE		BIT(9)
62ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FDRQ		BIT(10)
63ba44dc04SSugaya Taichi #define MLB_USIO_FCR_FRIIE		BIT(11)
64ba44dc04SSugaya Taichi 
mlb_usio_stop_tx(struct uart_port * port)65ba44dc04SSugaya Taichi static void mlb_usio_stop_tx(struct uart_port *port)
66ba44dc04SSugaya Taichi {
67ba44dc04SSugaya Taichi 	writew(readw(port->membase + MLB_USIO_REG_FCR) & ~MLB_USIO_FCR_FTIE,
68ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_FCR);
69ba44dc04SSugaya Taichi 	writeb(readb(port->membase + MLB_USIO_REG_SCR) & ~MLB_USIO_SCR_TBIE,
70ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_SCR);
71ba44dc04SSugaya Taichi }
72ba44dc04SSugaya Taichi 
mlb_usio_tx_chars(struct uart_port * port)73ba44dc04SSugaya Taichi static void mlb_usio_tx_chars(struct uart_port *port)
74ba44dc04SSugaya Taichi {
75ba44dc04SSugaya Taichi 	struct circ_buf *xmit = &port->state->xmit;
76ba44dc04SSugaya Taichi 	int count;
77ba44dc04SSugaya Taichi 
78ba44dc04SSugaya Taichi 	writew(readw(port->membase + MLB_USIO_REG_FCR) & ~MLB_USIO_FCR_FTIE,
79ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_FCR);
80ba44dc04SSugaya Taichi 	writeb(readb(port->membase + MLB_USIO_REG_SCR) &
81ba44dc04SSugaya Taichi 	       ~(MLB_USIO_SCR_TIE | MLB_USIO_SCR_TBIE),
82ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_SCR);
83ba44dc04SSugaya Taichi 
84ba44dc04SSugaya Taichi 	if (port->x_char) {
85ba44dc04SSugaya Taichi 		writew(port->x_char, port->membase + MLB_USIO_REG_DR);
86ba44dc04SSugaya Taichi 		port->icount.tx++;
87ba44dc04SSugaya Taichi 		port->x_char = 0;
88ba44dc04SSugaya Taichi 		return;
89ba44dc04SSugaya Taichi 	}
90ba44dc04SSugaya Taichi 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
91ba44dc04SSugaya Taichi 		mlb_usio_stop_tx(port);
92ba44dc04SSugaya Taichi 		return;
93ba44dc04SSugaya Taichi 	}
94ba44dc04SSugaya Taichi 
95ba44dc04SSugaya Taichi 	count = port->fifosize -
96ba44dc04SSugaya Taichi 		(readw(port->membase + MLB_USIO_REG_FBYTE) & 0xff);
97ba44dc04SSugaya Taichi 
98ba44dc04SSugaya Taichi 	do {
99ba44dc04SSugaya Taichi 		writew(xmit->buf[xmit->tail], port->membase + MLB_USIO_REG_DR);
100ba44dc04SSugaya Taichi 
1015c664457SIlpo Järvinen 		uart_xmit_advance(port, 1);
102ba44dc04SSugaya Taichi 		if (uart_circ_empty(xmit))
103ba44dc04SSugaya Taichi 			break;
104ba44dc04SSugaya Taichi 
105ba44dc04SSugaya Taichi 	} while (--count > 0);
106ba44dc04SSugaya Taichi 
107ba44dc04SSugaya Taichi 	writew(readw(port->membase + MLB_USIO_REG_FCR) & ~MLB_USIO_FCR_FDRQ,
108ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_FCR);
109ba44dc04SSugaya Taichi 
110ba44dc04SSugaya Taichi 	writeb(readb(port->membase + MLB_USIO_REG_SCR) | MLB_USIO_SCR_TBIE,
111ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_SCR);
112ba44dc04SSugaya Taichi 
113ba44dc04SSugaya Taichi 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
114ba44dc04SSugaya Taichi 		uart_write_wakeup(port);
115ba44dc04SSugaya Taichi 
116ba44dc04SSugaya Taichi 	if (uart_circ_empty(xmit))
117ba44dc04SSugaya Taichi 		mlb_usio_stop_tx(port);
118ba44dc04SSugaya Taichi }
119ba44dc04SSugaya Taichi 
mlb_usio_start_tx(struct uart_port * port)120ba44dc04SSugaya Taichi static void mlb_usio_start_tx(struct uart_port *port)
121ba44dc04SSugaya Taichi {
122ba44dc04SSugaya Taichi 	u16 fcr = readw(port->membase + MLB_USIO_REG_FCR);
123ba44dc04SSugaya Taichi 
124ba44dc04SSugaya Taichi 	writew(fcr | MLB_USIO_FCR_FTIE, port->membase + MLB_USIO_REG_FCR);
125ba44dc04SSugaya Taichi 	if (!(fcr & MLB_USIO_FCR_FDRQ))
126ba44dc04SSugaya Taichi 		return;
127ba44dc04SSugaya Taichi 
128ba44dc04SSugaya Taichi 	writeb(readb(port->membase + MLB_USIO_REG_SCR) | MLB_USIO_SCR_TBIE,
129ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_SCR);
130ba44dc04SSugaya Taichi 
131ba44dc04SSugaya Taichi 	if (readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TBI)
132ba44dc04SSugaya Taichi 		mlb_usio_tx_chars(port);
133ba44dc04SSugaya Taichi }
134ba44dc04SSugaya Taichi 
mlb_usio_stop_rx(struct uart_port * port)135ba44dc04SSugaya Taichi static void mlb_usio_stop_rx(struct uart_port *port)
136ba44dc04SSugaya Taichi {
137ba44dc04SSugaya Taichi 	writeb(readb(port->membase + MLB_USIO_REG_SCR) & ~MLB_USIO_SCR_RIE,
138ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_SCR);
139ba44dc04SSugaya Taichi }
140ba44dc04SSugaya Taichi 
mlb_usio_enable_ms(struct uart_port * port)141ba44dc04SSugaya Taichi static void mlb_usio_enable_ms(struct uart_port *port)
142ba44dc04SSugaya Taichi {
143ba44dc04SSugaya Taichi 	writeb(readb(port->membase + MLB_USIO_REG_SCR) |
144ba44dc04SSugaya Taichi 	       MLB_USIO_SCR_RIE | MLB_USIO_SCR_RXE,
145ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_SCR);
146ba44dc04SSugaya Taichi }
147ba44dc04SSugaya Taichi 
mlb_usio_rx_chars(struct uart_port * port)148ba44dc04SSugaya Taichi static void mlb_usio_rx_chars(struct uart_port *port)
149ba44dc04SSugaya Taichi {
150ba44dc04SSugaya Taichi 	struct tty_port *ttyport = &port->state->port;
151fd2b55f8SJiri Slaby 	u8 flag = 0, ch = 0;
152ba44dc04SSugaya Taichi 	u8 status;
153ba44dc04SSugaya Taichi 	int max_count = 2;
154ba44dc04SSugaya Taichi 
155ba44dc04SSugaya Taichi 	while (max_count--) {
156ba44dc04SSugaya Taichi 		status = readb(port->membase + MLB_USIO_REG_SSR);
157ba44dc04SSugaya Taichi 
158ba44dc04SSugaya Taichi 		if (!(status & MLB_USIO_SSR_RDRF))
159ba44dc04SSugaya Taichi 			break;
160ba44dc04SSugaya Taichi 
161ba44dc04SSugaya Taichi 		if (!(status & (MLB_USIO_SSR_ORE | MLB_USIO_SSR_FRE |
162ba44dc04SSugaya Taichi 				MLB_USIO_SSR_PE))) {
163ba44dc04SSugaya Taichi 			ch = readw(port->membase + MLB_USIO_REG_DR);
164ba44dc04SSugaya Taichi 			flag = TTY_NORMAL;
165ba44dc04SSugaya Taichi 			port->icount.rx++;
166ba44dc04SSugaya Taichi 			if (uart_handle_sysrq_char(port, ch))
167ba44dc04SSugaya Taichi 				continue;
168ba44dc04SSugaya Taichi 			uart_insert_char(port, status, MLB_USIO_SSR_ORE,
169ba44dc04SSugaya Taichi 					 ch, flag);
170ba44dc04SSugaya Taichi 			continue;
171ba44dc04SSugaya Taichi 		}
172ba44dc04SSugaya Taichi 		if (status & MLB_USIO_SSR_PE)
173ba44dc04SSugaya Taichi 			port->icount.parity++;
174ba44dc04SSugaya Taichi 		if (status & MLB_USIO_SSR_ORE)
175ba44dc04SSugaya Taichi 			port->icount.overrun++;
176ba44dc04SSugaya Taichi 		status &= port->read_status_mask;
177ba44dc04SSugaya Taichi 		if (status & MLB_USIO_SSR_BRK) {
178ba44dc04SSugaya Taichi 			flag = TTY_BREAK;
179ba44dc04SSugaya Taichi 			ch = 0;
180ba44dc04SSugaya Taichi 		} else
181ba44dc04SSugaya Taichi 			if (status & MLB_USIO_SSR_PE) {
182ba44dc04SSugaya Taichi 				flag = TTY_PARITY;
183ba44dc04SSugaya Taichi 				ch = 0;
184ba44dc04SSugaya Taichi 			} else
185ba44dc04SSugaya Taichi 				if (status & MLB_USIO_SSR_FRE) {
186ba44dc04SSugaya Taichi 					flag = TTY_FRAME;
187ba44dc04SSugaya Taichi 					ch = 0;
188ba44dc04SSugaya Taichi 				}
189ba44dc04SSugaya Taichi 		if (flag)
190ba44dc04SSugaya Taichi 			uart_insert_char(port, status, MLB_USIO_SSR_ORE,
191ba44dc04SSugaya Taichi 					 ch, flag);
192ba44dc04SSugaya Taichi 
193ba44dc04SSugaya Taichi 		writeb(readb(port->membase + MLB_USIO_REG_SSR) |
194ba44dc04SSugaya Taichi 				MLB_USIO_SSR_REC,
195ba44dc04SSugaya Taichi 				port->membase + MLB_USIO_REG_SSR);
196ba44dc04SSugaya Taichi 
197ba44dc04SSugaya Taichi 		max_count = readw(port->membase + MLB_USIO_REG_FBYTE) >> 8;
198ba44dc04SSugaya Taichi 		writew(readw(port->membase + MLB_USIO_REG_FCR) |
199ba44dc04SSugaya Taichi 		       MLB_USIO_FCR_FE2 | MLB_USIO_FCR_FRIIE,
200ba44dc04SSugaya Taichi 		port->membase + MLB_USIO_REG_FCR);
201ba44dc04SSugaya Taichi 	}
202ba44dc04SSugaya Taichi 
203ba44dc04SSugaya Taichi 	tty_flip_buffer_push(ttyport);
204ba44dc04SSugaya Taichi }
205ba44dc04SSugaya Taichi 
mlb_usio_rx_irq(int irq,void * dev_id)206ba44dc04SSugaya Taichi static irqreturn_t mlb_usio_rx_irq(int irq, void *dev_id)
207ba44dc04SSugaya Taichi {
208ba44dc04SSugaya Taichi 	struct uart_port *port = dev_id;
209ba44dc04SSugaya Taichi 
2104f8cf64eSThomas Gleixner 	uart_port_lock(port);
211ba44dc04SSugaya Taichi 	mlb_usio_rx_chars(port);
2124f8cf64eSThomas Gleixner 	uart_port_unlock(port);
213ba44dc04SSugaya Taichi 
214ba44dc04SSugaya Taichi 	return IRQ_HANDLED;
215ba44dc04SSugaya Taichi }
216ba44dc04SSugaya Taichi 
mlb_usio_tx_irq(int irq,void * dev_id)217ba44dc04SSugaya Taichi static irqreturn_t mlb_usio_tx_irq(int irq, void *dev_id)
218ba44dc04SSugaya Taichi {
219ba44dc04SSugaya Taichi 	struct uart_port *port = dev_id;
220ba44dc04SSugaya Taichi 
2214f8cf64eSThomas Gleixner 	uart_port_lock(port);
222ba44dc04SSugaya Taichi 	if (readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TBI)
223ba44dc04SSugaya Taichi 		mlb_usio_tx_chars(port);
2244f8cf64eSThomas Gleixner 	uart_port_unlock(port);
225ba44dc04SSugaya Taichi 
226ba44dc04SSugaya Taichi 	return IRQ_HANDLED;
227ba44dc04SSugaya Taichi }
228ba44dc04SSugaya Taichi 
mlb_usio_tx_empty(struct uart_port * port)229ba44dc04SSugaya Taichi static unsigned int mlb_usio_tx_empty(struct uart_port *port)
230ba44dc04SSugaya Taichi {
231ba44dc04SSugaya Taichi 	return (readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TBI) ?
232ba44dc04SSugaya Taichi 		TIOCSER_TEMT : 0;
233ba44dc04SSugaya Taichi }
234ba44dc04SSugaya Taichi 
mlb_usio_set_mctrl(struct uart_port * port,unsigned int mctrl)235ba44dc04SSugaya Taichi static void mlb_usio_set_mctrl(struct uart_port *port, unsigned int mctrl)
236ba44dc04SSugaya Taichi {
237ba44dc04SSugaya Taichi }
238ba44dc04SSugaya Taichi 
mlb_usio_get_mctrl(struct uart_port * port)239ba44dc04SSugaya Taichi static unsigned int mlb_usio_get_mctrl(struct uart_port *port)
240ba44dc04SSugaya Taichi {
241ba44dc04SSugaya Taichi 	return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
242ba44dc04SSugaya Taichi 
243ba44dc04SSugaya Taichi }
244ba44dc04SSugaya Taichi 
mlb_usio_break_ctl(struct uart_port * port,int break_state)245ba44dc04SSugaya Taichi static void mlb_usio_break_ctl(struct uart_port *port, int break_state)
246ba44dc04SSugaya Taichi {
247ba44dc04SSugaya Taichi }
248ba44dc04SSugaya Taichi 
mlb_usio_startup(struct uart_port * port)249ba44dc04SSugaya Taichi static int mlb_usio_startup(struct uart_port *port)
250ba44dc04SSugaya Taichi {
251ba44dc04SSugaya Taichi 	const char *portname = to_platform_device(port->dev)->name;
252ba44dc04SSugaya Taichi 	unsigned long flags;
253ba44dc04SSugaya Taichi 	int ret, index = port->line;
254ba44dc04SSugaya Taichi 	unsigned char  escr;
255ba44dc04SSugaya Taichi 
256ba44dc04SSugaya Taichi 	ret = request_irq(mlb_usio_irq[index][RX], mlb_usio_rx_irq,
257ba44dc04SSugaya Taichi 				0, portname, port);
258ba44dc04SSugaya Taichi 	if (ret)
259ba44dc04SSugaya Taichi 		return ret;
260ba44dc04SSugaya Taichi 	ret = request_irq(mlb_usio_irq[index][TX], mlb_usio_tx_irq,
261ba44dc04SSugaya Taichi 				0, portname, port);
262ba44dc04SSugaya Taichi 	if (ret) {
263ba44dc04SSugaya Taichi 		free_irq(mlb_usio_irq[index][RX], port);
264ba44dc04SSugaya Taichi 		return ret;
265ba44dc04SSugaya Taichi 	}
266ba44dc04SSugaya Taichi 
267ba44dc04SSugaya Taichi 	escr = readb(port->membase + MLB_USIO_REG_ESCR);
268ba44dc04SSugaya Taichi 	if (of_property_read_bool(port->dev->of_node, "auto-flow-control"))
269ba44dc04SSugaya Taichi 		escr |= MLB_USIO_ESCR_FLWEN;
2704f8cf64eSThomas Gleixner 	uart_port_lock_irqsave(port, &flags);
271ba44dc04SSugaya Taichi 	writeb(0, port->membase + MLB_USIO_REG_SCR);
272ba44dc04SSugaya Taichi 	writeb(escr, port->membase + MLB_USIO_REG_ESCR);
273ba44dc04SSugaya Taichi 	writeb(MLB_USIO_SCR_UPCL, port->membase + MLB_USIO_REG_SCR);
274ba44dc04SSugaya Taichi 	writeb(MLB_USIO_SSR_REC, port->membase + MLB_USIO_REG_SSR);
275ba44dc04SSugaya Taichi 	writew(0, port->membase + MLB_USIO_REG_FCR);
276ba44dc04SSugaya Taichi 	writew(MLB_USIO_FCR_FCL1 | MLB_USIO_FCR_FCL2,
277ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_FCR);
278ba44dc04SSugaya Taichi 	writew(MLB_USIO_FCR_FE1 | MLB_USIO_FCR_FE2 | MLB_USIO_FCR_FRIIE,
279ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_FCR);
280ba44dc04SSugaya Taichi 	writew(0, port->membase + MLB_USIO_REG_FBYTE);
281ba44dc04SSugaya Taichi 	writew(BIT(12), port->membase + MLB_USIO_REG_FBYTE);
282ba44dc04SSugaya Taichi 
283ba44dc04SSugaya Taichi 	writeb(MLB_USIO_SCR_TXE  | MLB_USIO_SCR_RIE | MLB_USIO_SCR_TBIE |
284ba44dc04SSugaya Taichi 	       MLB_USIO_SCR_RXE, port->membase + MLB_USIO_REG_SCR);
2854f8cf64eSThomas Gleixner 	uart_port_unlock_irqrestore(port, flags);
286ba44dc04SSugaya Taichi 
287ba44dc04SSugaya Taichi 	return 0;
288ba44dc04SSugaya Taichi }
289ba44dc04SSugaya Taichi 
mlb_usio_shutdown(struct uart_port * port)290ba44dc04SSugaya Taichi static void mlb_usio_shutdown(struct uart_port *port)
291ba44dc04SSugaya Taichi {
292ba44dc04SSugaya Taichi 	int index = port->line;
293ba44dc04SSugaya Taichi 
294ba44dc04SSugaya Taichi 	free_irq(mlb_usio_irq[index][RX], port);
295ba44dc04SSugaya Taichi 	free_irq(mlb_usio_irq[index][TX], port);
296ba44dc04SSugaya Taichi }
297ba44dc04SSugaya Taichi 
mlb_usio_set_termios(struct uart_port * port,struct ktermios * termios,const struct ktermios * old)298ba44dc04SSugaya Taichi static void mlb_usio_set_termios(struct uart_port *port,
299bec5b814SIlpo Järvinen 				 struct ktermios *termios,
300bec5b814SIlpo Järvinen 				 const struct ktermios *old)
301ba44dc04SSugaya Taichi {
302ba44dc04SSugaya Taichi 	unsigned int escr, smr = MLB_USIO_SMR_SOE;
303ba44dc04SSugaya Taichi 	unsigned long flags, baud, quot;
304ba44dc04SSugaya Taichi 
305ba44dc04SSugaya Taichi 	switch (termios->c_cflag & CSIZE) {
306ba44dc04SSugaya Taichi 	case CS5:
307ba44dc04SSugaya Taichi 		escr = MLB_USIO_ESCR_L_5BIT;
308ba44dc04SSugaya Taichi 		break;
309ba44dc04SSugaya Taichi 	case CS6:
310ba44dc04SSugaya Taichi 		escr = MLB_USIO_ESCR_L_6BIT;
311ba44dc04SSugaya Taichi 		break;
312ba44dc04SSugaya Taichi 	case CS7:
313ba44dc04SSugaya Taichi 		escr = MLB_USIO_ESCR_L_7BIT;
314ba44dc04SSugaya Taichi 		break;
315ba44dc04SSugaya Taichi 	case CS8:
316ba44dc04SSugaya Taichi 	default:
317ba44dc04SSugaya Taichi 		escr = MLB_USIO_ESCR_L_8BIT;
318ba44dc04SSugaya Taichi 		break;
319ba44dc04SSugaya Taichi 	}
320ba44dc04SSugaya Taichi 
321ba44dc04SSugaya Taichi 	if (termios->c_cflag & CSTOPB)
322ba44dc04SSugaya Taichi 		smr |= MLB_USIO_SMR_SBL;
323ba44dc04SSugaya Taichi 
324ba44dc04SSugaya Taichi 	if (termios->c_cflag & PARENB) {
325ba44dc04SSugaya Taichi 		escr |= MLB_USIO_ESCR_PEN;
326ba44dc04SSugaya Taichi 		if (termios->c_cflag & PARODD)
327ba44dc04SSugaya Taichi 			escr |= MLB_USIO_ESCR_P;
328ba44dc04SSugaya Taichi 	}
329ba44dc04SSugaya Taichi 	/* Set hard flow control */
330ba44dc04SSugaya Taichi 	if (of_property_read_bool(port->dev->of_node, "auto-flow-control") ||
331ba44dc04SSugaya Taichi 			(termios->c_cflag & CRTSCTS))
332ba44dc04SSugaya Taichi 		escr |= MLB_USIO_ESCR_FLWEN;
333ba44dc04SSugaya Taichi 
334ba44dc04SSugaya Taichi 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk);
335ba44dc04SSugaya Taichi 	if (baud > 1)
336ba44dc04SSugaya Taichi 		quot = port->uartclk / baud - 1;
337ba44dc04SSugaya Taichi 	else
338ba44dc04SSugaya Taichi 		quot = 0;
339ba44dc04SSugaya Taichi 
3404f8cf64eSThomas Gleixner 	uart_port_lock_irqsave(port, &flags);
341ba44dc04SSugaya Taichi 	uart_update_timeout(port, termios->c_cflag, baud);
342ba44dc04SSugaya Taichi 	port->read_status_mask = MLB_USIO_SSR_ORE | MLB_USIO_SSR_RDRF |
343ba44dc04SSugaya Taichi 				 MLB_USIO_SSR_TDRE;
344ba44dc04SSugaya Taichi 	if (termios->c_iflag & INPCK)
345ba44dc04SSugaya Taichi 		port->read_status_mask |= MLB_USIO_SSR_FRE | MLB_USIO_SSR_PE;
346ba44dc04SSugaya Taichi 
347ba44dc04SSugaya Taichi 	port->ignore_status_mask = 0;
348ba44dc04SSugaya Taichi 	if (termios->c_iflag & IGNPAR)
349ba44dc04SSugaya Taichi 		port->ignore_status_mask |= MLB_USIO_SSR_FRE | MLB_USIO_SSR_PE;
350ba44dc04SSugaya Taichi 	if ((termios->c_iflag & IGNBRK) && (termios->c_iflag & IGNPAR))
351ba44dc04SSugaya Taichi 		port->ignore_status_mask |= MLB_USIO_SSR_ORE;
352ba44dc04SSugaya Taichi 	if ((termios->c_cflag & CREAD) == 0)
353ba44dc04SSugaya Taichi 		port->ignore_status_mask |= MLB_USIO_SSR_RDRF;
354ba44dc04SSugaya Taichi 
355ba44dc04SSugaya Taichi 	writeb(0, port->membase + MLB_USIO_REG_SCR);
356ba44dc04SSugaya Taichi 	writeb(MLB_USIO_SCR_UPCL, port->membase + MLB_USIO_REG_SCR);
357ba44dc04SSugaya Taichi 	writeb(MLB_USIO_SSR_REC, port->membase + MLB_USIO_REG_SSR);
358ba44dc04SSugaya Taichi 	writew(0, port->membase + MLB_USIO_REG_FCR);
359ba44dc04SSugaya Taichi 	writeb(smr, port->membase + MLB_USIO_REG_SMR);
360ba44dc04SSugaya Taichi 	writeb(escr, port->membase + MLB_USIO_REG_ESCR);
361ba44dc04SSugaya Taichi 	writew(quot, port->membase + MLB_USIO_REG_BGR);
362ba44dc04SSugaya Taichi 	writew(0, port->membase + MLB_USIO_REG_FCR);
363ba44dc04SSugaya Taichi 	writew(MLB_USIO_FCR_FCL1 | MLB_USIO_FCR_FCL2 | MLB_USIO_FCR_FE1 |
364ba44dc04SSugaya Taichi 	       MLB_USIO_FCR_FE2 | MLB_USIO_FCR_FRIIE,
365ba44dc04SSugaya Taichi 	       port->membase + MLB_USIO_REG_FCR);
366ba44dc04SSugaya Taichi 	writew(0, port->membase + MLB_USIO_REG_FBYTE);
367ba44dc04SSugaya Taichi 	writew(BIT(12), port->membase + MLB_USIO_REG_FBYTE);
368ba44dc04SSugaya Taichi 	writeb(MLB_USIO_SCR_RIE | MLB_USIO_SCR_RXE | MLB_USIO_SCR_TBIE |
369ba44dc04SSugaya Taichi 	       MLB_USIO_SCR_TXE, port->membase + MLB_USIO_REG_SCR);
3704f8cf64eSThomas Gleixner 	uart_port_unlock_irqrestore(port, flags);
371ba44dc04SSugaya Taichi }
372ba44dc04SSugaya Taichi 
mlb_usio_type(struct uart_port * port)373ba44dc04SSugaya Taichi static const char *mlb_usio_type(struct uart_port *port)
374ba44dc04SSugaya Taichi {
375ba44dc04SSugaya Taichi 	return ((port->type == PORT_MLB_USIO) ? USIO_NAME : NULL);
376ba44dc04SSugaya Taichi }
377ba44dc04SSugaya Taichi 
mlb_usio_config_port(struct uart_port * port,int flags)378ba44dc04SSugaya Taichi static void mlb_usio_config_port(struct uart_port *port, int flags)
379ba44dc04SSugaya Taichi {
380ba44dc04SSugaya Taichi 	if (flags & UART_CONFIG_TYPE)
381ba44dc04SSugaya Taichi 		port->type = PORT_MLB_USIO;
382ba44dc04SSugaya Taichi }
383ba44dc04SSugaya Taichi 
384ba44dc04SSugaya Taichi static const struct uart_ops mlb_usio_ops = {
385ba44dc04SSugaya Taichi 	.tx_empty	= mlb_usio_tx_empty,
386ba44dc04SSugaya Taichi 	.set_mctrl	= mlb_usio_set_mctrl,
387ba44dc04SSugaya Taichi 	.get_mctrl	= mlb_usio_get_mctrl,
388ba44dc04SSugaya Taichi 	.stop_tx	= mlb_usio_stop_tx,
389ba44dc04SSugaya Taichi 	.start_tx	= mlb_usio_start_tx,
390ba44dc04SSugaya Taichi 	.stop_rx	= mlb_usio_stop_rx,
391ba44dc04SSugaya Taichi 	.enable_ms	= mlb_usio_enable_ms,
392ba44dc04SSugaya Taichi 	.break_ctl	= mlb_usio_break_ctl,
393ba44dc04SSugaya Taichi 	.startup	= mlb_usio_startup,
394ba44dc04SSugaya Taichi 	.shutdown	= mlb_usio_shutdown,
395ba44dc04SSugaya Taichi 	.set_termios	= mlb_usio_set_termios,
396ba44dc04SSugaya Taichi 	.type		= mlb_usio_type,
397ba44dc04SSugaya Taichi 	.config_port	= mlb_usio_config_port,
398ba44dc04SSugaya Taichi };
399ba44dc04SSugaya Taichi 
400ba44dc04SSugaya Taichi #ifdef CONFIG_SERIAL_MILBEAUT_USIO_CONSOLE
401ba44dc04SSugaya Taichi 
mlb_usio_console_putchar(struct uart_port * port,unsigned char c)4023f8bab17SJiri Slaby static void mlb_usio_console_putchar(struct uart_port *port, unsigned char c)
403ba44dc04SSugaya Taichi {
404ba44dc04SSugaya Taichi 	while (!(readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TDRE))
405ba44dc04SSugaya Taichi 		cpu_relax();
406ba44dc04SSugaya Taichi 
407ba44dc04SSugaya Taichi 	writew(c, port->membase + MLB_USIO_REG_DR);
408ba44dc04SSugaya Taichi }
409ba44dc04SSugaya Taichi 
mlb_usio_console_write(struct console * co,const char * s,unsigned int count)410ba44dc04SSugaya Taichi static void mlb_usio_console_write(struct console *co, const char *s,
411ba44dc04SSugaya Taichi 			       unsigned int count)
412ba44dc04SSugaya Taichi {
413ba44dc04SSugaya Taichi 	struct uart_port *port = &mlb_usio_ports[co->index];
414ba44dc04SSugaya Taichi 
415ba44dc04SSugaya Taichi 	uart_console_write(port, s, count, mlb_usio_console_putchar);
416ba44dc04SSugaya Taichi }
417ba44dc04SSugaya Taichi 
mlb_usio_console_setup(struct console * co,char * options)418ba44dc04SSugaya Taichi static int __init mlb_usio_console_setup(struct console *co, char *options)
419ba44dc04SSugaya Taichi {
420ba44dc04SSugaya Taichi 	struct uart_port *port;
421ba44dc04SSugaya Taichi 	int baud = 115200;
422ba44dc04SSugaya Taichi 	int parity = 'n';
423ba44dc04SSugaya Taichi 	int flow = 'n';
424ba44dc04SSugaya Taichi 	int bits = 8;
425ba44dc04SSugaya Taichi 
426ba44dc04SSugaya Taichi 	if (co->index >= CONFIG_SERIAL_MILBEAUT_USIO_PORTS)
427ba44dc04SSugaya Taichi 		return -ENODEV;
428ba44dc04SSugaya Taichi 
429ba44dc04SSugaya Taichi 	port = &mlb_usio_ports[co->index];
430ba44dc04SSugaya Taichi 	if (!port->membase)
431ba44dc04SSugaya Taichi 		return -ENODEV;
432ba44dc04SSugaya Taichi 
433ba44dc04SSugaya Taichi 
434ba44dc04SSugaya Taichi 	if (options)
435ba44dc04SSugaya Taichi 		uart_parse_options(options, &baud, &parity, &bits, &flow);
436ba44dc04SSugaya Taichi 
437ba44dc04SSugaya Taichi 	if (of_property_read_bool(port->dev->of_node, "auto-flow-control"))
438ba44dc04SSugaya Taichi 		flow = 'r';
439ba44dc04SSugaya Taichi 
440ba44dc04SSugaya Taichi 	return uart_set_options(port, co, baud, parity, bits, flow);
441ba44dc04SSugaya Taichi }
442ba44dc04SSugaya Taichi 
443ba44dc04SSugaya Taichi 
444ba44dc04SSugaya Taichi static struct uart_driver mlb_usio_uart_driver;
445ba44dc04SSugaya Taichi static struct console mlb_usio_console = {
446ba44dc04SSugaya Taichi 	.name   = USIO_UART_DEV_NAME,
447ba44dc04SSugaya Taichi 	.write  = mlb_usio_console_write,
448ba44dc04SSugaya Taichi 	.device = uart_console_device,
449ba44dc04SSugaya Taichi 	.setup  = mlb_usio_console_setup,
450ba44dc04SSugaya Taichi 	.flags  = CON_PRINTBUFFER,
451ba44dc04SSugaya Taichi 	.index  = -1,
452ba44dc04SSugaya Taichi 	.data   = &mlb_usio_uart_driver,
453ba44dc04SSugaya Taichi };
454ba44dc04SSugaya Taichi 
mlb_usio_console_init(void)455ba44dc04SSugaya Taichi static int __init mlb_usio_console_init(void)
456ba44dc04SSugaya Taichi {
457ba44dc04SSugaya Taichi 	register_console(&mlb_usio_console);
458ba44dc04SSugaya Taichi 	return 0;
459ba44dc04SSugaya Taichi }
460ba44dc04SSugaya Taichi console_initcall(mlb_usio_console_init);
461ba44dc04SSugaya Taichi 
462ba44dc04SSugaya Taichi 
mlb_usio_early_console_write(struct console * co,const char * s,u_int count)463ba44dc04SSugaya Taichi static void mlb_usio_early_console_write(struct console *co, const char *s,
464ba44dc04SSugaya Taichi 					u_int count)
465ba44dc04SSugaya Taichi {
466ba44dc04SSugaya Taichi 	struct earlycon_device *dev = co->data;
467ba44dc04SSugaya Taichi 
468ba44dc04SSugaya Taichi 	uart_console_write(&dev->port, s, count, mlb_usio_console_putchar);
469ba44dc04SSugaya Taichi }
470ba44dc04SSugaya Taichi 
mlb_usio_early_console_setup(struct earlycon_device * device,const char * opt)471ba44dc04SSugaya Taichi static int __init mlb_usio_early_console_setup(struct earlycon_device *device,
472ba44dc04SSugaya Taichi 						const char *opt)
473ba44dc04SSugaya Taichi {
474ba44dc04SSugaya Taichi 	if (!device->port.membase)
475ba44dc04SSugaya Taichi 		return -ENODEV;
476ba44dc04SSugaya Taichi 	device->con->write = mlb_usio_early_console_write;
477ba44dc04SSugaya Taichi 	return 0;
478ba44dc04SSugaya Taichi }
479ba44dc04SSugaya Taichi 
480ba44dc04SSugaya Taichi OF_EARLYCON_DECLARE(mlb_usio, "socionext,milbeaut-usio-uart",
481ba44dc04SSugaya Taichi 			mlb_usio_early_console_setup);
482ba44dc04SSugaya Taichi 
483ba44dc04SSugaya Taichi #define USIO_CONSOLE	(&mlb_usio_console)
484ba44dc04SSugaya Taichi #else
485ba44dc04SSugaya Taichi #define USIO_CONSOLE	NULL
486ba44dc04SSugaya Taichi #endif
487ba44dc04SSugaya Taichi 
488ba44dc04SSugaya Taichi static struct  uart_driver mlb_usio_uart_driver = {
489ba44dc04SSugaya Taichi 	.owner		= THIS_MODULE,
490ba44dc04SSugaya Taichi 	.driver_name	= USIO_NAME,
491ba44dc04SSugaya Taichi 	.dev_name	= USIO_UART_DEV_NAME,
492ba44dc04SSugaya Taichi 	.cons           = USIO_CONSOLE,
493ba44dc04SSugaya Taichi 	.nr		= CONFIG_SERIAL_MILBEAUT_USIO_PORTS,
494ba44dc04SSugaya Taichi };
495ba44dc04SSugaya Taichi 
mlb_usio_probe(struct platform_device * pdev)496ba44dc04SSugaya Taichi static int mlb_usio_probe(struct platform_device *pdev)
497ba44dc04SSugaya Taichi {
4986bc3703dSSugaya Taichi 	struct clk *clk = devm_clk_get(&pdev->dev, NULL);
499ba44dc04SSugaya Taichi 	struct uart_port *port;
500ba44dc04SSugaya Taichi 	struct resource *res;
501ba44dc04SSugaya Taichi 	int index = 0;
502ba44dc04SSugaya Taichi 	int ret;
503ba44dc04SSugaya Taichi 
504ba44dc04SSugaya Taichi 	if (IS_ERR(clk)) {
505ba44dc04SSugaya Taichi 		dev_err(&pdev->dev, "Missing clock\n");
506ba44dc04SSugaya Taichi 		return PTR_ERR(clk);
507ba44dc04SSugaya Taichi 	}
508ba44dc04SSugaya Taichi 	ret = clk_prepare_enable(clk);
509ba44dc04SSugaya Taichi 	if (ret) {
510ba44dc04SSugaya Taichi 		dev_err(&pdev->dev, "Clock enable failed: %d\n", ret);
511ba44dc04SSugaya Taichi 		return ret;
512ba44dc04SSugaya Taichi 	}
513ba44dc04SSugaya Taichi 	of_property_read_u32(pdev->dev.of_node, "index", &index);
514ba44dc04SSugaya Taichi 	port = &mlb_usio_ports[index];
515ba44dc04SSugaya Taichi 
516ba44dc04SSugaya Taichi 	port->private_data = (void *)clk;
517ba44dc04SSugaya Taichi 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
518ba44dc04SSugaya Taichi 	if (res == NULL) {
519ba44dc04SSugaya Taichi 		dev_err(&pdev->dev, "Missing regs\n");
520ba44dc04SSugaya Taichi 		ret = -ENODEV;
521ba44dc04SSugaya Taichi 		goto failed;
522ba44dc04SSugaya Taichi 	}
523ba44dc04SSugaya Taichi 	port->membase = devm_ioremap(&pdev->dev, res->start,
524ba44dc04SSugaya Taichi 				resource_size(res));
525ba44dc04SSugaya Taichi 
526ba44dc04SSugaya Taichi 	ret = platform_get_irq_byname(pdev, "rx");
527ba44dc04SSugaya Taichi 	mlb_usio_irq[index][RX] = ret;
528ba44dc04SSugaya Taichi 
529ba44dc04SSugaya Taichi 	ret = platform_get_irq_byname(pdev, "tx");
530ba44dc04SSugaya Taichi 	mlb_usio_irq[index][TX] = ret;
531ba44dc04SSugaya Taichi 
532ba44dc04SSugaya Taichi 	port->irq = mlb_usio_irq[index][RX];
533ba44dc04SSugaya Taichi 	port->uartclk = clk_get_rate(clk);
534ba44dc04SSugaya Taichi 	port->fifosize = 128;
535581a367eSDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MILBEAUT_USIO_CONSOLE);
536ba44dc04SSugaya Taichi 	port->iotype = UPIO_MEM32;
537ba44dc04SSugaya Taichi 	port->flags = UPF_BOOT_AUTOCONF | UPF_SPD_VHI;
538ba44dc04SSugaya Taichi 	port->line = index;
539ba44dc04SSugaya Taichi 	port->ops = &mlb_usio_ops;
540ba44dc04SSugaya Taichi 	port->dev = &pdev->dev;
541ba44dc04SSugaya Taichi 
542ba44dc04SSugaya Taichi 	ret = uart_add_one_port(&mlb_usio_uart_driver, port);
543ba44dc04SSugaya Taichi 	if (ret) {
544ba44dc04SSugaya Taichi 		dev_err(&pdev->dev, "Adding port failed: %d\n", ret);
54574cdf8ceSWei Yongjun 		goto failed;
546ba44dc04SSugaya Taichi 	}
547ba44dc04SSugaya Taichi 	return 0;
548ba44dc04SSugaya Taichi 
549ba44dc04SSugaya Taichi failed:
550ba44dc04SSugaya Taichi 	clk_disable_unprepare(clk);
551ba44dc04SSugaya Taichi 
552ba44dc04SSugaya Taichi 	return ret;
553ba44dc04SSugaya Taichi }
554ba44dc04SSugaya Taichi 
mlb_usio_remove(struct platform_device * pdev)555*abf11a4bSUwe Kleine-König static void mlb_usio_remove(struct platform_device *pdev)
556ba44dc04SSugaya Taichi {
557ba44dc04SSugaya Taichi 	struct uart_port *port = &mlb_usio_ports[pdev->id];
558ba44dc04SSugaya Taichi 	struct clk *clk = port->private_data;
559ba44dc04SSugaya Taichi 
560ba44dc04SSugaya Taichi 	uart_remove_one_port(&mlb_usio_uart_driver, port);
561ba44dc04SSugaya Taichi 	clk_disable_unprepare(clk);
562ba44dc04SSugaya Taichi }
563ba44dc04SSugaya Taichi 
564ba44dc04SSugaya Taichi static const struct of_device_id mlb_usio_dt_ids[] = {
565ba44dc04SSugaya Taichi 	{ .compatible = "socionext,milbeaut-usio-uart" },
566ba44dc04SSugaya Taichi 	{ /* sentinel */ }
567ba44dc04SSugaya Taichi };
568ba44dc04SSugaya Taichi MODULE_DEVICE_TABLE(of, mlb_usio_dt_ids);
569ba44dc04SSugaya Taichi 
570ba44dc04SSugaya Taichi static struct platform_driver mlb_usio_driver = {
571ba44dc04SSugaya Taichi 	.probe          = mlb_usio_probe,
572*abf11a4bSUwe Kleine-König 	.remove_new     = mlb_usio_remove,
573ba44dc04SSugaya Taichi 	.driver         = {
574ba44dc04SSugaya Taichi 		.name   = USIO_NAME,
575ba44dc04SSugaya Taichi 		.of_match_table = mlb_usio_dt_ids,
576ba44dc04SSugaya Taichi 	},
577ba44dc04SSugaya Taichi };
578ba44dc04SSugaya Taichi 
mlb_usio_init(void)579ba44dc04SSugaya Taichi static int __init mlb_usio_init(void)
580ba44dc04SSugaya Taichi {
581ba44dc04SSugaya Taichi 	int ret = uart_register_driver(&mlb_usio_uart_driver);
582ba44dc04SSugaya Taichi 
583ba44dc04SSugaya Taichi 	if (ret) {
584ba44dc04SSugaya Taichi 		pr_err("%s: uart registration failed: %d\n", __func__, ret);
585ba44dc04SSugaya Taichi 		return ret;
586ba44dc04SSugaya Taichi 	}
587ba44dc04SSugaya Taichi 	ret = platform_driver_register(&mlb_usio_driver);
588ba44dc04SSugaya Taichi 	if (ret) {
589ba44dc04SSugaya Taichi 		uart_unregister_driver(&mlb_usio_uart_driver);
590ba44dc04SSugaya Taichi 		pr_err("%s: drv registration failed: %d\n", __func__, ret);
591ba44dc04SSugaya Taichi 		return ret;
592ba44dc04SSugaya Taichi 	}
593ba44dc04SSugaya Taichi 
594ba44dc04SSugaya Taichi 	return 0;
595ba44dc04SSugaya Taichi }
596ba44dc04SSugaya Taichi 
mlb_usio_exit(void)597ba44dc04SSugaya Taichi static void __exit mlb_usio_exit(void)
598ba44dc04SSugaya Taichi {
599ba44dc04SSugaya Taichi 	platform_driver_unregister(&mlb_usio_driver);
600ba44dc04SSugaya Taichi 	uart_unregister_driver(&mlb_usio_uart_driver);
601ba44dc04SSugaya Taichi }
602ba44dc04SSugaya Taichi 
603ba44dc04SSugaya Taichi module_init(mlb_usio_init);
604ba44dc04SSugaya Taichi module_exit(mlb_usio_exit);
605ba44dc04SSugaya Taichi 
606ba44dc04SSugaya Taichi MODULE_AUTHOR("SOCIONEXT");
607ba44dc04SSugaya Taichi MODULE_DESCRIPTION("MILBEAUT_USIO/UART Driver");
608ba44dc04SSugaya Taichi MODULE_LICENSE("GPL");
609