xref: /linux/drivers/usb/dwc3/core.h (revision 84b9b44b)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13 
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/mutex.h>
17 #include <linux/ioport.h>
18 #include <linux/list.h>
19 #include <linux/bitops.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/mm.h>
22 #include <linux/debugfs.h>
23 #include <linux/wait.h>
24 #include <linux/workqueue.h>
25 
26 #include <linux/usb/ch9.h>
27 #include <linux/usb/gadget.h>
28 #include <linux/usb/otg.h>
29 #include <linux/usb/role.h>
30 #include <linux/ulpi/interface.h>
31 
32 #include <linux/phy/phy.h>
33 
34 #include <linux/power_supply.h>
35 
36 #define DWC3_MSG_MAX	500
37 
38 /* Global constants */
39 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
40 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
41 #define DWC3_EP0_SETUP_SIZE	512
42 #define DWC3_ENDPOINTS_NUM	32
43 #define DWC3_XHCI_RESOURCES_NUM	2
44 #define DWC3_ISOC_MAX_RETRIES	5
45 
46 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
47 #define DWC3_EVENT_BUFFERS_SIZE	4096
48 #define DWC3_EVENT_TYPE_MASK	0xfe
49 
50 #define DWC3_EVENT_TYPE_DEV	0
51 #define DWC3_EVENT_TYPE_CARKIT	3
52 #define DWC3_EVENT_TYPE_I2C	4
53 
54 #define DWC3_DEVICE_EVENT_DISCONNECT		0
55 #define DWC3_DEVICE_EVENT_RESET			1
56 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
57 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
58 #define DWC3_DEVICE_EVENT_WAKEUP		4
59 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
60 #define DWC3_DEVICE_EVENT_SUSPEND		6
61 #define DWC3_DEVICE_EVENT_SOF			7
62 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
63 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
64 #define DWC3_DEVICE_EVENT_OVERFLOW		11
65 
66 /* Controller's role while using the OTG block */
67 #define DWC3_OTG_ROLE_IDLE	0
68 #define DWC3_OTG_ROLE_HOST	1
69 #define DWC3_OTG_ROLE_DEVICE	2
70 
71 #define DWC3_GEVNTCOUNT_MASK	0xfffc
72 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
73 #define DWC3_GSNPSID_MASK	0xffff0000
74 #define DWC3_GSNPSREV_MASK	0xffff
75 #define DWC3_GSNPS_ID(p)	(((p) & DWC3_GSNPSID_MASK) >> 16)
76 
77 /* DWC3 registers memory space boundries */
78 #define DWC3_XHCI_REGS_START		0x0
79 #define DWC3_XHCI_REGS_END		0x7fff
80 #define DWC3_GLOBALS_REGS_START		0xc100
81 #define DWC3_GLOBALS_REGS_END		0xc6ff
82 #define DWC3_DEVICE_REGS_START		0xc700
83 #define DWC3_DEVICE_REGS_END		0xcbff
84 #define DWC3_OTG_REGS_START		0xcc00
85 #define DWC3_OTG_REGS_END		0xccff
86 
87 /* Global Registers */
88 #define DWC3_GSBUSCFG0		0xc100
89 #define DWC3_GSBUSCFG1		0xc104
90 #define DWC3_GTXTHRCFG		0xc108
91 #define DWC3_GRXTHRCFG		0xc10c
92 #define DWC3_GCTL		0xc110
93 #define DWC3_GEVTEN		0xc114
94 #define DWC3_GSTS		0xc118
95 #define DWC3_GUCTL1		0xc11c
96 #define DWC3_GSNPSID		0xc120
97 #define DWC3_GGPIO		0xc124
98 #define DWC3_GUID		0xc128
99 #define DWC3_GUCTL		0xc12c
100 #define DWC3_GBUSERRADDR0	0xc130
101 #define DWC3_GBUSERRADDR1	0xc134
102 #define DWC3_GPRTBIMAP0		0xc138
103 #define DWC3_GPRTBIMAP1		0xc13c
104 #define DWC3_GHWPARAMS0		0xc140
105 #define DWC3_GHWPARAMS1		0xc144
106 #define DWC3_GHWPARAMS2		0xc148
107 #define DWC3_GHWPARAMS3		0xc14c
108 #define DWC3_GHWPARAMS4		0xc150
109 #define DWC3_GHWPARAMS5		0xc154
110 #define DWC3_GHWPARAMS6		0xc158
111 #define DWC3_GHWPARAMS7		0xc15c
112 #define DWC3_GDBGFIFOSPACE	0xc160
113 #define DWC3_GDBGLTSSM		0xc164
114 #define DWC3_GDBGBMU		0xc16c
115 #define DWC3_GDBGLSPMUX		0xc170
116 #define DWC3_GDBGLSP		0xc174
117 #define DWC3_GDBGEPINFO0	0xc178
118 #define DWC3_GDBGEPINFO1	0xc17c
119 #define DWC3_GPRTBIMAP_HS0	0xc180
120 #define DWC3_GPRTBIMAP_HS1	0xc184
121 #define DWC3_GPRTBIMAP_FS0	0xc188
122 #define DWC3_GPRTBIMAP_FS1	0xc18c
123 #define DWC3_GUCTL2		0xc19c
124 
125 #define DWC3_VER_NUMBER		0xc1a0
126 #define DWC3_VER_TYPE		0xc1a4
127 
128 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
129 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
130 
131 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
132 
133 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
134 
135 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
136 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
137 
138 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
139 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
140 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
141 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
142 
143 #define DWC3_GHWPARAMS8		0xc600
144 #define DWC3_GUCTL3		0xc60c
145 #define DWC3_GFLADJ		0xc630
146 #define DWC3_GHWPARAMS9		0xc6e0
147 
148 /* Device Registers */
149 #define DWC3_DCFG		0xc700
150 #define DWC3_DCTL		0xc704
151 #define DWC3_DEVTEN		0xc708
152 #define DWC3_DSTS		0xc70c
153 #define DWC3_DGCMDPAR		0xc710
154 #define DWC3_DGCMD		0xc714
155 #define DWC3_DALEPENA		0xc720
156 #define DWC3_DCFG1		0xc740 /* DWC_usb32 only */
157 
158 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
159 #define DWC3_DEPCMDPAR2		0x00
160 #define DWC3_DEPCMDPAR1		0x04
161 #define DWC3_DEPCMDPAR0		0x08
162 #define DWC3_DEPCMD		0x0c
163 
164 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
165 
166 /* OTG Registers */
167 #define DWC3_OCFG		0xcc00
168 #define DWC3_OCTL		0xcc04
169 #define DWC3_OEVT		0xcc08
170 #define DWC3_OEVTEN		0xcc0C
171 #define DWC3_OSTS		0xcc10
172 
173 /* Bit fields */
174 
175 /* Global SoC Bus Configuration INCRx Register 0 */
176 #define DWC3_GSBUSCFG0_INCR256BRSTENA	(1 << 7) /* INCR256 burst */
177 #define DWC3_GSBUSCFG0_INCR128BRSTENA	(1 << 6) /* INCR128 burst */
178 #define DWC3_GSBUSCFG0_INCR64BRSTENA	(1 << 5) /* INCR64 burst */
179 #define DWC3_GSBUSCFG0_INCR32BRSTENA	(1 << 4) /* INCR32 burst */
180 #define DWC3_GSBUSCFG0_INCR16BRSTENA	(1 << 3) /* INCR16 burst */
181 #define DWC3_GSBUSCFG0_INCR8BRSTENA	(1 << 2) /* INCR8 burst */
182 #define DWC3_GSBUSCFG0_INCR4BRSTENA	(1 << 1) /* INCR4 burst */
183 #define DWC3_GSBUSCFG0_INCRBRSTENA	(1 << 0) /* undefined length enable */
184 #define DWC3_GSBUSCFG0_INCRBRST_MASK	0xff
185 
186 /* Global Debug LSP MUX Select */
187 #define DWC3_GDBGLSPMUX_ENDBC		BIT(15)	/* Host only */
188 #define DWC3_GDBGLSPMUX_HOSTSELECT(n)	((n) & 0x3fff)
189 #define DWC3_GDBGLSPMUX_DEVSELECT(n)	(((n) & 0xf) << 4)
190 #define DWC3_GDBGLSPMUX_EPSELECT(n)	((n) & 0xf)
191 
192 /* Global Debug Queue/FIFO Space Available Register */
193 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
194 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
195 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
196 
197 #define DWC3_TXFIFO		0
198 #define DWC3_RXFIFO		1
199 #define DWC3_TXREQQ		2
200 #define DWC3_RXREQQ		3
201 #define DWC3_RXINFOQ		4
202 #define DWC3_PSTATQ		5
203 #define DWC3_DESCFETCHQ		6
204 #define DWC3_EVENTQ		7
205 #define DWC3_AUXEVENTQ		8
206 
207 /* Global RX Threshold Configuration Register */
208 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
209 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
210 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
211 
212 /* Global RX Threshold Configuration Register for DWC_usb31 only */
213 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n)	(((n) & 0x1f) << 16)
214 #define DWC31_GRXTHRCFG_RXPKTCNT(n)		(((n) & 0x1f) << 21)
215 #define DWC31_GRXTHRCFG_PKTCNTSEL		BIT(26)
216 #define DWC31_RXTHRNUMPKTSEL_HS_PRD		BIT(15)
217 #define DWC31_RXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
218 #define DWC31_RXTHRNUMPKTSEL_PRD		BIT(10)
219 #define DWC31_RXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
220 #define DWC31_MAXRXBURSTSIZE_PRD(n)		((n) & 0x1f)
221 
222 /* Global TX Threshold Configuration Register for DWC_usb31 only */
223 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n)	(((n) & 0x1f) << 16)
224 #define DWC31_GTXTHRCFG_TXPKTCNT(n)		(((n) & 0x1f) << 21)
225 #define DWC31_GTXTHRCFG_PKTCNTSEL		BIT(26)
226 #define DWC31_TXTHRNUMPKTSEL_HS_PRD		BIT(15)
227 #define DWC31_TXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
228 #define DWC31_TXTHRNUMPKTSEL_PRD		BIT(10)
229 #define DWC31_TXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
230 #define DWC31_MAXTXBURSTSIZE_PRD(n)		((n) & 0x1f)
231 
232 /* Global Configuration Register */
233 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
234 #define DWC3_GCTL_PWRDNSCALE_MASK	GENMASK(31, 19)
235 #define DWC3_GCTL_U2RSTECN	BIT(16)
236 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
237 #define DWC3_GCTL_CLK_BUS	(0)
238 #define DWC3_GCTL_CLK_PIPE	(1)
239 #define DWC3_GCTL_CLK_PIPEHALF	(2)
240 #define DWC3_GCTL_CLK_MASK	(3)
241 
242 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
243 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
244 #define DWC3_GCTL_PRTCAP_HOST	1
245 #define DWC3_GCTL_PRTCAP_DEVICE	2
246 #define DWC3_GCTL_PRTCAP_OTG	3
247 
248 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
249 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
250 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
251 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
252 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
253 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
254 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
255 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
256 
257 /* Global User Control Register */
258 #define DWC3_GUCTL_HSTINAUTORETRY	BIT(14)
259 
260 /* Global User Control 1 Register */
261 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT	BIT(31)
262 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
263 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK	BIT(26)
264 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW		BIT(24)
265 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS		BIT(17)
266 #define DWC3_GUCTL1_PARKMODE_DISABLE_HS		BIT(16)
267 #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST	BIT(10)
268 
269 /* Global Status Register */
270 #define DWC3_GSTS_OTG_IP	BIT(10)
271 #define DWC3_GSTS_BC_IP		BIT(9)
272 #define DWC3_GSTS_ADP_IP	BIT(8)
273 #define DWC3_GSTS_HOST_IP	BIT(7)
274 #define DWC3_GSTS_DEVICE_IP	BIT(6)
275 #define DWC3_GSTS_CSR_TIMEOUT	BIT(5)
276 #define DWC3_GSTS_BUS_ERR_ADDR_VLD	BIT(4)
277 #define DWC3_GSTS_CURMOD(n)	((n) & 0x3)
278 #define DWC3_GSTS_CURMOD_DEVICE	0
279 #define DWC3_GSTS_CURMOD_HOST	1
280 
281 /* Global USB2 PHY Configuration Register */
282 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
283 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
284 #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV	BIT(17)
285 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
286 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
287 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
288 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
289 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
290 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
291 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
292 #define USBTRDTIM_UTMI_8_BIT		9
293 #define USBTRDTIM_UTMI_16_BIT		5
294 #define UTMI_PHYIF_16_BIT		1
295 #define UTMI_PHYIF_8_BIT		0
296 
297 /* Global USB2 PHY Vendor Control Register */
298 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
299 #define DWC3_GUSB2PHYACC_DONE		BIT(24)
300 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
301 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
302 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
303 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
304 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
305 
306 /* Global USB3 PIPE Control Register */
307 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
308 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
309 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
310 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
311 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
312 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
313 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
314 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
315 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
316 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
317 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
318 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
319 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
320 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
321 
322 /* Global TX Fifo Size Register */
323 #define DWC31_GTXFIFOSIZ_TXFRAMNUM	BIT(15)		/* DWC_usb31 only */
324 #define DWC31_GTXFIFOSIZ_TXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
325 #define DWC3_GTXFIFOSIZ_TXFDEP(n)	((n) & 0xffff)
326 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
327 
328 /* Global RX Fifo Size Register */
329 #define DWC31_GRXFIFOSIZ_RXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
330 #define DWC3_GRXFIFOSIZ_RXFDEP(n)	((n) & 0xffff)
331 
332 /* Global Event Size Registers */
333 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
334 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
335 
336 /* Global HWPARAMS0 Register */
337 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
338 #define DWC3_GHWPARAMS0_MODE_GADGET	0
339 #define DWC3_GHWPARAMS0_MODE_HOST	1
340 #define DWC3_GHWPARAMS0_MODE_DRD	2
341 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
342 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
343 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
344 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
345 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
346 
347 /* Global HWPARAMS1 Register */
348 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
349 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
350 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
351 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
352 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
353 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
354 #define DWC3_GHWPARAMS1_ENDBC		BIT(31)
355 
356 /* Global HWPARAMS3 Register */
357 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
358 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
359 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
360 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
361 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
362 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
363 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
364 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
365 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
366 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
367 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
368 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
369 
370 /* Global HWPARAMS4 Register */
371 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
372 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
373 
374 /* Global HWPARAMS6 Register */
375 #define DWC3_GHWPARAMS6_BCSUPPORT		BIT(14)
376 #define DWC3_GHWPARAMS6_OTG3SUPPORT		BIT(13)
377 #define DWC3_GHWPARAMS6_ADPSUPPORT		BIT(12)
378 #define DWC3_GHWPARAMS6_HNPSUPPORT		BIT(11)
379 #define DWC3_GHWPARAMS6_SRPSUPPORT		BIT(10)
380 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
381 
382 /* DWC_usb32 only */
383 #define DWC3_GHWPARAMS6_MDWIDTH(n)		((n) & (0x3 << 8))
384 
385 /* Global HWPARAMS7 Register */
386 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
387 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
388 
389 /* Global HWPARAMS9 Register */
390 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS	BIT(0)
391 #define DWC3_GHWPARAMS9_DEV_MST			BIT(1)
392 
393 /* Global Frame Length Adjustment Register */
394 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
395 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
396 #define DWC3_GFLADJ_REFCLK_FLADJ_MASK		GENMASK(21, 8)
397 #define DWC3_GFLADJ_REFCLK_LPM_SEL		BIT(23)
398 #define DWC3_GFLADJ_240MHZDECR			GENMASK(30, 24)
399 #define DWC3_GFLADJ_240MHZDECR_PLS1		BIT(31)
400 
401 /* Global User Control Register*/
402 #define DWC3_GUCTL_REFCLKPER_MASK		0xffc00000
403 #define DWC3_GUCTL_REFCLKPER_SEL		22
404 
405 /* Global User Control Register 2 */
406 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
407 
408 /* Global User Control Register 3 */
409 #define DWC3_GUCTL3_SPLITDISABLE		BIT(14)
410 
411 /* Device Configuration Register */
412 #define DWC3_DCFG_NUMLANES(n)	(((n) & 0x3) << 30) /* DWC_usb32 only */
413 
414 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
415 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
416 
417 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
418 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
419 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
420 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
421 #define DWC3_DCFG_FULLSPEED	BIT(0)
422 
423 #define DWC3_DCFG_NUMP_SHIFT	17
424 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
425 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
426 #define DWC3_DCFG_LPM_CAP	BIT(22)
427 #define DWC3_DCFG_IGNSTRMPP	BIT(23)
428 
429 /* Device Control Register */
430 #define DWC3_DCTL_RUN_STOP	BIT(31)
431 #define DWC3_DCTL_CSFTRST	BIT(30)
432 #define DWC3_DCTL_LSFTRST	BIT(29)
433 
434 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
435 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
436 
437 #define DWC3_DCTL_APPL1RES	BIT(23)
438 
439 /* These apply for core versions 1.87a and earlier */
440 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
441 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
442 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
443 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
444 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
445 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
446 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
447 
448 /* These apply for core versions 1.94a and later */
449 #define DWC3_DCTL_NYET_THRES(n)		(((n) & 0xf) << 20)
450 
451 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
452 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
453 #define DWC3_DCTL_CRS			BIT(17)
454 #define DWC3_DCTL_CSS			BIT(16)
455 
456 #define DWC3_DCTL_INITU2ENA		BIT(12)
457 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
458 #define DWC3_DCTL_INITU1ENA		BIT(10)
459 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
460 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
461 
462 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
463 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
464 
465 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
466 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
467 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
468 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
469 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
470 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
471 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
472 
473 /* Device Event Enable Register */
474 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
475 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
476 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
477 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
478 #define DWC3_DEVTEN_SOFEN		BIT(7)
479 #define DWC3_DEVTEN_U3L2L1SUSPEN	BIT(6)
480 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
481 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
482 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
483 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
484 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
485 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
486 
487 #define DWC3_DSTS_CONNLANES(n)		(((n) >> 30) & 0x3) /* DWC_usb32 only */
488 
489 /* Device Status Register */
490 #define DWC3_DSTS_DCNRD			BIT(29)
491 
492 /* This applies for core versions 1.87a and earlier */
493 #define DWC3_DSTS_PWRUPREQ		BIT(24)
494 
495 /* These apply for core versions 1.94a and later */
496 #define DWC3_DSTS_RSS			BIT(25)
497 #define DWC3_DSTS_SSS			BIT(24)
498 
499 #define DWC3_DSTS_COREIDLE		BIT(23)
500 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
501 
502 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
503 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
504 
505 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
506 
507 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
508 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
509 
510 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
511 
512 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
513 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
514 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
515 #define DWC3_DSTS_FULLSPEED		BIT(0)
516 
517 /* Device Generic Command Register */
518 #define DWC3_DGCMD_SET_LMP		0x01
519 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
520 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
521 
522 /* These apply for core versions 1.94a and later */
523 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
524 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
525 
526 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
527 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
528 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
529 #define DWC3_DGCMD_SET_ENDPOINT_PRIME	0x0d
530 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
531 #define DWC3_DGCMD_DEV_NOTIFICATION	0x07
532 
533 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
534 #define DWC3_DGCMD_CMDACT		BIT(10)
535 #define DWC3_DGCMD_CMDIOC		BIT(8)
536 
537 /* Device Generic Command Parameter Register */
538 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
539 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
540 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
541 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
542 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
543 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
544 #define DWC3_DGCMDPAR_DN_FUNC_WAKE		BIT(0)
545 #define DWC3_DGCMDPAR_INTF_SEL(n)		((n) << 4)
546 
547 /* Device Endpoint Command Register */
548 #define DWC3_DEPCMD_PARAM_SHIFT		16
549 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
550 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
551 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
552 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
553 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
554 #define DWC3_DEPCMD_CMDACT		BIT(10)
555 #define DWC3_DEPCMD_CMDIOC		BIT(8)
556 
557 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
558 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
559 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
560 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
561 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
562 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
563 /* This applies for core versions 1.90a and earlier */
564 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
565 /* This applies for core versions 1.94a and later */
566 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
567 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
568 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
569 
570 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
571 
572 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
573 #define DWC3_DALEPENA_EP(n)		BIT(n)
574 
575 /* DWC_usb32 DCFG1 config */
576 #define DWC3_DCFG1_DIS_MST_ENH		BIT(1)
577 
578 #define DWC3_DEPCMD_TYPE_CONTROL	0
579 #define DWC3_DEPCMD_TYPE_ISOC		1
580 #define DWC3_DEPCMD_TYPE_BULK		2
581 #define DWC3_DEPCMD_TYPE_INTR		3
582 
583 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
584 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
585 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
586 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
587 
588 /* OTG Configuration Register */
589 #define DWC3_OCFG_DISPWRCUTTOFF		BIT(5)
590 #define DWC3_OCFG_HIBDISMASK		BIT(4)
591 #define DWC3_OCFG_SFTRSTMASK		BIT(3)
592 #define DWC3_OCFG_OTGVERSION		BIT(2)
593 #define DWC3_OCFG_HNPCAP		BIT(1)
594 #define DWC3_OCFG_SRPCAP		BIT(0)
595 
596 /* OTG CTL Register */
597 #define DWC3_OCTL_OTG3GOERR		BIT(7)
598 #define DWC3_OCTL_PERIMODE		BIT(6)
599 #define DWC3_OCTL_PRTPWRCTL		BIT(5)
600 #define DWC3_OCTL_HNPREQ		BIT(4)
601 #define DWC3_OCTL_SESREQ		BIT(3)
602 #define DWC3_OCTL_TERMSELIDPULSE	BIT(2)
603 #define DWC3_OCTL_DEVSETHNPEN		BIT(1)
604 #define DWC3_OCTL_HSTSETHNPEN		BIT(0)
605 
606 /* OTG Event Register */
607 #define DWC3_OEVT_DEVICEMODE		BIT(31)
608 #define DWC3_OEVT_XHCIRUNSTPSET		BIT(27)
609 #define DWC3_OEVT_DEVRUNSTPSET		BIT(26)
610 #define DWC3_OEVT_HIBENTRY		BIT(25)
611 #define DWC3_OEVT_CONIDSTSCHNG		BIT(24)
612 #define DWC3_OEVT_HRRCONFNOTIF		BIT(23)
613 #define DWC3_OEVT_HRRINITNOTIF		BIT(22)
614 #define DWC3_OEVT_ADEVIDLE		BIT(21)
615 #define DWC3_OEVT_ADEVBHOSTEND		BIT(20)
616 #define DWC3_OEVT_ADEVHOST		BIT(19)
617 #define DWC3_OEVT_ADEVHNPCHNG		BIT(18)
618 #define DWC3_OEVT_ADEVSRPDET		BIT(17)
619 #define DWC3_OEVT_ADEVSESSENDDET	BIT(16)
620 #define DWC3_OEVT_BDEVBHOSTEND		BIT(11)
621 #define DWC3_OEVT_BDEVHNPCHNG		BIT(10)
622 #define DWC3_OEVT_BDEVSESSVLDDET	BIT(9)
623 #define DWC3_OEVT_BDEVVBUSCHNG		BIT(8)
624 #define DWC3_OEVT_BSESSVLD		BIT(3)
625 #define DWC3_OEVT_HSTNEGSTS		BIT(2)
626 #define DWC3_OEVT_SESREQSTS		BIT(1)
627 #define DWC3_OEVT_ERROR			BIT(0)
628 
629 /* OTG Event Enable Register */
630 #define DWC3_OEVTEN_XHCIRUNSTPSETEN	BIT(27)
631 #define DWC3_OEVTEN_DEVRUNSTPSETEN	BIT(26)
632 #define DWC3_OEVTEN_HIBENTRYEN		BIT(25)
633 #define DWC3_OEVTEN_CONIDSTSCHNGEN	BIT(24)
634 #define DWC3_OEVTEN_HRRCONFNOTIFEN	BIT(23)
635 #define DWC3_OEVTEN_HRRINITNOTIFEN	BIT(22)
636 #define DWC3_OEVTEN_ADEVIDLEEN		BIT(21)
637 #define DWC3_OEVTEN_ADEVBHOSTENDEN	BIT(20)
638 #define DWC3_OEVTEN_ADEVHOSTEN		BIT(19)
639 #define DWC3_OEVTEN_ADEVHNPCHNGEN	BIT(18)
640 #define DWC3_OEVTEN_ADEVSRPDETEN	BIT(17)
641 #define DWC3_OEVTEN_ADEVSESSENDDETEN	BIT(16)
642 #define DWC3_OEVTEN_BDEVBHOSTENDEN	BIT(11)
643 #define DWC3_OEVTEN_BDEVHNPCHNGEN	BIT(10)
644 #define DWC3_OEVTEN_BDEVSESSVLDDETEN	BIT(9)
645 #define DWC3_OEVTEN_BDEVVBUSCHNGEN	BIT(8)
646 
647 /* OTG Status Register */
648 #define DWC3_OSTS_DEVRUNSTP		BIT(13)
649 #define DWC3_OSTS_XHCIRUNSTP		BIT(12)
650 #define DWC3_OSTS_PERIPHERALSTATE	BIT(4)
651 #define DWC3_OSTS_XHCIPRTPOWER		BIT(3)
652 #define DWC3_OSTS_BSESVLD		BIT(2)
653 #define DWC3_OSTS_VBUSVLD		BIT(1)
654 #define DWC3_OSTS_CONIDSTS		BIT(0)
655 
656 /* Structures */
657 
658 struct dwc3_trb;
659 
660 /**
661  * struct dwc3_event_buffer - Software event buffer representation
662  * @buf: _THE_ buffer
663  * @cache: The buffer cache used in the threaded interrupt
664  * @length: size of this buffer
665  * @lpos: event offset
666  * @count: cache of last read event count register
667  * @flags: flags related to this event buffer
668  * @dma: dma_addr_t
669  * @dwc: pointer to DWC controller
670  */
671 struct dwc3_event_buffer {
672 	void			*buf;
673 	void			*cache;
674 	unsigned int		length;
675 	unsigned int		lpos;
676 	unsigned int		count;
677 	unsigned int		flags;
678 
679 #define DWC3_EVENT_PENDING	BIT(0)
680 
681 	dma_addr_t		dma;
682 
683 	struct dwc3		*dwc;
684 };
685 
686 #define DWC3_EP_FLAG_STALLED	BIT(0)
687 #define DWC3_EP_FLAG_WEDGED	BIT(1)
688 
689 #define DWC3_EP_DIRECTION_TX	true
690 #define DWC3_EP_DIRECTION_RX	false
691 
692 #define DWC3_TRB_NUM		256
693 
694 /**
695  * struct dwc3_ep - device side endpoint representation
696  * @endpoint: usb endpoint
697  * @cancelled_list: list of cancelled requests for this endpoint
698  * @pending_list: list of pending requests for this endpoint
699  * @started_list: list of started requests on this endpoint
700  * @regs: pointer to first endpoint register
701  * @trb_pool: array of transaction buffers
702  * @trb_pool_dma: dma address of @trb_pool
703  * @trb_enqueue: enqueue 'pointer' into TRB array
704  * @trb_dequeue: dequeue 'pointer' into TRB array
705  * @dwc: pointer to DWC controller
706  * @saved_state: ep state saved during hibernation
707  * @flags: endpoint flags (wedged, stalled, ...)
708  * @number: endpoint number (1 - 15)
709  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
710  * @resource_index: Resource transfer index
711  * @frame_number: set to the frame number we want this transfer to start (ISOC)
712  * @interval: the interval on which the ISOC transfer is started
713  * @name: a human readable name e.g. ep1out-bulk
714  * @direction: true for TX, false for RX
715  * @stream_capable: true when streams are enabled
716  * @combo_num: the test combination BIT[15:14] of the frame number to test
717  *		isochronous START TRANSFER command failure workaround
718  * @start_cmd_status: the status of testing START TRANSFER command with
719  *		combo_num = 'b00
720  */
721 struct dwc3_ep {
722 	struct usb_ep		endpoint;
723 	struct list_head	cancelled_list;
724 	struct list_head	pending_list;
725 	struct list_head	started_list;
726 
727 	void __iomem		*regs;
728 
729 	struct dwc3_trb		*trb_pool;
730 	dma_addr_t		trb_pool_dma;
731 	struct dwc3		*dwc;
732 
733 	u32			saved_state;
734 	unsigned int		flags;
735 #define DWC3_EP_ENABLED			BIT(0)
736 #define DWC3_EP_STALL			BIT(1)
737 #define DWC3_EP_WEDGE			BIT(2)
738 #define DWC3_EP_TRANSFER_STARTED	BIT(3)
739 #define DWC3_EP_END_TRANSFER_PENDING	BIT(4)
740 #define DWC3_EP_PENDING_REQUEST		BIT(5)
741 #define DWC3_EP_DELAY_START		BIT(6)
742 #define DWC3_EP_WAIT_TRANSFER_COMPLETE	BIT(7)
743 #define DWC3_EP_IGNORE_NEXT_NOSTREAM	BIT(8)
744 #define DWC3_EP_FORCE_RESTART_STREAM	BIT(9)
745 #define DWC3_EP_FIRST_STREAM_PRIMED	BIT(10)
746 #define DWC3_EP_PENDING_CLEAR_STALL	BIT(11)
747 #define DWC3_EP_TXFIFO_RESIZED		BIT(12)
748 #define DWC3_EP_DELAY_STOP             BIT(13)
749 
750 	/* This last one is specific to EP0 */
751 #define DWC3_EP0_DIR_IN			BIT(31)
752 
753 	/*
754 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
755 	 * use a u8 type here. If anybody decides to increase number of TRBs to
756 	 * anything larger than 256 - I can't see why people would want to do
757 	 * this though - then this type needs to be changed.
758 	 *
759 	 * By using u8 types we ensure that our % operator when incrementing
760 	 * enqueue and dequeue get optimized away by the compiler.
761 	 */
762 	u8			trb_enqueue;
763 	u8			trb_dequeue;
764 
765 	u8			number;
766 	u8			type;
767 	u8			resource_index;
768 	u32			frame_number;
769 	u32			interval;
770 
771 	char			name[20];
772 
773 	unsigned		direction:1;
774 	unsigned		stream_capable:1;
775 
776 	/* For isochronous START TRANSFER workaround only */
777 	u8			combo_num;
778 	int			start_cmd_status;
779 };
780 
781 enum dwc3_phy {
782 	DWC3_PHY_UNKNOWN = 0,
783 	DWC3_PHY_USB3,
784 	DWC3_PHY_USB2,
785 };
786 
787 enum dwc3_ep0_next {
788 	DWC3_EP0_UNKNOWN = 0,
789 	DWC3_EP0_COMPLETE,
790 	DWC3_EP0_NRDY_DATA,
791 	DWC3_EP0_NRDY_STATUS,
792 };
793 
794 enum dwc3_ep0_state {
795 	EP0_UNCONNECTED		= 0,
796 	EP0_SETUP_PHASE,
797 	EP0_DATA_PHASE,
798 	EP0_STATUS_PHASE,
799 };
800 
801 enum dwc3_link_state {
802 	/* In SuperSpeed */
803 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
804 	DWC3_LINK_STATE_U1		= 0x01,
805 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
806 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
807 	DWC3_LINK_STATE_SS_DIS		= 0x04,
808 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
809 	DWC3_LINK_STATE_SS_INACT	= 0x06,
810 	DWC3_LINK_STATE_POLL		= 0x07,
811 	DWC3_LINK_STATE_RECOV		= 0x08,
812 	DWC3_LINK_STATE_HRESET		= 0x09,
813 	DWC3_LINK_STATE_CMPLY		= 0x0a,
814 	DWC3_LINK_STATE_LPBK		= 0x0b,
815 	DWC3_LINK_STATE_RESET		= 0x0e,
816 	DWC3_LINK_STATE_RESUME		= 0x0f,
817 	DWC3_LINK_STATE_MASK		= 0x0f,
818 };
819 
820 /* TRB Length, PCM and Status */
821 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
822 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
823 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
824 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
825 
826 #define DWC3_TRBSTS_OK			0
827 #define DWC3_TRBSTS_MISSED_ISOC		1
828 #define DWC3_TRBSTS_SETUP_PENDING	2
829 #define DWC3_TRB_STS_XFER_IN_PROG	4
830 
831 /* TRB Control */
832 #define DWC3_TRB_CTRL_HWO		BIT(0)
833 #define DWC3_TRB_CTRL_LST		BIT(1)
834 #define DWC3_TRB_CTRL_CHN		BIT(2)
835 #define DWC3_TRB_CTRL_CSP		BIT(3)
836 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
837 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
838 #define DWC3_TRB_CTRL_IOC		BIT(11)
839 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
840 #define DWC3_TRB_CTRL_GET_SID_SOFN(n)	(((n) & (0xffff << 14)) >> 14)
841 
842 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
843 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
844 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
845 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
846 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
847 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
848 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
849 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
850 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
851 
852 /**
853  * struct dwc3_trb - transfer request block (hw format)
854  * @bpl: DW0-3
855  * @bph: DW4-7
856  * @size: DW8-B
857  * @ctrl: DWC-F
858  */
859 struct dwc3_trb {
860 	u32		bpl;
861 	u32		bph;
862 	u32		size;
863 	u32		ctrl;
864 } __packed;
865 
866 /**
867  * struct dwc3_hwparams - copy of HWPARAMS registers
868  * @hwparams0: GHWPARAMS0
869  * @hwparams1: GHWPARAMS1
870  * @hwparams2: GHWPARAMS2
871  * @hwparams3: GHWPARAMS3
872  * @hwparams4: GHWPARAMS4
873  * @hwparams5: GHWPARAMS5
874  * @hwparams6: GHWPARAMS6
875  * @hwparams7: GHWPARAMS7
876  * @hwparams8: GHWPARAMS8
877  * @hwparams9: GHWPARAMS9
878  */
879 struct dwc3_hwparams {
880 	u32	hwparams0;
881 	u32	hwparams1;
882 	u32	hwparams2;
883 	u32	hwparams3;
884 	u32	hwparams4;
885 	u32	hwparams5;
886 	u32	hwparams6;
887 	u32	hwparams7;
888 	u32	hwparams8;
889 	u32	hwparams9;
890 };
891 
892 /* HWPARAMS0 */
893 #define DWC3_MODE(n)		((n) & 0x7)
894 
895 /* HWPARAMS1 */
896 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
897 
898 /* HWPARAMS3 */
899 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
900 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
901 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
902 			(DWC3_NUM_EPS_MASK)) >> 12)
903 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
904 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
905 
906 /* HWPARAMS7 */
907 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
908 
909 /* HWPARAMS9 */
910 #define DWC3_MST_CAPABLE(p)	(!!((p)->hwparams9 &		\
911 			DWC3_GHWPARAMS9_DEV_MST))
912 
913 /**
914  * struct dwc3_request - representation of a transfer request
915  * @request: struct usb_request to be transferred
916  * @list: a list_head used for request queueing
917  * @dep: struct dwc3_ep owning this request
918  * @sg: pointer to first incomplete sg
919  * @start_sg: pointer to the sg which should be queued next
920  * @num_pending_sgs: counter to pending sgs
921  * @num_queued_sgs: counter to the number of sgs which already got queued
922  * @remaining: amount of data remaining
923  * @status: internal dwc3 request status tracking
924  * @epnum: endpoint number to which this request refers
925  * @trb: pointer to struct dwc3_trb
926  * @trb_dma: DMA address of @trb
927  * @num_trbs: number of TRBs used by this request
928  * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
929  *	or unaligned OUT)
930  * @direction: IN or OUT direction flag
931  * @mapped: true when request has been dma-mapped
932  */
933 struct dwc3_request {
934 	struct usb_request	request;
935 	struct list_head	list;
936 	struct dwc3_ep		*dep;
937 	struct scatterlist	*sg;
938 	struct scatterlist	*start_sg;
939 
940 	unsigned int		num_pending_sgs;
941 	unsigned int		num_queued_sgs;
942 	unsigned int		remaining;
943 
944 	unsigned int		status;
945 #define DWC3_REQUEST_STATUS_QUEUED		0
946 #define DWC3_REQUEST_STATUS_STARTED		1
947 #define DWC3_REQUEST_STATUS_DISCONNECTED	2
948 #define DWC3_REQUEST_STATUS_DEQUEUED		3
949 #define DWC3_REQUEST_STATUS_STALLED		4
950 #define DWC3_REQUEST_STATUS_COMPLETED		5
951 #define DWC3_REQUEST_STATUS_UNKNOWN		-1
952 
953 	u8			epnum;
954 	struct dwc3_trb		*trb;
955 	dma_addr_t		trb_dma;
956 
957 	unsigned int		num_trbs;
958 
959 	unsigned int		needs_extra_trb:1;
960 	unsigned int		direction:1;
961 	unsigned int		mapped:1;
962 };
963 
964 /*
965  * struct dwc3_scratchpad_array - hibernation scratchpad array
966  * (format defined by hw)
967  */
968 struct dwc3_scratchpad_array {
969 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
970 };
971 
972 /**
973  * struct dwc3 - representation of our controller
974  * @drd_work: workqueue used for role swapping
975  * @ep0_trb: trb which is used for the ctrl_req
976  * @bounce: address of bounce buffer
977  * @setup_buf: used while precessing STD USB requests
978  * @ep0_trb_addr: dma address of @ep0_trb
979  * @bounce_addr: dma address of @bounce
980  * @ep0_usb_req: dummy req used while handling STD USB requests
981  * @ep0_in_setup: one control transfer is completed and enter setup phase
982  * @lock: for synchronizing
983  * @mutex: for mode switching
984  * @dev: pointer to our struct device
985  * @sysdev: pointer to the DMA-capable device
986  * @xhci: pointer to our xHCI child
987  * @xhci_resources: struct resources for our @xhci child
988  * @ev_buf: struct dwc3_event_buffer pointer
989  * @eps: endpoint array
990  * @gadget: device side representation of the peripheral controller
991  * @gadget_driver: pointer to the gadget driver
992  * @bus_clk: clock for accessing the registers
993  * @ref_clk: reference clock
994  * @susp_clk: clock used when the SS phy is in low power (S3) state
995  * @reset: reset control
996  * @regs: base address for our registers
997  * @regs_size: address space size
998  * @fladj: frame length adjustment
999  * @ref_clk_per: reference clock period configuration
1000  * @irq_gadget: peripheral controller's IRQ number
1001  * @otg_irq: IRQ number for OTG IRQs
1002  * @current_otg_role: current role of operation while using the OTG block
1003  * @desired_otg_role: desired role of operation while using the OTG block
1004  * @otg_restart_host: flag that OTG controller needs to restart host
1005  * @u1u2: only used on revisions <1.83a for workaround
1006  * @maximum_speed: maximum speed requested (mainly for testing purposes)
1007  * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
1008  * @gadget_max_speed: maximum gadget speed requested
1009  * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1010  *			rate and lane count.
1011  * @ip: controller's ID
1012  * @revision: controller's version of an IP
1013  * @version_type: VERSIONTYPE register contents, a sub release of a revision
1014  * @dr_mode: requested mode of operation
1015  * @current_dr_role: current role of operation when in dual-role mode
1016  * @desired_dr_role: desired role of operation when in dual-role mode
1017  * @edev: extcon handle
1018  * @edev_nb: extcon notifier
1019  * @hsphy_mode: UTMI phy mode, one of following:
1020  *		- USBPHY_INTERFACE_MODE_UTMI
1021  *		- USBPHY_INTERFACE_MODE_UTMIW
1022  * @role_sw: usb_role_switch handle
1023  * @role_switch_default_mode: default operation mode of controller while
1024  *			usb role is USB_ROLE_NONE.
1025  * @usb_psy: pointer to power supply interface.
1026  * @usb2_phy: pointer to USB2 PHY
1027  * @usb3_phy: pointer to USB3 PHY
1028  * @usb2_generic_phy: pointer to USB2 PHY
1029  * @usb3_generic_phy: pointer to USB3 PHY
1030  * @phys_ready: flag to indicate that PHYs are ready
1031  * @ulpi: pointer to ulpi interface
1032  * @ulpi_ready: flag to indicate that ULPI is initialized
1033  * @u2sel: parameter from Set SEL request.
1034  * @u2pel: parameter from Set SEL request.
1035  * @u1sel: parameter from Set SEL request.
1036  * @u1pel: parameter from Set SEL request.
1037  * @num_eps: number of endpoints
1038  * @ep0_next_event: hold the next expected event
1039  * @ep0state: state of endpoint zero
1040  * @link_state: link state
1041  * @speed: device speed (super, high, full, low)
1042  * @hwparams: copy of hwparams registers
1043  * @regset: debugfs pointer to regdump file
1044  * @dbg_lsp_select: current debug lsp mux register selection
1045  * @test_mode: true when we're entering a USB test mode
1046  * @test_mode_nr: test feature selector
1047  * @lpm_nyet_threshold: LPM NYET response threshold
1048  * @hird_threshold: HIRD threshold
1049  * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1050  * @rx_max_burst_prd: max periodic ESS receive burst size
1051  * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1052  * @tx_max_burst_prd: max periodic ESS transmit burst size
1053  * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
1054  * @clear_stall_protocol: endpoint number that requires a delayed status phase
1055  * @hsphy_interface: "utmi" or "ulpi"
1056  * @connected: true when we're connected to a host, false otherwise
1057  * @softconnect: true when gadget connect is called, false when disconnect runs
1058  * @delayed_status: true when gadget driver asks for delayed status
1059  * @ep0_bounced: true when we used bounce buffer
1060  * @ep0_expect_in: true when we expect a DATA IN transfer
1061  * @sysdev_is_parent: true when dwc3 device has a parent driver
1062  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1063  *			there's now way for software to detect this in runtime.
1064  * @is_utmi_l1_suspend: the core asserts output signal
1065  *	0	- utmi_sleep_n
1066  *	1	- utmi_l1_suspend_n
1067  * @is_fpga: true when we are using the FPGA board
1068  * @pending_events: true when we have pending IRQs to be handled
1069  * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1070  * @pullups_connected: true when Run/Stop bit is set
1071  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1072  * @three_stage_setup: set if we perform a three phase setup
1073  * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1074  *			not needed for DWC_usb31 version 1.70a-ea06 and below
1075  * @usb3_lpm_capable: set if hadrware supports Link Power Management
1076  * @usb2_lpm_disable: set to disable usb2 lpm for host
1077  * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1078  * @disable_scramble_quirk: set if we enable the disable scramble quirk
1079  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1080  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1081  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1082  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1083  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1084  * @lfps_filter_quirk: set if we enable LFPS filter quirk
1085  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1086  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1087  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1088  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1089  *                      disabling the suspend signal to the PHY.
1090  * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1091  * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1092  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1093  * @async_callbacks: if set, indicate that async callbacks will be used.
1094  *
1095  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1096  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
1097  *			provide a free-running PHY clock.
1098  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1099  *			change quirk.
1100  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1101  *			check during HS transmit.
1102  * @resume_hs_terminations: Set if we enable quirk for fixing improper crc
1103  *			generation after resume from suspend.
1104  * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin
1105  *			VBUS with an external supply.
1106  * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1107  *			instances in park mode.
1108  * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1109  *			instances in park mode.
1110  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1111  * @tx_de_emphasis: Tx de-emphasis value
1112  *	0	- -6dB de-emphasis
1113  *	1	- -3.5dB de-emphasis
1114  *	2	- No de-emphasis
1115  *	3	- Reserved
1116  * @dis_metastability_quirk: set to disable metastability quirk.
1117  * @dis_split_quirk: set to disable split boundary.
1118  * @wakeup_configured: set if the device is configured for remote wakeup.
1119  * @suspended: set to track suspend event due to U3/L2.
1120  * @imod_interval: set the interrupt moderation interval in 250ns
1121  *			increments or 0 to disable.
1122  * @max_cfg_eps: current max number of IN eps used across all USB configs.
1123  * @last_fifo_depth: last fifo depth used to determine next fifo ram start
1124  *		     address.
1125  * @num_ep_resized: carries the current number endpoints which have had its tx
1126  *		    fifo resized.
1127  * @debug_root: root debugfs directory for this device to put its files in.
1128  */
1129 struct dwc3 {
1130 	struct work_struct	drd_work;
1131 	struct dwc3_trb		*ep0_trb;
1132 	void			*bounce;
1133 	u8			*setup_buf;
1134 	dma_addr_t		ep0_trb_addr;
1135 	dma_addr_t		bounce_addr;
1136 	struct dwc3_request	ep0_usb_req;
1137 	struct completion	ep0_in_setup;
1138 
1139 	/* device lock */
1140 	spinlock_t		lock;
1141 
1142 	/* mode switching lock */
1143 	struct mutex		mutex;
1144 
1145 	struct device		*dev;
1146 	struct device		*sysdev;
1147 
1148 	struct platform_device	*xhci;
1149 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1150 
1151 	struct dwc3_event_buffer *ev_buf;
1152 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
1153 
1154 	struct usb_gadget	*gadget;
1155 	struct usb_gadget_driver *gadget_driver;
1156 
1157 	struct clk		*bus_clk;
1158 	struct clk		*ref_clk;
1159 	struct clk		*susp_clk;
1160 
1161 	struct reset_control	*reset;
1162 
1163 	struct usb_phy		*usb2_phy;
1164 	struct usb_phy		*usb3_phy;
1165 
1166 	struct phy		*usb2_generic_phy;
1167 	struct phy		*usb3_generic_phy;
1168 
1169 	bool			phys_ready;
1170 
1171 	struct ulpi		*ulpi;
1172 	bool			ulpi_ready;
1173 
1174 	void __iomem		*regs;
1175 	size_t			regs_size;
1176 
1177 	enum usb_dr_mode	dr_mode;
1178 	u32			current_dr_role;
1179 	u32			desired_dr_role;
1180 	struct extcon_dev	*edev;
1181 	struct notifier_block	edev_nb;
1182 	enum usb_phy_interface	hsphy_mode;
1183 	struct usb_role_switch	*role_sw;
1184 	enum usb_dr_mode	role_switch_default_mode;
1185 
1186 	struct power_supply	*usb_psy;
1187 
1188 	u32			fladj;
1189 	u32			ref_clk_per;
1190 	u32			irq_gadget;
1191 	u32			otg_irq;
1192 	u32			current_otg_role;
1193 	u32			desired_otg_role;
1194 	bool			otg_restart_host;
1195 	u32			u1u2;
1196 	u32			maximum_speed;
1197 	u32			gadget_max_speed;
1198 	enum usb_ssp_rate	max_ssp_rate;
1199 	enum usb_ssp_rate	gadget_ssp_rate;
1200 
1201 	u32			ip;
1202 
1203 #define DWC3_IP			0x5533
1204 #define DWC31_IP		0x3331
1205 #define DWC32_IP		0x3332
1206 
1207 	u32			revision;
1208 
1209 #define DWC3_REVISION_ANY	0x0
1210 #define DWC3_REVISION_173A	0x5533173a
1211 #define DWC3_REVISION_175A	0x5533175a
1212 #define DWC3_REVISION_180A	0x5533180a
1213 #define DWC3_REVISION_183A	0x5533183a
1214 #define DWC3_REVISION_185A	0x5533185a
1215 #define DWC3_REVISION_187A	0x5533187a
1216 #define DWC3_REVISION_188A	0x5533188a
1217 #define DWC3_REVISION_190A	0x5533190a
1218 #define DWC3_REVISION_194A	0x5533194a
1219 #define DWC3_REVISION_200A	0x5533200a
1220 #define DWC3_REVISION_202A	0x5533202a
1221 #define DWC3_REVISION_210A	0x5533210a
1222 #define DWC3_REVISION_220A	0x5533220a
1223 #define DWC3_REVISION_230A	0x5533230a
1224 #define DWC3_REVISION_240A	0x5533240a
1225 #define DWC3_REVISION_250A	0x5533250a
1226 #define DWC3_REVISION_260A	0x5533260a
1227 #define DWC3_REVISION_270A	0x5533270a
1228 #define DWC3_REVISION_280A	0x5533280a
1229 #define DWC3_REVISION_290A	0x5533290a
1230 #define DWC3_REVISION_300A	0x5533300a
1231 #define DWC3_REVISION_310A	0x5533310a
1232 #define DWC3_REVISION_330A	0x5533330a
1233 
1234 #define DWC31_REVISION_ANY	0x0
1235 #define DWC31_REVISION_110A	0x3131302a
1236 #define DWC31_REVISION_120A	0x3132302a
1237 #define DWC31_REVISION_160A	0x3136302a
1238 #define DWC31_REVISION_170A	0x3137302a
1239 #define DWC31_REVISION_180A	0x3138302a
1240 #define DWC31_REVISION_190A	0x3139302a
1241 
1242 #define DWC32_REVISION_ANY	0x0
1243 #define DWC32_REVISION_100A	0x3130302a
1244 
1245 	u32			version_type;
1246 
1247 #define DWC31_VERSIONTYPE_ANY		0x0
1248 #define DWC31_VERSIONTYPE_EA01		0x65613031
1249 #define DWC31_VERSIONTYPE_EA02		0x65613032
1250 #define DWC31_VERSIONTYPE_EA03		0x65613033
1251 #define DWC31_VERSIONTYPE_EA04		0x65613034
1252 #define DWC31_VERSIONTYPE_EA05		0x65613035
1253 #define DWC31_VERSIONTYPE_EA06		0x65613036
1254 
1255 	enum dwc3_ep0_next	ep0_next_event;
1256 	enum dwc3_ep0_state	ep0state;
1257 	enum dwc3_link_state	link_state;
1258 
1259 	u16			u2sel;
1260 	u16			u2pel;
1261 	u8			u1sel;
1262 	u8			u1pel;
1263 
1264 	u8			speed;
1265 
1266 	u8			num_eps;
1267 
1268 	struct dwc3_hwparams	hwparams;
1269 	struct debugfs_regset32	*regset;
1270 
1271 	u32			dbg_lsp_select;
1272 
1273 	u8			test_mode;
1274 	u8			test_mode_nr;
1275 	u8			lpm_nyet_threshold;
1276 	u8			hird_threshold;
1277 	u8			rx_thr_num_pkt_prd;
1278 	u8			rx_max_burst_prd;
1279 	u8			tx_thr_num_pkt_prd;
1280 	u8			tx_max_burst_prd;
1281 	u8			tx_fifo_resize_max_num;
1282 	u8			clear_stall_protocol;
1283 
1284 	const char		*hsphy_interface;
1285 
1286 	unsigned		connected:1;
1287 	unsigned		softconnect:1;
1288 	unsigned		delayed_status:1;
1289 	unsigned		ep0_bounced:1;
1290 	unsigned		ep0_expect_in:1;
1291 	unsigned		sysdev_is_parent:1;
1292 	unsigned		has_lpm_erratum:1;
1293 	unsigned		is_utmi_l1_suspend:1;
1294 	unsigned		is_fpga:1;
1295 	unsigned		pending_events:1;
1296 	unsigned		do_fifo_resize:1;
1297 	unsigned		pullups_connected:1;
1298 	unsigned		setup_packet_pending:1;
1299 	unsigned		three_stage_setup:1;
1300 	unsigned		dis_start_transfer_quirk:1;
1301 	unsigned		usb3_lpm_capable:1;
1302 	unsigned		usb2_lpm_disable:1;
1303 	unsigned		usb2_gadget_lpm_disable:1;
1304 
1305 	unsigned		disable_scramble_quirk:1;
1306 	unsigned		u2exit_lfps_quirk:1;
1307 	unsigned		u2ss_inp3_quirk:1;
1308 	unsigned		req_p1p2p3_quirk:1;
1309 	unsigned                del_p1p2p3_quirk:1;
1310 	unsigned		del_phy_power_chg_quirk:1;
1311 	unsigned		lfps_filter_quirk:1;
1312 	unsigned		rx_detect_poll_quirk:1;
1313 	unsigned		dis_u3_susphy_quirk:1;
1314 	unsigned		dis_u2_susphy_quirk:1;
1315 	unsigned		dis_enblslpm_quirk:1;
1316 	unsigned		dis_u1_entry_quirk:1;
1317 	unsigned		dis_u2_entry_quirk:1;
1318 	unsigned		dis_rxdet_inp3_quirk:1;
1319 	unsigned		dis_u2_freeclk_exists_quirk:1;
1320 	unsigned		dis_del_phy_power_chg_quirk:1;
1321 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1322 	unsigned		resume_hs_terminations:1;
1323 	unsigned		ulpi_ext_vbus_drv:1;
1324 	unsigned		parkmode_disable_ss_quirk:1;
1325 	unsigned		parkmode_disable_hs_quirk:1;
1326 	unsigned		gfladj_refclk_lpm_sel:1;
1327 
1328 	unsigned		tx_de_emphasis_quirk:1;
1329 	unsigned		tx_de_emphasis:2;
1330 
1331 	unsigned		dis_metastability_quirk:1;
1332 
1333 	unsigned		dis_split_quirk:1;
1334 	unsigned		async_callbacks:1;
1335 	unsigned		wakeup_configured:1;
1336 	unsigned		suspended:1;
1337 
1338 	u16			imod_interval;
1339 
1340 	int			max_cfg_eps;
1341 	int			last_fifo_depth;
1342 	int			num_ep_resized;
1343 	struct dentry		*debug_root;
1344 };
1345 
1346 #define INCRX_BURST_MODE 0
1347 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1348 
1349 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1350 
1351 /* -------------------------------------------------------------------------- */
1352 
1353 struct dwc3_event_type {
1354 	u32	is_devspec:1;
1355 	u32	type:7;
1356 	u32	reserved8_31:24;
1357 } __packed;
1358 
1359 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1360 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1361 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1362 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1363 #define DWC3_DEPEVT_STREAMEVT		0x06
1364 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1365 
1366 /**
1367  * struct dwc3_event_depevt - Device Endpoint Events
1368  * @one_bit: indicates this is an endpoint event (not used)
1369  * @endpoint_number: number of the endpoint
1370  * @endpoint_event: The event we have:
1371  *	0x00	- Reserved
1372  *	0x01	- XferComplete
1373  *	0x02	- XferInProgress
1374  *	0x03	- XferNotReady
1375  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1376  *	0x05	- Reserved
1377  *	0x06	- StreamEvt
1378  *	0x07	- EPCmdCmplt
1379  * @reserved11_10: Reserved, don't use.
1380  * @status: Indicates the status of the event. Refer to databook for
1381  *	more information.
1382  * @parameters: Parameters of the current event. Refer to databook for
1383  *	more information.
1384  */
1385 struct dwc3_event_depevt {
1386 	u32	one_bit:1;
1387 	u32	endpoint_number:5;
1388 	u32	endpoint_event:4;
1389 	u32	reserved11_10:2;
1390 	u32	status:4;
1391 
1392 /* Within XferNotReady */
1393 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1394 
1395 /* Within XferComplete or XferInProgress */
1396 #define DEPEVT_STATUS_BUSERR	BIT(0)
1397 #define DEPEVT_STATUS_SHORT	BIT(1)
1398 #define DEPEVT_STATUS_IOC	BIT(2)
1399 #define DEPEVT_STATUS_LST	BIT(3) /* XferComplete */
1400 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1401 
1402 /* Stream event only */
1403 #define DEPEVT_STREAMEVT_FOUND		1
1404 #define DEPEVT_STREAMEVT_NOTFOUND	2
1405 
1406 /* Stream event parameter */
1407 #define DEPEVT_STREAM_PRIME		0xfffe
1408 #define DEPEVT_STREAM_NOSTREAM		0x0
1409 
1410 /* Control-only Status */
1411 #define DEPEVT_STATUS_CONTROL_DATA	1
1412 #define DEPEVT_STATUS_CONTROL_STATUS	2
1413 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1414 
1415 /* In response to Start Transfer */
1416 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1417 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1418 
1419 	u32	parameters:16;
1420 
1421 /* For Command Complete Events */
1422 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1423 } __packed;
1424 
1425 /**
1426  * struct dwc3_event_devt - Device Events
1427  * @one_bit: indicates this is a non-endpoint event (not used)
1428  * @device_event: indicates it's a device event. Should read as 0x00
1429  * @type: indicates the type of device event.
1430  *	0	- DisconnEvt
1431  *	1	- USBRst
1432  *	2	- ConnectDone
1433  *	3	- ULStChng
1434  *	4	- WkUpEvt
1435  *	5	- Reserved
1436  *	6	- Suspend (EOPF on revisions 2.10a and prior)
1437  *	7	- SOF
1438  *	8	- Reserved
1439  *	9	- ErrticErr
1440  *	10	- CmdCmplt
1441  *	11	- EvntOverflow
1442  *	12	- VndrDevTstRcved
1443  * @reserved15_12: Reserved, not used
1444  * @event_info: Information about this event
1445  * @reserved31_25: Reserved, not used
1446  */
1447 struct dwc3_event_devt {
1448 	u32	one_bit:1;
1449 	u32	device_event:7;
1450 	u32	type:4;
1451 	u32	reserved15_12:4;
1452 	u32	event_info:9;
1453 	u32	reserved31_25:7;
1454 } __packed;
1455 
1456 /**
1457  * struct dwc3_event_gevt - Other Core Events
1458  * @one_bit: indicates this is a non-endpoint event (not used)
1459  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1460  * @phy_port_number: self-explanatory
1461  * @reserved31_12: Reserved, not used.
1462  */
1463 struct dwc3_event_gevt {
1464 	u32	one_bit:1;
1465 	u32	device_event:7;
1466 	u32	phy_port_number:4;
1467 	u32	reserved31_12:20;
1468 } __packed;
1469 
1470 /**
1471  * union dwc3_event - representation of Event Buffer contents
1472  * @raw: raw 32-bit event
1473  * @type: the type of the event
1474  * @depevt: Device Endpoint Event
1475  * @devt: Device Event
1476  * @gevt: Global Event
1477  */
1478 union dwc3_event {
1479 	u32				raw;
1480 	struct dwc3_event_type		type;
1481 	struct dwc3_event_depevt	depevt;
1482 	struct dwc3_event_devt		devt;
1483 	struct dwc3_event_gevt		gevt;
1484 };
1485 
1486 /**
1487  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1488  * parameters
1489  * @param2: third parameter
1490  * @param1: second parameter
1491  * @param0: first parameter
1492  */
1493 struct dwc3_gadget_ep_cmd_params {
1494 	u32	param2;
1495 	u32	param1;
1496 	u32	param0;
1497 };
1498 
1499 /*
1500  * DWC3 Features to be used as Driver Data
1501  */
1502 
1503 #define DWC3_HAS_PERIPHERAL		BIT(0)
1504 #define DWC3_HAS_XHCI			BIT(1)
1505 #define DWC3_HAS_OTG			BIT(3)
1506 
1507 /* prototypes */
1508 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1509 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1510 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1511 
1512 #define DWC3_IP_IS(_ip)							\
1513 	(dwc->ip == _ip##_IP)
1514 
1515 #define DWC3_VER_IS(_ip, _ver)						\
1516 	(DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1517 
1518 #define DWC3_VER_IS_PRIOR(_ip, _ver)					\
1519 	(DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1520 
1521 #define DWC3_VER_IS_WITHIN(_ip, _from, _to)				\
1522 	(DWC3_IP_IS(_ip) &&						\
1523 	 dwc->revision >= _ip##_REVISION_##_from &&			\
1524 	 (!(_ip##_REVISION_##_to) ||					\
1525 	  dwc->revision <= _ip##_REVISION_##_to))
1526 
1527 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to)			\
1528 	(DWC3_VER_IS(_ip, _ver) &&					\
1529 	 dwc->version_type >= _ip##_VERSIONTYPE_##_from &&		\
1530 	 (!(_ip##_VERSIONTYPE_##_to) ||					\
1531 	  dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1532 
1533 /**
1534  * dwc3_mdwidth - get MDWIDTH value in bits
1535  * @dwc: pointer to our context structure
1536  *
1537  * Return MDWIDTH configuration value in bits.
1538  */
1539 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1540 {
1541 	u32 mdwidth;
1542 
1543 	mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1544 	if (DWC3_IP_IS(DWC32))
1545 		mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1546 
1547 	return mdwidth;
1548 }
1549 
1550 bool dwc3_has_imod(struct dwc3 *dwc);
1551 
1552 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1553 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1554 
1555 int dwc3_core_soft_reset(struct dwc3 *dwc);
1556 
1557 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1558 int dwc3_host_init(struct dwc3 *dwc);
1559 void dwc3_host_exit(struct dwc3 *dwc);
1560 #else
1561 static inline int dwc3_host_init(struct dwc3 *dwc)
1562 { return 0; }
1563 static inline void dwc3_host_exit(struct dwc3 *dwc)
1564 { }
1565 #endif
1566 
1567 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1568 int dwc3_gadget_init(struct dwc3 *dwc);
1569 void dwc3_gadget_exit(struct dwc3 *dwc);
1570 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1571 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1572 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1573 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1574 		struct dwc3_gadget_ep_cmd_params *params);
1575 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1576 		u32 param);
1577 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
1578 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1579 #else
1580 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1581 { return 0; }
1582 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1583 { }
1584 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1585 { return 0; }
1586 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1587 { return 0; }
1588 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1589 		enum dwc3_link_state state)
1590 { return 0; }
1591 
1592 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1593 		struct dwc3_gadget_ep_cmd_params *params)
1594 { return 0; }
1595 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1596 		int cmd, u32 param)
1597 { return 0; }
1598 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
1599 { }
1600 #endif
1601 
1602 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1603 int dwc3_drd_init(struct dwc3 *dwc);
1604 void dwc3_drd_exit(struct dwc3 *dwc);
1605 void dwc3_otg_init(struct dwc3 *dwc);
1606 void dwc3_otg_exit(struct dwc3 *dwc);
1607 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1608 void dwc3_otg_host_init(struct dwc3 *dwc);
1609 #else
1610 static inline int dwc3_drd_init(struct dwc3 *dwc)
1611 { return 0; }
1612 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1613 { }
1614 static inline void dwc3_otg_init(struct dwc3 *dwc)
1615 { }
1616 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1617 { }
1618 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1619 { }
1620 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1621 { }
1622 #endif
1623 
1624 /* power management interface */
1625 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1626 int dwc3_gadget_suspend(struct dwc3 *dwc);
1627 int dwc3_gadget_resume(struct dwc3 *dwc);
1628 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1629 #else
1630 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1631 {
1632 	return 0;
1633 }
1634 
1635 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1636 {
1637 	return 0;
1638 }
1639 
1640 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1641 {
1642 }
1643 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1644 
1645 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1646 int dwc3_ulpi_init(struct dwc3 *dwc);
1647 void dwc3_ulpi_exit(struct dwc3 *dwc);
1648 #else
1649 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1650 { return 0; }
1651 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1652 { }
1653 #endif
1654 
1655 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1656