xref: /linux/drivers/usb/isp1760/isp1760-regs.h (revision 60d789f3)
129e9ead2SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
27ef077a8SLaurent Pinchart /*
37ef077a8SLaurent Pinchart  * Driver for the NXP ISP1760 chip
47ef077a8SLaurent Pinchart  *
5*60d789f3SRui Miguel Silva  * Copyright 2021 Linaro, Rui Miguel Silva
67ef077a8SLaurent Pinchart  * Copyright 2014 Laurent Pinchart
77ef077a8SLaurent Pinchart  * Copyright 2007 Sebastian Siewior
87ef077a8SLaurent Pinchart  *
97ef077a8SLaurent Pinchart  * Contacts:
107ef077a8SLaurent Pinchart  *     Sebastian Siewior <bigeasy@linutronix.de>
117ef077a8SLaurent Pinchart  *     Laurent Pinchart <laurent.pinchart@ideasonboard.com>
12*60d789f3SRui Miguel Silva  *     Rui Miguel Silva <rui.silva@linaro.org>
137ef077a8SLaurent Pinchart  */
147ef077a8SLaurent Pinchart 
151da9e1c0SRui Miguel Silva #ifndef _ISP176x_REGS_H_
161da9e1c0SRui Miguel Silva #define _ISP176x_REGS_H_
177ef077a8SLaurent Pinchart 
187ef077a8SLaurent Pinchart /* -----------------------------------------------------------------------------
197ef077a8SLaurent Pinchart  * Host Controller
207ef077a8SLaurent Pinchart  */
217ef077a8SLaurent Pinchart 
22*60d789f3SRui Miguel Silva /* ISP1760/31 */
237ef077a8SLaurent Pinchart /* EHCI capability registers */
241da9e1c0SRui Miguel Silva #define ISP176x_HC_VERSION		0x002
251da9e1c0SRui Miguel Silva #define ISP176x_HC_HCSPARAMS		0x004
261da9e1c0SRui Miguel Silva #define ISP176x_HC_HCCPARAMS		0x008
277ef077a8SLaurent Pinchart 
287ef077a8SLaurent Pinchart /* EHCI operational registers */
291da9e1c0SRui Miguel Silva #define ISP176x_HC_USBCMD		0x020
301da9e1c0SRui Miguel Silva #define ISP176x_HC_USBSTS		0x024
311da9e1c0SRui Miguel Silva #define ISP176x_HC_FRINDEX		0x02c
327ef077a8SLaurent Pinchart 
331da9e1c0SRui Miguel Silva #define ISP176x_HC_CONFIGFLAG		0x060
341da9e1c0SRui Miguel Silva #define ISP176x_HC_PORTSC1		0x064
357ef077a8SLaurent Pinchart 
361da9e1c0SRui Miguel Silva #define ISP176x_HC_ISO_PTD_DONEMAP	0x130
371da9e1c0SRui Miguel Silva #define ISP176x_HC_ISO_PTD_SKIPMAP	0x134
381da9e1c0SRui Miguel Silva #define ISP176x_HC_ISO_PTD_LASTPTD	0x138
391da9e1c0SRui Miguel Silva #define ISP176x_HC_INT_PTD_DONEMAP	0x140
401da9e1c0SRui Miguel Silva #define ISP176x_HC_INT_PTD_SKIPMAP	0x144
411da9e1c0SRui Miguel Silva #define ISP176x_HC_INT_PTD_LASTPTD	0x148
421da9e1c0SRui Miguel Silva #define ISP176x_HC_ATL_PTD_DONEMAP	0x150
431da9e1c0SRui Miguel Silva #define ISP176x_HC_ATL_PTD_SKIPMAP	0x154
441da9e1c0SRui Miguel Silva #define ISP176x_HC_ATL_PTD_LASTPTD	0x158
457ef077a8SLaurent Pinchart 
467ef077a8SLaurent Pinchart /* Configuration Register */
471da9e1c0SRui Miguel Silva #define ISP176x_HC_HW_MODE_CTRL		0x300
481da9e1c0SRui Miguel Silva #define ISP176x_HC_CHIP_ID		0x304
491da9e1c0SRui Miguel Silva #define ISP176x_HC_SCRATCH		0x308
501da9e1c0SRui Miguel Silva #define ISP176x_HC_RESET		0x30c
511da9e1c0SRui Miguel Silva #define ISP176x_HC_BUFFER_STATUS	0x334
521da9e1c0SRui Miguel Silva #define ISP176x_HC_MEMORY		0x33c
537ef077a8SLaurent Pinchart 
547ef077a8SLaurent Pinchart /* Interrupt Register */
551da9e1c0SRui Miguel Silva #define ISP176x_HC_INTERRUPT		0x310
561da9e1c0SRui Miguel Silva #define ISP176x_HC_INTERRUPT_ENABLE	0x314
571da9e1c0SRui Miguel Silva #define ISP176x_HC_ISO_IRQ_MASK_OR	0x318
581da9e1c0SRui Miguel Silva #define ISP176x_HC_INT_IRQ_MASK_OR	0x31c
591da9e1c0SRui Miguel Silva #define ISP176x_HC_ATL_IRQ_MASK_OR	0x320
601da9e1c0SRui Miguel Silva #define ISP176x_HC_ISO_IRQ_MASK_AND	0x324
611da9e1c0SRui Miguel Silva #define ISP176x_HC_INT_IRQ_MASK_AND	0x328
621da9e1c0SRui Miguel Silva #define ISP176x_HC_ATL_IRQ_MASK_AND	0x32c
637ef077a8SLaurent Pinchart 
64*60d789f3SRui Miguel Silva #define ISP176x_HC_OTG_CTRL_SET		0x374
65*60d789f3SRui Miguel Silva #define ISP176x_HC_OTG_CTRL_CLEAR	0x376
66*60d789f3SRui Miguel Silva 
671da9e1c0SRui Miguel Silva enum isp176x_host_controller_fields {
68*60d789f3SRui Miguel Silva 	/* HC_PORTSC1 */
69*60d789f3SRui Miguel Silva 	PORT_OWNER, PORT_POWER, PORT_LSTATUS, PORT_RESET, PORT_SUSPEND,
70*60d789f3SRui Miguel Silva 	PORT_RESUME, PORT_PE, PORT_CSC, PORT_CONNECT,
711da9e1c0SRui Miguel Silva 	/* HC_HCSPARAMS */
721da9e1c0SRui Miguel Silva 	HCS_PPC, HCS_N_PORTS,
731da9e1c0SRui Miguel Silva 	/* HC_HCCPARAMS */
741da9e1c0SRui Miguel Silva 	HCC_ISOC_CACHE, HCC_ISOC_THRES,
751da9e1c0SRui Miguel Silva 	/* HC_USBCMD */
761da9e1c0SRui Miguel Silva 	CMD_LRESET, CMD_RESET, CMD_RUN,
771da9e1c0SRui Miguel Silva 	/* HC_USBSTS */
781da9e1c0SRui Miguel Silva 	STS_PCD,
791da9e1c0SRui Miguel Silva 	/* HC_FRINDEX */
801da9e1c0SRui Miguel Silva 	HC_FRINDEX,
811da9e1c0SRui Miguel Silva 	/* HC_CONFIGFLAG */
821da9e1c0SRui Miguel Silva 	FLAG_CF,
83*60d789f3SRui Miguel Silva 	/* ISO/INT/ATL PTD */
84*60d789f3SRui Miguel Silva 	HC_ISO_PTD_DONEMAP, HC_ISO_PTD_SKIPMAP, HC_ISO_PTD_LASTPTD,
85*60d789f3SRui Miguel Silva 	HC_INT_PTD_DONEMAP, HC_INT_PTD_SKIPMAP, HC_INT_PTD_LASTPTD,
86*60d789f3SRui Miguel Silva 	HC_ATL_PTD_DONEMAP, HC_ATL_PTD_SKIPMAP, HC_ATL_PTD_LASTPTD,
871da9e1c0SRui Miguel Silva 	/* HC_HW_MODE_CTRL */
881da9e1c0SRui Miguel Silva 	ALL_ATX_RESET, HW_ANA_DIGI_OC, HW_DEV_DMA, HW_COMN_IRQ, HW_COMN_DMA,
891da9e1c0SRui Miguel Silva 	HW_DATA_BUS_WIDTH, HW_DACK_POL_HIGH, HW_DREQ_POL_HIGH, HW_INTR_HIGH_ACT,
90*60d789f3SRui Miguel Silva 	HW_INTF_LOCK, HW_INTR_EDGE_TRIG, HW_GLOBAL_INTR_EN,
91*60d789f3SRui Miguel Silva 	/* HC_CHIP_ID */
92*60d789f3SRui Miguel Silva 	HC_CHIP_ID_HIGH, HC_CHIP_ID_LOW, HC_CHIP_REV,
93*60d789f3SRui Miguel Silva 	/* HC_SCRATCH */
94*60d789f3SRui Miguel Silva 	HC_SCRATCH,
951da9e1c0SRui Miguel Silva 	/* HC_RESET */
96*60d789f3SRui Miguel Silva 	SW_RESET_RESET_ATX, SW_RESET_RESET_HC, SW_RESET_RESET_ALL,
971da9e1c0SRui Miguel Silva 	/* HC_BUFFER_STATUS */
98*60d789f3SRui Miguel Silva 	ISO_BUF_FILL, INT_BUF_FILL, ATL_BUF_FILL,
991da9e1c0SRui Miguel Silva 	/* HC_MEMORY */
1001da9e1c0SRui Miguel Silva 	MEM_BANK_SEL, MEM_START_ADDR,
101*60d789f3SRui Miguel Silva 	/* HC_DATA */
102*60d789f3SRui Miguel Silva 	HC_DATA,
103*60d789f3SRui Miguel Silva 	/* HC_INTERRUPT */
104*60d789f3SRui Miguel Silva 	HC_INTERRUPT,
1051da9e1c0SRui Miguel Silva 	/* HC_INTERRUPT_ENABLE */
106*60d789f3SRui Miguel Silva 	HC_INT_IRQ_ENABLE, HC_ATL_IRQ_ENABLE,
107*60d789f3SRui Miguel Silva 	/* INTERRUPT MASKS */
108*60d789f3SRui Miguel Silva 	HC_ISO_IRQ_MASK_OR, HC_INT_IRQ_MASK_OR, HC_ATL_IRQ_MASK_OR,
109*60d789f3SRui Miguel Silva 	HC_ISO_IRQ_MASK_AND, HC_INT_IRQ_MASK_AND, HC_ATL_IRQ_MASK_AND,
110*60d789f3SRui Miguel Silva 	/* HW_OTG_CTRL_SET */
111*60d789f3SRui Miguel Silva 	HW_OTG_DISABLE, HW_SW_SEL_HC_DC, HW_VBUS_DRV, HW_SEL_CP_EXT,
112*60d789f3SRui Miguel Silva 	HW_DM_PULLDOWN, HW_DP_PULLDOWN, HW_DP_PULLUP, HW_HC_2_DIS,
113*60d789f3SRui Miguel Silva 	/* HW_OTG_CTRL_CLR */
114*60d789f3SRui Miguel Silva 	HW_OTG_DISABLE_CLEAR, HW_SW_SEL_HC_DC_CLEAR, HW_VBUS_DRV_CLEAR,
115*60d789f3SRui Miguel Silva 	HW_SEL_CP_EXT_CLEAR, HW_DM_PULLDOWN_CLEAR, HW_DP_PULLDOWN_CLEAR,
116*60d789f3SRui Miguel Silva 	HW_DP_PULLUP_CLEAR, HW_HC_2_DIS_CLEAR,
1171da9e1c0SRui Miguel Silva 	/* Last element */
1181da9e1c0SRui Miguel Silva 	HC_FIELD_MAX,
1191da9e1c0SRui Miguel Silva };
1207ef077a8SLaurent Pinchart 
121*60d789f3SRui Miguel Silva /* ISP1763 */
122*60d789f3SRui Miguel Silva /* EHCI operational registers */
123*60d789f3SRui Miguel Silva #define ISP1763_HC_USBCMD		0x8c
124*60d789f3SRui Miguel Silva #define ISP1763_HC_USBSTS		0x90
125*60d789f3SRui Miguel Silva #define ISP1763_HC_FRINDEX		0x98
126*60d789f3SRui Miguel Silva 
127*60d789f3SRui Miguel Silva #define ISP1763_HC_CONFIGFLAG		0x9c
128*60d789f3SRui Miguel Silva #define ISP1763_HC_PORTSC1		0xa0
129*60d789f3SRui Miguel Silva 
130*60d789f3SRui Miguel Silva #define ISP1763_HC_ISO_PTD_DONEMAP	0xa4
131*60d789f3SRui Miguel Silva #define ISP1763_HC_ISO_PTD_SKIPMAP	0xa6
132*60d789f3SRui Miguel Silva #define ISP1763_HC_ISO_PTD_LASTPTD	0xa8
133*60d789f3SRui Miguel Silva #define ISP1763_HC_INT_PTD_DONEMAP	0xaa
134*60d789f3SRui Miguel Silva #define ISP1763_HC_INT_PTD_SKIPMAP	0xac
135*60d789f3SRui Miguel Silva #define ISP1763_HC_INT_PTD_LASTPTD	0xae
136*60d789f3SRui Miguel Silva #define ISP1763_HC_ATL_PTD_DONEMAP	0xb0
137*60d789f3SRui Miguel Silva #define ISP1763_HC_ATL_PTD_SKIPMAP	0xb2
138*60d789f3SRui Miguel Silva #define ISP1763_HC_ATL_PTD_LASTPTD	0xb4
139*60d789f3SRui Miguel Silva 
140*60d789f3SRui Miguel Silva /* Configuration Register */
141*60d789f3SRui Miguel Silva #define ISP1763_HC_HW_MODE_CTRL		0xb6
142*60d789f3SRui Miguel Silva #define ISP1763_HC_CHIP_REV		0x70
143*60d789f3SRui Miguel Silva #define ISP1763_HC_CHIP_ID		0x72
144*60d789f3SRui Miguel Silva #define ISP1763_HC_SCRATCH		0x78
145*60d789f3SRui Miguel Silva #define ISP1763_HC_RESET		0xb8
146*60d789f3SRui Miguel Silva #define ISP1763_HC_BUFFER_STATUS	0xba
147*60d789f3SRui Miguel Silva #define ISP1763_HC_MEMORY		0xc4
148*60d789f3SRui Miguel Silva #define ISP1763_HC_DATA			0xc6
149*60d789f3SRui Miguel Silva 
150*60d789f3SRui Miguel Silva /* Interrupt Register */
151*60d789f3SRui Miguel Silva #define ISP1763_HC_INTERRUPT		0xd4
152*60d789f3SRui Miguel Silva #define ISP1763_HC_INTERRUPT_ENABLE	0xd6
153*60d789f3SRui Miguel Silva #define ISP1763_HC_ISO_IRQ_MASK_OR	0xd8
154*60d789f3SRui Miguel Silva #define ISP1763_HC_INT_IRQ_MASK_OR	0xda
155*60d789f3SRui Miguel Silva #define ISP1763_HC_ATL_IRQ_MASK_OR	0xdc
156*60d789f3SRui Miguel Silva #define ISP1763_HC_ISO_IRQ_MASK_AND	0xde
157*60d789f3SRui Miguel Silva #define ISP1763_HC_INT_IRQ_MASK_AND	0xe0
158*60d789f3SRui Miguel Silva #define ISP1763_HC_ATL_IRQ_MASK_AND	0xe2
159*60d789f3SRui Miguel Silva 
160*60d789f3SRui Miguel Silva #define ISP1763_HC_OTG_CTRL_SET		0xe4
161*60d789f3SRui Miguel Silva #define ISP1763_HC_OTG_CTRL_CLEAR	0xe6
162*60d789f3SRui Miguel Silva 
1637ef077a8SLaurent Pinchart /* -----------------------------------------------------------------------------
1647ef077a8SLaurent Pinchart  * Peripheral Controller
1657ef077a8SLaurent Pinchart  */
1667ef077a8SLaurent Pinchart 
1677ef077a8SLaurent Pinchart #define DC_IEPTX(n)			(1 << (11 + 2 * (n)))
1687ef077a8SLaurent Pinchart #define DC_IEPRX(n)			(1 << (10 + 2 * (n)))
1697ef077a8SLaurent Pinchart #define DC_IEPRXTX(n)			(3 << (10 + 2 * (n)))
1701da9e1c0SRui Miguel Silva 
1711da9e1c0SRui Miguel Silva #define ISP176x_DC_CDBGMOD_ACK		BIT(6)
1721da9e1c0SRui Miguel Silva #define ISP176x_DC_DDBGMODIN_ACK	BIT(4)
1731da9e1c0SRui Miguel Silva #define ISP176x_DC_DDBGMODOUT_ACK	BIT(2)
1741da9e1c0SRui Miguel Silva 
1751da9e1c0SRui Miguel Silva #define ISP176x_DC_IEP0SETUP		BIT(8)
1761da9e1c0SRui Miguel Silva #define ISP176x_DC_IEVBUS		BIT(7)
1771da9e1c0SRui Miguel Silva #define ISP176x_DC_IEHS_STA		BIT(5)
1781da9e1c0SRui Miguel Silva #define ISP176x_DC_IERESM		BIT(4)
1791da9e1c0SRui Miguel Silva #define ISP176x_DC_IESUSP		BIT(3)
1801da9e1c0SRui Miguel Silva #define ISP176x_DC_IEBRST		BIT(0)
1811da9e1c0SRui Miguel Silva 
1821da9e1c0SRui Miguel Silva #define ISP176x_DC_ENDPTYP_ISOC		0x01
1831da9e1c0SRui Miguel Silva #define ISP176x_DC_ENDPTYP_BULK		0x02
1841da9e1c0SRui Miguel Silva #define ISP176x_DC_ENDPTYP_INTERRUPT	0x03
1851da9e1c0SRui Miguel Silva 
1861da9e1c0SRui Miguel Silva /* Initialization Registers */
1871da9e1c0SRui Miguel Silva #define ISP176x_DC_ADDRESS		0x0200
1881da9e1c0SRui Miguel Silva #define ISP176x_DC_MODE			0x020c
1891da9e1c0SRui Miguel Silva #define ISP176x_DC_INTCONF		0x0210
1901da9e1c0SRui Miguel Silva #define ISP176x_DC_DEBUG		0x0212
1911da9e1c0SRui Miguel Silva #define ISP176x_DC_INTENABLE		0x0214
1927ef077a8SLaurent Pinchart 
1937ef077a8SLaurent Pinchart /* Data Flow Registers */
1941da9e1c0SRui Miguel Silva #define ISP176x_DC_EPMAXPKTSZ		0x0204
1951da9e1c0SRui Miguel Silva #define ISP176x_DC_EPTYPE		0x0208
1967ef077a8SLaurent Pinchart 
1971da9e1c0SRui Miguel Silva #define ISP176x_DC_BUFLEN		0x021c
1981da9e1c0SRui Miguel Silva #define ISP176x_DC_BUFSTAT		0x021e
1991da9e1c0SRui Miguel Silva #define ISP176x_DC_DATAPORT		0x0220
2007ef077a8SLaurent Pinchart 
2011da9e1c0SRui Miguel Silva #define ISP176x_DC_CTRLFUNC		0x0228
2021da9e1c0SRui Miguel Silva #define ISP176x_DC_EPINDEX		0x022c
2037ef077a8SLaurent Pinchart 
2047ef077a8SLaurent Pinchart /* DMA Registers */
2051da9e1c0SRui Miguel Silva #define ISP176x_DC_DMACMD		0x0230
2061da9e1c0SRui Miguel Silva #define ISP176x_DC_DMATXCOUNT		0x0234
2071da9e1c0SRui Miguel Silva #define ISP176x_DC_DMACONF		0x0238
2081da9e1c0SRui Miguel Silva #define ISP176x_DC_DMAHW		0x023c
2091da9e1c0SRui Miguel Silva #define ISP176x_DC_DMAINTREASON		0x0250
2101da9e1c0SRui Miguel Silva #define ISP176x_DC_DMAINTEN		0x0254
2111da9e1c0SRui Miguel Silva #define ISP176x_DC_DMAEP		0x0258
2121da9e1c0SRui Miguel Silva #define ISP176x_DC_DMABURSTCOUNT	0x0264
2137ef077a8SLaurent Pinchart 
2147ef077a8SLaurent Pinchart /* General Registers */
2151da9e1c0SRui Miguel Silva #define ISP176x_DC_INTERRUPT		0x0218
2161da9e1c0SRui Miguel Silva #define ISP176x_DC_CHIPID		0x0270
2171da9e1c0SRui Miguel Silva #define ISP176x_DC_FRAMENUM		0x0274
2181da9e1c0SRui Miguel Silva #define ISP176x_DC_SCRATCH		0x0278
2191da9e1c0SRui Miguel Silva #define ISP176x_DC_UNLOCKDEV		0x027c
2201da9e1c0SRui Miguel Silva #define ISP176x_DC_INTPULSEWIDTH	0x0280
2211da9e1c0SRui Miguel Silva #define ISP176x_DC_TESTMODE		0x0284
2221da9e1c0SRui Miguel Silva 
2231da9e1c0SRui Miguel Silva enum isp176x_device_controller_fields {
2241da9e1c0SRui Miguel Silva 	/* DC_ADDRESS */
2251da9e1c0SRui Miguel Silva 	DC_DEVEN, DC_DEVADDR,
2261da9e1c0SRui Miguel Silva 	/* DC_MODE */
2271da9e1c0SRui Miguel Silva 	DC_VBUSSTAT, DC_SFRESET, DC_GLINTENA,
2281da9e1c0SRui Miguel Silva 	/* DC_INTCONF */
2291da9e1c0SRui Miguel Silva 	DC_CDBGMOD_ACK, DC_DDBGMODIN_ACK, DC_DDBGMODOUT_ACK, DC_INTPOL,
2301da9e1c0SRui Miguel Silva 	/* DC_INTENABLE */
2311da9e1c0SRui Miguel Silva 	DC_IEPRXTX_7, DC_IEPRXTX_6, DC_IEPRXTX_5, DC_IEPRXTX_4, DC_IEPRXTX_3,
2321da9e1c0SRui Miguel Silva 	DC_IEPRXTX_2, DC_IEPRXTX_1, DC_IEPRXTX_0,
2331da9e1c0SRui Miguel Silva 	DC_IEP0SETUP, DC_IEVBUS, DC_IEHS_STA, DC_IERESM, DC_IESUSP, DC_IEBRST,
2341da9e1c0SRui Miguel Silva 	/* DC_EPINDEX */
2351da9e1c0SRui Miguel Silva 	DC_EP0SETUP, DC_ENDPIDX, DC_EPDIR,
2361da9e1c0SRui Miguel Silva 	/* DC_CTRLFUNC */
2371da9e1c0SRui Miguel Silva 	DC_CLBUF, DC_VENDP, DC_DSEN, DC_STATUS, DC_STALL,
2381da9e1c0SRui Miguel Silva 	/* DC_BUFLEN */
2391da9e1c0SRui Miguel Silva 	DC_BUFLEN,
2401da9e1c0SRui Miguel Silva 	/* DC_EPMAXPKTSZ */
2411da9e1c0SRui Miguel Silva 	DC_FFOSZ,
2421da9e1c0SRui Miguel Silva 	/* DC_EPTYPE */
2431da9e1c0SRui Miguel Silva 	DC_EPENABLE, DC_ENDPTYP,
2441da9e1c0SRui Miguel Silva 	/* DC_FRAMENUM */
2451da9e1c0SRui Miguel Silva 	DC_FRAMENUM, DC_UFRAMENUM,
2461da9e1c0SRui Miguel Silva 	/* Last element */
2471da9e1c0SRui Miguel Silva 	DC_FIELD_MAX,
2481da9e1c0SRui Miguel Silva };
2497ef077a8SLaurent Pinchart 
2507ef077a8SLaurent Pinchart #endif
251