xref: /linux/include/dt-bindings/clock/am4.h (revision e65eb2ef)
19c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
29bc01114STero Kristo /*
39bc01114STero Kristo  * Copyright 2017 Texas Instruments, Inc.
49bc01114STero Kristo  */
59bc01114STero Kristo #ifndef __DT_BINDINGS_CLK_AM4_H
69bc01114STero Kristo #define __DT_BINDINGS_CLK_AM4_H
79bc01114STero Kristo 
89bc01114STero Kristo #define AM4_CLKCTRL_OFFSET	0x20
99bc01114STero Kristo #define AM4_CLKCTRL_INDEX(offset)	((offset) - AM4_CLKCTRL_OFFSET)
109bc01114STero Kristo 
118cfbdbd9STero Kristo /* l3s_tsc clocks */
128cfbdbd9STero Kristo #define AM4_L3S_TSC_CLKCTRL_OFFSET	0x120
138cfbdbd9STero Kristo #define AM4_L3S_TSC_CLKCTRL_INDEX(offset)	((offset) - AM4_L3S_TSC_CLKCTRL_OFFSET)
148cfbdbd9STero Kristo #define AM4_L3S_TSC_ADC_TSC_CLKCTRL	AM4_L3S_TSC_CLKCTRL_INDEX(0x120)
158cfbdbd9STero Kristo 
168cfbdbd9STero Kristo /* l4_wkup_aon clocks */
178cfbdbd9STero Kristo #define AM4_L4_WKUP_AON_CLKCTRL_OFFSET	0x228
188cfbdbd9STero Kristo #define AM4_L4_WKUP_AON_CLKCTRL_INDEX(offset)	((offset) - AM4_L4_WKUP_AON_CLKCTRL_OFFSET)
198cfbdbd9STero Kristo #define AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL	AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x228)
208cfbdbd9STero Kristo #define AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL	AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x230)
218cfbdbd9STero Kristo 
228cfbdbd9STero Kristo /* l4_wkup clocks */
238cfbdbd9STero Kristo #define AM4_L4_WKUP_CLKCTRL_OFFSET	0x220
248cfbdbd9STero Kristo #define AM4_L4_WKUP_CLKCTRL_INDEX(offset)	((offset) - AM4_L4_WKUP_CLKCTRL_OFFSET)
258cfbdbd9STero Kristo #define AM4_L4_WKUP_L4_WKUP_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x220)
268cfbdbd9STero Kristo #define AM4_L4_WKUP_TIMER1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x328)
278cfbdbd9STero Kristo #define AM4_L4_WKUP_WD_TIMER2_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x338)
288cfbdbd9STero Kristo #define AM4_L4_WKUP_I2C1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x340)
298cfbdbd9STero Kristo #define AM4_L4_WKUP_UART1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x348)
308cfbdbd9STero Kristo #define AM4_L4_WKUP_SMARTREFLEX0_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x350)
318cfbdbd9STero Kristo #define AM4_L4_WKUP_SMARTREFLEX1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x358)
328cfbdbd9STero Kristo #define AM4_L4_WKUP_CONTROL_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x360)
338cfbdbd9STero Kristo #define AM4_L4_WKUP_GPIO1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x368)
348cfbdbd9STero Kristo 
358cfbdbd9STero Kristo /* mpu clocks */
368cfbdbd9STero Kristo #define AM4_MPU_MPU_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
378cfbdbd9STero Kristo 
388cfbdbd9STero Kristo /* gfx_l3 clocks */
398cfbdbd9STero Kristo #define AM4_GFX_L3_GFX_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
408cfbdbd9STero Kristo 
418cfbdbd9STero Kristo /* l4_rtc clocks */
428cfbdbd9STero Kristo #define AM4_L4_RTC_RTC_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
438cfbdbd9STero Kristo 
448cfbdbd9STero Kristo /* l3 clocks */
458cfbdbd9STero Kristo #define AM4_L3_L3_MAIN_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
468cfbdbd9STero Kristo #define AM4_L3_AES_CLKCTRL	AM4_CLKCTRL_INDEX(0x28)
478cfbdbd9STero Kristo #define AM4_L3_DES_CLKCTRL	AM4_CLKCTRL_INDEX(0x30)
488cfbdbd9STero Kristo #define AM4_L3_L3_INSTR_CLKCTRL	AM4_CLKCTRL_INDEX(0x40)
498cfbdbd9STero Kristo #define AM4_L3_OCMCRAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x50)
508cfbdbd9STero Kristo #define AM4_L3_SHAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x58)
518cfbdbd9STero Kristo #define AM4_L3_TPCC_CLKCTRL	AM4_CLKCTRL_INDEX(0x78)
528cfbdbd9STero Kristo #define AM4_L3_TPTC0_CLKCTRL	AM4_CLKCTRL_INDEX(0x80)
538cfbdbd9STero Kristo #define AM4_L3_TPTC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x88)
548cfbdbd9STero Kristo #define AM4_L3_TPTC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x90)
558cfbdbd9STero Kristo #define AM4_L3_L4_HS_CLKCTRL	AM4_CLKCTRL_INDEX(0xa0)
568cfbdbd9STero Kristo 
578cfbdbd9STero Kristo /* l3s clocks */
588cfbdbd9STero Kristo #define AM4_L3S_CLKCTRL_OFFSET	0x68
598cfbdbd9STero Kristo #define AM4_L3S_CLKCTRL_INDEX(offset)	((offset) - AM4_L3S_CLKCTRL_OFFSET)
608cfbdbd9STero Kristo #define AM4_L3S_VPFE0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x68)
618cfbdbd9STero Kristo #define AM4_L3S_VPFE1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x70)
628cfbdbd9STero Kristo #define AM4_L3S_GPMC_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x220)
63*59139adaSMiquel Raynal #define AM4_L3S_ADC1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x230)
648cfbdbd9STero Kristo #define AM4_L3S_MCASP0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x238)
658cfbdbd9STero Kristo #define AM4_L3S_MCASP1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x240)
668cfbdbd9STero Kristo #define AM4_L3S_MMC3_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x248)
678cfbdbd9STero Kristo #define AM4_L3S_QSPI_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x258)
688cfbdbd9STero Kristo #define AM4_L3S_USB_OTG_SS0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x260)
698cfbdbd9STero Kristo #define AM4_L3S_USB_OTG_SS1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x268)
708cfbdbd9STero Kristo 
718cfbdbd9STero Kristo /* pruss_ocp clocks */
728cfbdbd9STero Kristo #define AM4_PRUSS_OCP_CLKCTRL_OFFSET	0x320
738cfbdbd9STero Kristo #define AM4_PRUSS_OCP_CLKCTRL_INDEX(offset)	((offset) - AM4_PRUSS_OCP_CLKCTRL_OFFSET)
748cfbdbd9STero Kristo #define AM4_PRUSS_OCP_PRUSS_CLKCTRL	AM4_PRUSS_OCP_CLKCTRL_INDEX(0x320)
758cfbdbd9STero Kristo 
768cfbdbd9STero Kristo /* l4ls clocks */
778cfbdbd9STero Kristo #define AM4_L4LS_CLKCTRL_OFFSET	0x420
788cfbdbd9STero Kristo #define AM4_L4LS_CLKCTRL_INDEX(offset)	((offset) - AM4_L4LS_CLKCTRL_OFFSET)
798cfbdbd9STero Kristo #define AM4_L4LS_L4_LS_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x420)
808cfbdbd9STero Kristo #define AM4_L4LS_D_CAN0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x428)
818cfbdbd9STero Kristo #define AM4_L4LS_D_CAN1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x430)
828cfbdbd9STero Kristo #define AM4_L4LS_EPWMSS0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x438)
838cfbdbd9STero Kristo #define AM4_L4LS_EPWMSS1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x440)
848cfbdbd9STero Kristo #define AM4_L4LS_EPWMSS2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x448)
858cfbdbd9STero Kristo #define AM4_L4LS_EPWMSS3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x450)
868cfbdbd9STero Kristo #define AM4_L4LS_EPWMSS4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x458)
878cfbdbd9STero Kristo #define AM4_L4LS_EPWMSS5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x460)
888cfbdbd9STero Kristo #define AM4_L4LS_ELM_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x468)
898cfbdbd9STero Kristo #define AM4_L4LS_GPIO2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x478)
908cfbdbd9STero Kristo #define AM4_L4LS_GPIO3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x480)
918cfbdbd9STero Kristo #define AM4_L4LS_GPIO4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x488)
928cfbdbd9STero Kristo #define AM4_L4LS_GPIO5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x490)
938cfbdbd9STero Kristo #define AM4_L4LS_GPIO6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x498)
948cfbdbd9STero Kristo #define AM4_L4LS_HDQ1W_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4a0)
958cfbdbd9STero Kristo #define AM4_L4LS_I2C2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4a8)
968cfbdbd9STero Kristo #define AM4_L4LS_I2C3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4b0)
978cfbdbd9STero Kristo #define AM4_L4LS_MAILBOX_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4b8)
988cfbdbd9STero Kristo #define AM4_L4LS_MMC1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4c0)
998cfbdbd9STero Kristo #define AM4_L4LS_MMC2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4c8)
1008cfbdbd9STero Kristo #define AM4_L4LS_RNG_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4e0)
1018cfbdbd9STero Kristo #define AM4_L4LS_SPI0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x500)
1028cfbdbd9STero Kristo #define AM4_L4LS_SPI1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x508)
1038cfbdbd9STero Kristo #define AM4_L4LS_SPI2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x510)
1048cfbdbd9STero Kristo #define AM4_L4LS_SPI3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x518)
1058cfbdbd9STero Kristo #define AM4_L4LS_SPI4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x520)
1068cfbdbd9STero Kristo #define AM4_L4LS_SPINLOCK_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x528)
1078cfbdbd9STero Kristo #define AM4_L4LS_TIMER2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x530)
1088cfbdbd9STero Kristo #define AM4_L4LS_TIMER3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x538)
1098cfbdbd9STero Kristo #define AM4_L4LS_TIMER4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x540)
1108cfbdbd9STero Kristo #define AM4_L4LS_TIMER5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x548)
1118cfbdbd9STero Kristo #define AM4_L4LS_TIMER6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x550)
1128cfbdbd9STero Kristo #define AM4_L4LS_TIMER7_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x558)
1138cfbdbd9STero Kristo #define AM4_L4LS_TIMER8_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x560)
1148cfbdbd9STero Kristo #define AM4_L4LS_TIMER9_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x568)
1158cfbdbd9STero Kristo #define AM4_L4LS_TIMER10_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x570)
1168cfbdbd9STero Kristo #define AM4_L4LS_TIMER11_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x578)
1178cfbdbd9STero Kristo #define AM4_L4LS_UART2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x580)
1188cfbdbd9STero Kristo #define AM4_L4LS_UART3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x588)
1198cfbdbd9STero Kristo #define AM4_L4LS_UART4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x590)
1208cfbdbd9STero Kristo #define AM4_L4LS_UART5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x598)
1218cfbdbd9STero Kristo #define AM4_L4LS_UART6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5a0)
1228cfbdbd9STero Kristo #define AM4_L4LS_OCP2SCP0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5b8)
1238cfbdbd9STero Kristo #define AM4_L4LS_OCP2SCP1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5c0)
1248cfbdbd9STero Kristo 
1258cfbdbd9STero Kristo /* emif clocks */
1268cfbdbd9STero Kristo #define AM4_EMIF_CLKCTRL_OFFSET	0x720
1278cfbdbd9STero Kristo #define AM4_EMIF_CLKCTRL_INDEX(offset)	((offset) - AM4_EMIF_CLKCTRL_OFFSET)
1288cfbdbd9STero Kristo #define AM4_EMIF_EMIF_CLKCTRL	AM4_EMIF_CLKCTRL_INDEX(0x720)
1298cfbdbd9STero Kristo 
1308cfbdbd9STero Kristo /* dss clocks */
1318cfbdbd9STero Kristo #define AM4_DSS_CLKCTRL_OFFSET	0xa20
1328cfbdbd9STero Kristo #define AM4_DSS_CLKCTRL_INDEX(offset)	((offset) - AM4_DSS_CLKCTRL_OFFSET)
1338cfbdbd9STero Kristo #define AM4_DSS_DSS_CORE_CLKCTRL	AM4_DSS_CLKCTRL_INDEX(0xa20)
1348cfbdbd9STero Kristo 
1358cfbdbd9STero Kristo /* cpsw_125mhz clocks */
1368cfbdbd9STero Kristo #define AM4_CPSW_125MHZ_CLKCTRL_OFFSET	0xb20
1378cfbdbd9STero Kristo #define AM4_CPSW_125MHZ_CLKCTRL_INDEX(offset)	((offset) - AM4_CPSW_125MHZ_CLKCTRL_OFFSET)
1388cfbdbd9STero Kristo #define AM4_CPSW_125MHZ_CPGMAC0_CLKCTRL	AM4_CPSW_125MHZ_CLKCTRL_INDEX(0xb20)
1398cfbdbd9STero Kristo 
1409bc01114STero Kristo #endif
141