1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
22bc61da9SChao Xie #ifndef __DTS_MARVELL_PXA910_CLOCK_H
32bc61da9SChao Xie #define __DTS_MARVELL_PXA910_CLOCK_H
42bc61da9SChao Xie 
52bc61da9SChao Xie /* fixed clocks and plls */
62bc61da9SChao Xie #define PXA910_CLK_CLK32		1
72bc61da9SChao Xie #define PXA910_CLK_VCTCXO		2
82bc61da9SChao Xie #define PXA910_CLK_PLL1			3
92bc61da9SChao Xie #define PXA910_CLK_PLL1_2		8
102bc61da9SChao Xie #define PXA910_CLK_PLL1_4		9
112bc61da9SChao Xie #define PXA910_CLK_PLL1_8		10
122bc61da9SChao Xie #define PXA910_CLK_PLL1_16		11
132bc61da9SChao Xie #define PXA910_CLK_PLL1_6		12
142bc61da9SChao Xie #define PXA910_CLK_PLL1_12		13
152bc61da9SChao Xie #define PXA910_CLK_PLL1_24		14
162bc61da9SChao Xie #define PXA910_CLK_PLL1_48		15
172bc61da9SChao Xie #define PXA910_CLK_PLL1_96		16
182bc61da9SChao Xie #define PXA910_CLK_PLL1_13		17
192bc61da9SChao Xie #define PXA910_CLK_PLL1_13_1_5		18
202bc61da9SChao Xie #define PXA910_CLK_PLL1_2_1_5		19
212bc61da9SChao Xie #define PXA910_CLK_PLL1_3_16		20
2224c65a02SChao Xie #define PXA910_CLK_PLL1_192		21
232bc61da9SChao Xie #define PXA910_CLK_UART_PLL		27
24a35247c6SChao Xie #define PXA910_CLK_USB_PLL		28
252bc61da9SChao Xie 
26*6853feceSTom Rix /* apb peripherals */
272bc61da9SChao Xie #define PXA910_CLK_TWSI0		60
282bc61da9SChao Xie #define PXA910_CLK_TWSI1		61
292bc61da9SChao Xie #define PXA910_CLK_TWSI2		62
302bc61da9SChao Xie #define PXA910_CLK_TWSI3		63
312bc61da9SChao Xie #define PXA910_CLK_GPIO			64
322bc61da9SChao Xie #define PXA910_CLK_KPC			65
332bc61da9SChao Xie #define PXA910_CLK_RTC			66
342bc61da9SChao Xie #define PXA910_CLK_PWM0			67
352bc61da9SChao Xie #define PXA910_CLK_PWM1			68
362bc61da9SChao Xie #define PXA910_CLK_PWM2			69
372bc61da9SChao Xie #define PXA910_CLK_PWM3			70
382bc61da9SChao Xie #define PXA910_CLK_UART0		71
392bc61da9SChao Xie #define PXA910_CLK_UART1		72
402bc61da9SChao Xie #define PXA910_CLK_UART2		73
412bc61da9SChao Xie #define PXA910_CLK_SSP0			74
422bc61da9SChao Xie #define PXA910_CLK_SSP1			75
4324c65a02SChao Xie #define PXA910_CLK_TIMER0		76
4424c65a02SChao Xie #define PXA910_CLK_TIMER1		77
452bc61da9SChao Xie 
46*6853feceSTom Rix /* axi peripherals */
472bc61da9SChao Xie #define PXA910_CLK_DFC			100
482bc61da9SChao Xie #define PXA910_CLK_SDH0			101
492bc61da9SChao Xie #define PXA910_CLK_SDH1			102
502bc61da9SChao Xie #define PXA910_CLK_SDH2			103
512bc61da9SChao Xie #define PXA910_CLK_USB			104
522bc61da9SChao Xie #define PXA910_CLK_SPH			105
532bc61da9SChao Xie #define PXA910_CLK_DISP0		106
542bc61da9SChao Xie #define PXA910_CLK_CCIC0		107
552bc61da9SChao Xie #define PXA910_CLK_CCIC0_PHY		108
562bc61da9SChao Xie #define PXA910_CLK_CCIC0_SPHY		109
572bc61da9SChao Xie 
582bc61da9SChao Xie #endif
59