1*9c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
22b46cd23SGeorgi Djakov /*
32b46cd23SGeorgi Djakov  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
42b46cd23SGeorgi Djakov  */
52b46cd23SGeorgi Djakov 
62b46cd23SGeorgi Djakov #ifndef _DT_BINDINGS_CLK_APQ_MMCC_8084_H
72b46cd23SGeorgi Djakov #define _DT_BINDINGS_CLK_APQ_MMCC_8084_H
82b46cd23SGeorgi Djakov 
92b46cd23SGeorgi Djakov #define MMSS_AHB_CLK_SRC		0
102b46cd23SGeorgi Djakov #define MMSS_AXI_CLK_SRC		1
112b46cd23SGeorgi Djakov #define MMPLL0				2
122b46cd23SGeorgi Djakov #define MMPLL0_VOTE			3
132b46cd23SGeorgi Djakov #define MMPLL1				4
142b46cd23SGeorgi Djakov #define MMPLL1_VOTE			5
152b46cd23SGeorgi Djakov #define MMPLL2				6
162b46cd23SGeorgi Djakov #define MMPLL3				7
172b46cd23SGeorgi Djakov #define MMPLL4				8
182b46cd23SGeorgi Djakov #define CSI0_CLK_SRC			9
192b46cd23SGeorgi Djakov #define CSI1_CLK_SRC			10
202b46cd23SGeorgi Djakov #define CSI2_CLK_SRC			11
212b46cd23SGeorgi Djakov #define CSI3_CLK_SRC			12
222b46cd23SGeorgi Djakov #define VCODEC0_CLK_SRC			13
232b46cd23SGeorgi Djakov #define VFE0_CLK_SRC			14
242b46cd23SGeorgi Djakov #define VFE1_CLK_SRC			15
252b46cd23SGeorgi Djakov #define MDP_CLK_SRC			16
262b46cd23SGeorgi Djakov #define PCLK0_CLK_SRC			17
272b46cd23SGeorgi Djakov #define PCLK1_CLK_SRC			18
282b46cd23SGeorgi Djakov #define OCMEMNOC_CLK_SRC		19
292b46cd23SGeorgi Djakov #define GFX3D_CLK_SRC			20
302b46cd23SGeorgi Djakov #define JPEG0_CLK_SRC			21
312b46cd23SGeorgi Djakov #define JPEG1_CLK_SRC			22
322b46cd23SGeorgi Djakov #define JPEG2_CLK_SRC			23
332b46cd23SGeorgi Djakov #define EDPPIXEL_CLK_SRC		24
342b46cd23SGeorgi Djakov #define EXTPCLK_CLK_SRC			25
352b46cd23SGeorgi Djakov #define VP_CLK_SRC			26
362b46cd23SGeorgi Djakov #define CCI_CLK_SRC			27
372b46cd23SGeorgi Djakov #define CAMSS_GP0_CLK_SRC		28
382b46cd23SGeorgi Djakov #define CAMSS_GP1_CLK_SRC		29
392b46cd23SGeorgi Djakov #define MCLK0_CLK_SRC			30
402b46cd23SGeorgi Djakov #define MCLK1_CLK_SRC			31
412b46cd23SGeorgi Djakov #define MCLK2_CLK_SRC			32
422b46cd23SGeorgi Djakov #define MCLK3_CLK_SRC			33
432b46cd23SGeorgi Djakov #define CSI0PHYTIMER_CLK_SRC		34
442b46cd23SGeorgi Djakov #define CSI1PHYTIMER_CLK_SRC		35
452b46cd23SGeorgi Djakov #define CSI2PHYTIMER_CLK_SRC		36
462b46cd23SGeorgi Djakov #define CPP_CLK_SRC			37
472b46cd23SGeorgi Djakov #define BYTE0_CLK_SRC			38
482b46cd23SGeorgi Djakov #define BYTE1_CLK_SRC			39
492b46cd23SGeorgi Djakov #define EDPAUX_CLK_SRC			40
502b46cd23SGeorgi Djakov #define EDPLINK_CLK_SRC			41
512b46cd23SGeorgi Djakov #define ESC0_CLK_SRC			42
522b46cd23SGeorgi Djakov #define ESC1_CLK_SRC			43
532b46cd23SGeorgi Djakov #define HDMI_CLK_SRC			44
542b46cd23SGeorgi Djakov #define VSYNC_CLK_SRC			45
559a6cb70fSGeorgi Djakov #define MMSS_RBCPR_CLK_SRC		46
562b46cd23SGeorgi Djakov #define RBBMTIMER_CLK_SRC		47
572b46cd23SGeorgi Djakov #define MAPLE_CLK_SRC			48
582b46cd23SGeorgi Djakov #define VDP_CLK_SRC			49
592b46cd23SGeorgi Djakov #define VPU_BUS_CLK_SRC			50
602b46cd23SGeorgi Djakov #define MMSS_CXO_CLK			51
612b46cd23SGeorgi Djakov #define MMSS_SLEEPCLK_CLK		52
622b46cd23SGeorgi Djakov #define AVSYNC_AHB_CLK			53
632b46cd23SGeorgi Djakov #define AVSYNC_EDPPIXEL_CLK		54
642b46cd23SGeorgi Djakov #define AVSYNC_EXTPCLK_CLK		55
652b46cd23SGeorgi Djakov #define AVSYNC_PCLK0_CLK		56
662b46cd23SGeorgi Djakov #define AVSYNC_PCLK1_CLK		57
672b46cd23SGeorgi Djakov #define AVSYNC_VP_CLK			58
682b46cd23SGeorgi Djakov #define CAMSS_AHB_CLK			59
692b46cd23SGeorgi Djakov #define CAMSS_CCI_CCI_AHB_CLK		60
702b46cd23SGeorgi Djakov #define CAMSS_CCI_CCI_CLK		61
712b46cd23SGeorgi Djakov #define CAMSS_CSI0_AHB_CLK		62
722b46cd23SGeorgi Djakov #define CAMSS_CSI0_CLK			63
732b46cd23SGeorgi Djakov #define CAMSS_CSI0PHY_CLK		64
742b46cd23SGeorgi Djakov #define CAMSS_CSI0PIX_CLK		65
752b46cd23SGeorgi Djakov #define CAMSS_CSI0RDI_CLK		66
762b46cd23SGeorgi Djakov #define CAMSS_CSI1_AHB_CLK		67
772b46cd23SGeorgi Djakov #define CAMSS_CSI1_CLK			68
782b46cd23SGeorgi Djakov #define CAMSS_CSI1PHY_CLK		69
792b46cd23SGeorgi Djakov #define CAMSS_CSI1PIX_CLK		70
802b46cd23SGeorgi Djakov #define CAMSS_CSI1RDI_CLK		71
812b46cd23SGeorgi Djakov #define CAMSS_CSI2_AHB_CLK		72
822b46cd23SGeorgi Djakov #define CAMSS_CSI2_CLK			73
832b46cd23SGeorgi Djakov #define CAMSS_CSI2PHY_CLK		74
842b46cd23SGeorgi Djakov #define CAMSS_CSI2PIX_CLK		75
852b46cd23SGeorgi Djakov #define CAMSS_CSI2RDI_CLK		76
862b46cd23SGeorgi Djakov #define CAMSS_CSI3_AHB_CLK		77
872b46cd23SGeorgi Djakov #define CAMSS_CSI3_CLK			78
882b46cd23SGeorgi Djakov #define CAMSS_CSI3PHY_CLK		79
892b46cd23SGeorgi Djakov #define CAMSS_CSI3PIX_CLK		80
902b46cd23SGeorgi Djakov #define CAMSS_CSI3RDI_CLK		81
912b46cd23SGeorgi Djakov #define CAMSS_CSI_VFE0_CLK		82
922b46cd23SGeorgi Djakov #define CAMSS_CSI_VFE1_CLK		83
932b46cd23SGeorgi Djakov #define CAMSS_GP0_CLK			84
942b46cd23SGeorgi Djakov #define CAMSS_GP1_CLK			85
952b46cd23SGeorgi Djakov #define CAMSS_ISPIF_AHB_CLK		86
962b46cd23SGeorgi Djakov #define CAMSS_JPEG_JPEG0_CLK		87
972b46cd23SGeorgi Djakov #define CAMSS_JPEG_JPEG1_CLK		88
982b46cd23SGeorgi Djakov #define CAMSS_JPEG_JPEG2_CLK		89
992b46cd23SGeorgi Djakov #define CAMSS_JPEG_JPEG_AHB_CLK		90
1002b46cd23SGeorgi Djakov #define CAMSS_JPEG_JPEG_AXI_CLK		91
1012b46cd23SGeorgi Djakov #define CAMSS_MCLK0_CLK			92
1022b46cd23SGeorgi Djakov #define CAMSS_MCLK1_CLK			93
1032b46cd23SGeorgi Djakov #define CAMSS_MCLK2_CLK			94
1042b46cd23SGeorgi Djakov #define CAMSS_MCLK3_CLK			95
1052b46cd23SGeorgi Djakov #define CAMSS_MICRO_AHB_CLK		96
1062b46cd23SGeorgi Djakov #define CAMSS_PHY0_CSI0PHYTIMER_CLK	97
1072b46cd23SGeorgi Djakov #define CAMSS_PHY1_CSI1PHYTIMER_CLK	98
1082b46cd23SGeorgi Djakov #define CAMSS_PHY2_CSI2PHYTIMER_CLK	99
1092b46cd23SGeorgi Djakov #define CAMSS_TOP_AHB_CLK		100
1102b46cd23SGeorgi Djakov #define CAMSS_VFE_CPP_AHB_CLK		101
1112b46cd23SGeorgi Djakov #define CAMSS_VFE_CPP_CLK		102
1122b46cd23SGeorgi Djakov #define CAMSS_VFE_VFE0_CLK		103
1132b46cd23SGeorgi Djakov #define CAMSS_VFE_VFE1_CLK		104
1142b46cd23SGeorgi Djakov #define CAMSS_VFE_VFE_AHB_CLK		105
1152b46cd23SGeorgi Djakov #define CAMSS_VFE_VFE_AXI_CLK		106
1162b46cd23SGeorgi Djakov #define MDSS_AHB_CLK			107
1172b46cd23SGeorgi Djakov #define MDSS_AXI_CLK			108
1182b46cd23SGeorgi Djakov #define MDSS_BYTE0_CLK			109
1192b46cd23SGeorgi Djakov #define MDSS_BYTE1_CLK			110
1202b46cd23SGeorgi Djakov #define MDSS_EDPAUX_CLK			111
1212b46cd23SGeorgi Djakov #define MDSS_EDPLINK_CLK		112
1222b46cd23SGeorgi Djakov #define MDSS_EDPPIXEL_CLK		113
1232b46cd23SGeorgi Djakov #define MDSS_ESC0_CLK			114
1242b46cd23SGeorgi Djakov #define MDSS_ESC1_CLK			115
1252b46cd23SGeorgi Djakov #define MDSS_EXTPCLK_CLK		116
1262b46cd23SGeorgi Djakov #define MDSS_HDMI_AHB_CLK		117
1272b46cd23SGeorgi Djakov #define MDSS_HDMI_CLK			118
1282b46cd23SGeorgi Djakov #define MDSS_MDP_CLK			119
1292b46cd23SGeorgi Djakov #define MDSS_MDP_LUT_CLK		120
1302b46cd23SGeorgi Djakov #define MDSS_PCLK0_CLK			121
1312b46cd23SGeorgi Djakov #define MDSS_PCLK1_CLK			122
1322b46cd23SGeorgi Djakov #define MDSS_VSYNC_CLK			123
1332b46cd23SGeorgi Djakov #define MMSS_RBCPR_AHB_CLK		124
1342b46cd23SGeorgi Djakov #define MMSS_RBCPR_CLK			125
1352b46cd23SGeorgi Djakov #define MMSS_SPDM_AHB_CLK		126
1362b46cd23SGeorgi Djakov #define MMSS_SPDM_AXI_CLK		127
1372b46cd23SGeorgi Djakov #define MMSS_SPDM_CSI0_CLK		128
1382b46cd23SGeorgi Djakov #define MMSS_SPDM_GFX3D_CLK		129
1392b46cd23SGeorgi Djakov #define MMSS_SPDM_JPEG0_CLK		130
1402b46cd23SGeorgi Djakov #define MMSS_SPDM_JPEG1_CLK		131
1412b46cd23SGeorgi Djakov #define MMSS_SPDM_JPEG2_CLK		132
1422b46cd23SGeorgi Djakov #define MMSS_SPDM_MDP_CLK		133
1432b46cd23SGeorgi Djakov #define MMSS_SPDM_PCLK0_CLK		134
1442b46cd23SGeorgi Djakov #define MMSS_SPDM_PCLK1_CLK		135
1452b46cd23SGeorgi Djakov #define MMSS_SPDM_VCODEC0_CLK		136
1462b46cd23SGeorgi Djakov #define MMSS_SPDM_VFE0_CLK		137
1472b46cd23SGeorgi Djakov #define MMSS_SPDM_VFE1_CLK		138
1482b46cd23SGeorgi Djakov #define MMSS_SPDM_RM_AXI_CLK		139
1492b46cd23SGeorgi Djakov #define MMSS_SPDM_RM_OCMEMNOC_CLK	140
1502b46cd23SGeorgi Djakov #define MMSS_MISC_AHB_CLK		141
1512b46cd23SGeorgi Djakov #define MMSS_MMSSNOC_AHB_CLK		142
1522b46cd23SGeorgi Djakov #define MMSS_MMSSNOC_BTO_AHB_CLK	143
1532b46cd23SGeorgi Djakov #define MMSS_MMSSNOC_AXI_CLK		144
1542b46cd23SGeorgi Djakov #define MMSS_S0_AXI_CLK			145
1552b46cd23SGeorgi Djakov #define OCMEMCX_AHB_CLK			146
1562b46cd23SGeorgi Djakov #define OCMEMCX_OCMEMNOC_CLK		147
1572b46cd23SGeorgi Djakov #define OXILI_OCMEMGX_CLK		148
1582b46cd23SGeorgi Djakov #define OXILI_GFX3D_CLK			149
1592b46cd23SGeorgi Djakov #define OXILI_RBBMTIMER_CLK		150
1602b46cd23SGeorgi Djakov #define OXILICX_AHB_CLK			151
1612b46cd23SGeorgi Djakov #define VENUS0_AHB_CLK			152
1622b46cd23SGeorgi Djakov #define VENUS0_AXI_CLK			153
1632b46cd23SGeorgi Djakov #define VENUS0_CORE0_VCODEC_CLK		154
1642b46cd23SGeorgi Djakov #define VENUS0_CORE1_VCODEC_CLK		155
1652b46cd23SGeorgi Djakov #define VENUS0_OCMEMNOC_CLK		156
1662b46cd23SGeorgi Djakov #define VENUS0_VCODEC0_CLK		157
1672b46cd23SGeorgi Djakov #define VPU_AHB_CLK			158
1682b46cd23SGeorgi Djakov #define VPU_AXI_CLK			159
1692b46cd23SGeorgi Djakov #define VPU_BUS_CLK			160
1702b46cd23SGeorgi Djakov #define VPU_CXO_CLK			161
1712b46cd23SGeorgi Djakov #define VPU_MAPLE_CLK			162
1722b46cd23SGeorgi Djakov #define VPU_SLEEP_CLK			163
1732b46cd23SGeorgi Djakov #define VPU_VDP_CLK			164
1742b46cd23SGeorgi Djakov 
175cb2eb7deSStephane Viau /* GDSCs */
176cb2eb7deSStephane Viau #define VENUS0_GDSC			0
177cb2eb7deSStephane Viau #define VENUS0_CORE0_GDSC		1
178cb2eb7deSStephane Viau #define VENUS0_CORE1_GDSC		2
179cb2eb7deSStephane Viau #define MDSS_GDSC			3
180cb2eb7deSStephane Viau #define CAMSS_JPEG_GDSC			4
181cb2eb7deSStephane Viau #define CAMSS_VFE_GDSC			5
182cb2eb7deSStephane Viau #define OXILI_GDSC			6
183cb2eb7deSStephane Viau #define OXILICX_GDSC			7
184cb2eb7deSStephane Viau 
1852b46cd23SGeorgi Djakov #endif
186