1*553f9bd4SNeil Armstrong /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*553f9bd4SNeil Armstrong /*
3*553f9bd4SNeil Armstrong  * Copyright (c) 2022, The Linux Foundation. All rights reserved.
4*553f9bd4SNeil Armstrong  */
5*553f9bd4SNeil Armstrong 
6*553f9bd4SNeil Armstrong #ifndef _DT_BINDINGS_CLK_QCOM_SM8550_DISP_CC_H
7*553f9bd4SNeil Armstrong #define _DT_BINDINGS_CLK_QCOM_SM8550_DISP_CC_H
8*553f9bd4SNeil Armstrong 
9*553f9bd4SNeil Armstrong /* DISP_CC clocks */
10*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_ACCU_CLK					0
11*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_AHB1_CLK					1
12*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_AHB_CLK					2
13*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_AHB_CLK_SRC				3
14*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE0_CLK					4
15*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE0_CLK_SRC				5
16*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				6
17*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE0_INTF_CLK				7
18*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE1_CLK					8
19*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE1_CLK_SRC				9
20*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				10
21*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_BYTE1_INTF_CLK				11
22*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_AUX_CLK				12
23*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				13
24*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK				14
25*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_LINK_CLK				15
26*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				16
27*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			17
28*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			18
29*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				19
30*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			20
31*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				21
32*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			22
33*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		23
34*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_AUX_CLK				24
35*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC				25
36*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK				26
37*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_LINK_CLK				27
38*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC				28
39*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC			29
40*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK			30
41*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK				31
42*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC			32
43*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK				33
44*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC			34
45*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK		35
46*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_AUX_CLK				36
47*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC				37
48*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_CRYPTO_CLK				38
49*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_LINK_CLK				39
50*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC				40
51*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC			41
52*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK			42
53*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK				43
54*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC			44
55*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK				45
56*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC			46
57*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_AUX_CLK				47
58*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC				48
59*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_CRYPTO_CLK				49
60*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_LINK_CLK				50
61*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC				51
62*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC			52
63*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK			53
64*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK				54
65*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC			55
66*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_ESC0_CLK					56
67*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_ESC0_CLK_SRC				57
68*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_ESC1_CLK					58
69*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_ESC1_CLK_SRC				59
70*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_MDP1_CLK					60
71*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_MDP_CLK					61
72*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_MDP_CLK_SRC				62
73*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_MDP_LUT1_CLK				63
74*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_MDP_LUT_CLK				64
75*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_NON_GDSC_AHB_CLK				65
76*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_PCLK0_CLK					66
77*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_PCLK0_CLK_SRC				67
78*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_PCLK1_CLK					68
79*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_PCLK1_CLK_SRC				69
80*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_RSCC_AHB_CLK				70
81*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_RSCC_VSYNC_CLK				71
82*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_VSYNC1_CLK					72
83*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_VSYNC_CLK					73
84*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_VSYNC_CLK_SRC				74
85*553f9bd4SNeil Armstrong #define DISP_CC_PLL0						75
86*553f9bd4SNeil Armstrong #define DISP_CC_PLL1						76
87*553f9bd4SNeil Armstrong #define DISP_CC_SLEEP_CLK					77
88*553f9bd4SNeil Armstrong #define DISP_CC_SLEEP_CLK_SRC					78
89*553f9bd4SNeil Armstrong #define DISP_CC_XO_CLK						79
90*553f9bd4SNeil Armstrong #define DISP_CC_XO_CLK_SRC					80
91*553f9bd4SNeil Armstrong 
92*553f9bd4SNeil Armstrong /* DISP_CC resets */
93*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_CORE_BCR					0
94*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_CORE_INT2_BCR				1
95*553f9bd4SNeil Armstrong #define DISP_CC_MDSS_RSCC_BCR					2
96*553f9bd4SNeil Armstrong 
97*553f9bd4SNeil Armstrong /* DISP_CC GDSCR */
98*553f9bd4SNeil Armstrong #define MDSS_GDSC						0
99*553f9bd4SNeil Armstrong #define MDSS_INT2_GDSC						1
100*553f9bd4SNeil Armstrong 
101*553f9bd4SNeil Armstrong #endif
102