1*9a31fa39STakeshi Kihara /* SPDX-License-Identifier: GPL-2.0 */
2*9a31fa39STakeshi Kihara /*
3*9a31fa39STakeshi Kihara  * Copyright (C) 2018 Renesas Electronics Corp.
4*9a31fa39STakeshi Kihara  */
5*9a31fa39STakeshi Kihara #ifndef __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
6*9a31fa39STakeshi Kihara #define __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
7*9a31fa39STakeshi Kihara 
8*9a31fa39STakeshi Kihara #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*9a31fa39STakeshi Kihara 
10*9a31fa39STakeshi Kihara /* r8a77990 CPG Core Clocks */
11*9a31fa39STakeshi Kihara #define R8A77990_CLK_Z2			0
12*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZR			1
13*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZG			2
14*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZTR		3
15*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZT			4
16*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZX			5
17*9a31fa39STakeshi Kihara #define R8A77990_CLK_S0D1		6
18*9a31fa39STakeshi Kihara #define R8A77990_CLK_S0D3		7
19*9a31fa39STakeshi Kihara #define R8A77990_CLK_S0D6		8
20*9a31fa39STakeshi Kihara #define R8A77990_CLK_S0D12		9
21*9a31fa39STakeshi Kihara #define R8A77990_CLK_S0D24		10
22*9a31fa39STakeshi Kihara #define R8A77990_CLK_S1D1		11
23*9a31fa39STakeshi Kihara #define R8A77990_CLK_S1D2		12
24*9a31fa39STakeshi Kihara #define R8A77990_CLK_S1D4		13
25*9a31fa39STakeshi Kihara #define R8A77990_CLK_S2D1		14
26*9a31fa39STakeshi Kihara #define R8A77990_CLK_S2D2		15
27*9a31fa39STakeshi Kihara #define R8A77990_CLK_S2D4		16
28*9a31fa39STakeshi Kihara #define R8A77990_CLK_S3D1		17
29*9a31fa39STakeshi Kihara #define R8A77990_CLK_S3D2		18
30*9a31fa39STakeshi Kihara #define R8A77990_CLK_S3D4		19
31*9a31fa39STakeshi Kihara #define R8A77990_CLK_S0D6C		20
32*9a31fa39STakeshi Kihara #define R8A77990_CLK_S3D1C		21
33*9a31fa39STakeshi Kihara #define R8A77990_CLK_S3D2C		22
34*9a31fa39STakeshi Kihara #define R8A77990_CLK_S3D4C		23
35*9a31fa39STakeshi Kihara #define R8A77990_CLK_LB			24
36*9a31fa39STakeshi Kihara #define R8A77990_CLK_CL			25
37*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZB3		26
38*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZB3D2		27
39*9a31fa39STakeshi Kihara #define R8A77990_CLK_CR			28
40*9a31fa39STakeshi Kihara #define R8A77990_CLK_CRD2		29
41*9a31fa39STakeshi Kihara #define R8A77990_CLK_SD0H		30
42*9a31fa39STakeshi Kihara #define R8A77990_CLK_SD0		31
43*9a31fa39STakeshi Kihara #define R8A77990_CLK_SD1H		32
44*9a31fa39STakeshi Kihara #define R8A77990_CLK_SD1		33
45*9a31fa39STakeshi Kihara #define R8A77990_CLK_SD3H		34
46*9a31fa39STakeshi Kihara #define R8A77990_CLK_SD3		35
47*9a31fa39STakeshi Kihara #define R8A77990_CLK_RPC		36
48*9a31fa39STakeshi Kihara #define R8A77990_CLK_RPCD2		37
49*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZA2		38
50*9a31fa39STakeshi Kihara #define R8A77990_CLK_ZA8		39
51*9a31fa39STakeshi Kihara #define R8A77990_CLK_Z2D		40
52*9a31fa39STakeshi Kihara #define R8A77990_CLK_CANFD		41
53*9a31fa39STakeshi Kihara #define R8A77990_CLK_MSO		42
54*9a31fa39STakeshi Kihara #define R8A77990_CLK_R			43
55*9a31fa39STakeshi Kihara #define R8A77990_CLK_OSC		44
56*9a31fa39STakeshi Kihara #define R8A77990_CLK_LV0		45
57*9a31fa39STakeshi Kihara #define R8A77990_CLK_LV1		46
58*9a31fa39STakeshi Kihara #define R8A77990_CLK_CSI0		47
59*9a31fa39STakeshi Kihara #define R8A77990_CLK_CP			48
60*9a31fa39STakeshi Kihara #define R8A77990_CLK_CPEX		49
61*9a31fa39STakeshi Kihara 
62*9a31fa39STakeshi Kihara #endif /* __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__ */
63