xref: /linux/include/sound/cs4231-regs.h (revision 1a59d1b8)
1*1a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2f545714eSKrzysztof Helt #ifndef __SOUND_CS4231_REGS_H
3f545714eSKrzysztof Helt #define __SOUND_CS4231_REGS_H
4f545714eSKrzysztof Helt 
5f545714eSKrzysztof Helt /*
6c1017a4cSJaroslav Kysela  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>
7f545714eSKrzysztof Helt  *  Definitions for CS4231 & InterWave chips & compatible chips registers
8f545714eSKrzysztof Helt  */
9f545714eSKrzysztof Helt 
10f545714eSKrzysztof Helt /* IO ports */
11f545714eSKrzysztof Helt 
12f545714eSKrzysztof Helt #define CS4231P(x)		(c_d_c_CS4231##x)
13f545714eSKrzysztof Helt 
14f545714eSKrzysztof Helt #define c_d_c_CS4231REGSEL	0
15f545714eSKrzysztof Helt #define c_d_c_CS4231REG		1
16f545714eSKrzysztof Helt #define c_d_c_CS4231STATUS	2
17f545714eSKrzysztof Helt #define c_d_c_CS4231PIO		3
18f545714eSKrzysztof Helt 
19f545714eSKrzysztof Helt /* codec registers */
20f545714eSKrzysztof Helt 
21f545714eSKrzysztof Helt #define CS4231_LEFT_INPUT	0x00	/* left input control */
22f545714eSKrzysztof Helt #define CS4231_RIGHT_INPUT	0x01	/* right input control */
23f545714eSKrzysztof Helt #define CS4231_AUX1_LEFT_INPUT	0x02	/* left AUX1 input control */
24f545714eSKrzysztof Helt #define CS4231_AUX1_RIGHT_INPUT	0x03	/* right AUX1 input control */
25f545714eSKrzysztof Helt #define CS4231_AUX2_LEFT_INPUT	0x04	/* left AUX2 input control */
26f545714eSKrzysztof Helt #define CS4231_AUX2_RIGHT_INPUT	0x05	/* right AUX2 input control */
27f545714eSKrzysztof Helt #define CS4231_LEFT_OUTPUT	0x06	/* left output control register */
28f545714eSKrzysztof Helt #define CS4231_RIGHT_OUTPUT	0x07	/* right output control register */
29f545714eSKrzysztof Helt #define CS4231_PLAYBK_FORMAT	0x08	/* clock and data format - playback - bits 7-0 MCE */
30f545714eSKrzysztof Helt #define CS4231_IFACE_CTRL	0x09	/* interface control - bits 7-2 MCE */
31f545714eSKrzysztof Helt #define CS4231_PIN_CTRL		0x0a	/* pin control */
32f545714eSKrzysztof Helt #define CS4231_TEST_INIT	0x0b	/* test and initialization */
33b7d2a803SJoe Perches #define CS4231_MISC_INFO	0x0c	/* miscellaneous information */
34f545714eSKrzysztof Helt #define CS4231_LOOPBACK		0x0d	/* loopback control */
35f545714eSKrzysztof Helt #define CS4231_PLY_UPR_CNT	0x0e	/* playback upper base count */
36f545714eSKrzysztof Helt #define CS4231_PLY_LWR_CNT	0x0f	/* playback lower base count */
37f545714eSKrzysztof Helt #define CS4231_ALT_FEATURE_1	0x10	/* alternate #1 feature enable */
38f545714eSKrzysztof Helt #define AD1845_AF1_MIC_LEFT	0x10	/* alternate #1 feature + MIC left */
39f545714eSKrzysztof Helt #define CS4231_ALT_FEATURE_2	0x11	/* alternate #2 feature enable */
40f545714eSKrzysztof Helt #define AD1845_AF2_MIC_RIGHT	0x11	/* alternate #2 feature + MIC right */
41f545714eSKrzysztof Helt #define CS4231_LEFT_LINE_IN	0x12	/* left line input control */
42f545714eSKrzysztof Helt #define CS4231_RIGHT_LINE_IN	0x13	/* right line input control */
43f545714eSKrzysztof Helt #define CS4231_TIMER_LOW	0x14	/* timer low byte */
44f545714eSKrzysztof Helt #define CS4231_TIMER_HIGH	0x15	/* timer high byte */
45f545714eSKrzysztof Helt #define CS4231_LEFT_MIC_INPUT	0x16	/* left MIC input control register (InterWave only) */
46f545714eSKrzysztof Helt #define AD1845_UPR_FREQ_SEL	0x16	/* upper byte of frequency select */
47f545714eSKrzysztof Helt #define CS4231_RIGHT_MIC_INPUT	0x17	/* right MIC input control register (InterWave only) */
48f545714eSKrzysztof Helt #define AD1845_LWR_FREQ_SEL	0x17	/* lower byte of frequency select */
49f545714eSKrzysztof Helt #define CS4236_EXT_REG		0x17	/* extended register access */
50f545714eSKrzysztof Helt #define CS4231_IRQ_STATUS	0x18	/* irq status register */
51f545714eSKrzysztof Helt #define CS4231_LINE_LEFT_OUTPUT	0x19	/* left line output control register (InterWave only) */
52f545714eSKrzysztof Helt #define CS4231_VERSION		0x19	/* CS4231(A) - version values */
53f545714eSKrzysztof Helt #define CS4231_MONO_CTRL	0x1a	/* mono input/output control */
54f545714eSKrzysztof Helt #define CS4231_LINE_RIGHT_OUTPUT 0x1b	/* right line output control register (InterWave only) */
55f545714eSKrzysztof Helt #define AD1845_PWR_DOWN		0x1b	/* power down control */
56f545714eSKrzysztof Helt #define CS4235_LEFT_MASTER	0x1b	/* left master output control */
57f545714eSKrzysztof Helt #define CS4231_REC_FORMAT	0x1c	/* clock and data format - record - bits 7-0 MCE */
58f545714eSKrzysztof Helt #define AD1845_CLOCK		0x1d	/* crystal clock select and total power down */
59f545714eSKrzysztof Helt #define CS4235_RIGHT_MASTER	0x1d	/* right master output control */
60f545714eSKrzysztof Helt #define CS4231_REC_UPR_CNT	0x1e	/* record upper count */
61f545714eSKrzysztof Helt #define CS4231_REC_LWR_CNT	0x1f	/* record lower count */
62f545714eSKrzysztof Helt 
63f545714eSKrzysztof Helt /* definitions for codec register select port - CODECP( REGSEL ) */
64f545714eSKrzysztof Helt 
65f545714eSKrzysztof Helt #define CS4231_INIT		0x80	/* CODEC is initializing */
66f545714eSKrzysztof Helt #define CS4231_MCE		0x40	/* mode change enable */
67f545714eSKrzysztof Helt #define CS4231_TRD		0x20	/* transfer request disable */
68f545714eSKrzysztof Helt 
69f545714eSKrzysztof Helt /* definitions for codec status register - CODECP( STATUS ) */
70f545714eSKrzysztof Helt 
71f545714eSKrzysztof Helt #define CS4231_GLOBALIRQ	0x01	/* IRQ is active */
72f545714eSKrzysztof Helt 
73f545714eSKrzysztof Helt /* definitions for codec irq status */
74f545714eSKrzysztof Helt 
75f545714eSKrzysztof Helt #define CS4231_PLAYBACK_IRQ	0x10
76f545714eSKrzysztof Helt #define CS4231_RECORD_IRQ	0x20
77f545714eSKrzysztof Helt #define CS4231_TIMER_IRQ	0x40
78f545714eSKrzysztof Helt #define CS4231_ALL_IRQS		0x70
79f545714eSKrzysztof Helt #define CS4231_REC_UNDERRUN	0x08
80f545714eSKrzysztof Helt #define CS4231_REC_OVERRUN	0x04
81f545714eSKrzysztof Helt #define CS4231_PLY_OVERRUN	0x02
82f545714eSKrzysztof Helt #define CS4231_PLY_UNDERRUN	0x01
83f545714eSKrzysztof Helt 
84f545714eSKrzysztof Helt /* definitions for CS4231_LEFT_INPUT and CS4231_RIGHT_INPUT registers */
85f545714eSKrzysztof Helt 
86f545714eSKrzysztof Helt #define CS4231_ENABLE_MIC_GAIN	0x20
87f545714eSKrzysztof Helt 
88f545714eSKrzysztof Helt #define CS4231_MIXS_LINE	0x00
89f545714eSKrzysztof Helt #define CS4231_MIXS_AUX1	0x40
90f545714eSKrzysztof Helt #define CS4231_MIXS_MIC		0x80
91f545714eSKrzysztof Helt #define CS4231_MIXS_ALL		0xc0
92f545714eSKrzysztof Helt 
93f545714eSKrzysztof Helt /* definitions for clock and data format register - CS4231_PLAYBK_FORMAT */
94f545714eSKrzysztof Helt 
95f545714eSKrzysztof Helt #define CS4231_LINEAR_8		0x00	/* 8-bit unsigned data */
96f545714eSKrzysztof Helt #define CS4231_ALAW_8		0x60	/* 8-bit A-law companded */
97f545714eSKrzysztof Helt #define CS4231_ULAW_8		0x20	/* 8-bit U-law companded */
98f545714eSKrzysztof Helt #define CS4231_LINEAR_16	0x40	/* 16-bit twos complement data - little endian */
99f545714eSKrzysztof Helt #define CS4231_LINEAR_16_BIG	0xc0	/* 16-bit twos complement data - big endian */
100f545714eSKrzysztof Helt #define CS4231_ADPCM_16		0xa0	/* 16-bit ADPCM */
101f545714eSKrzysztof Helt #define CS4231_STEREO		0x10	/* stereo mode */
102f545714eSKrzysztof Helt /* bits 3-1 define frequency divisor */
103f545714eSKrzysztof Helt #define CS4231_XTAL1		0x00	/* 24.576 crystal */
104f545714eSKrzysztof Helt #define CS4231_XTAL2		0x01	/* 16.9344 crystal */
105f545714eSKrzysztof Helt 
106f545714eSKrzysztof Helt /* definitions for interface control register - CS4231_IFACE_CTRL */
107f545714eSKrzysztof Helt 
108f545714eSKrzysztof Helt #define CS4231_RECORD_PIO	0x80	/* record PIO enable */
109f545714eSKrzysztof Helt #define CS4231_PLAYBACK_PIO	0x40	/* playback PIO enable */
110f545714eSKrzysztof Helt #define CS4231_CALIB_MODE	0x18	/* calibration mode bits */
111f545714eSKrzysztof Helt #define CS4231_AUTOCALIB	0x08	/* auto calibrate */
112f545714eSKrzysztof Helt #define CS4231_SINGLE_DMA	0x04	/* use single DMA channel */
113f545714eSKrzysztof Helt #define CS4231_RECORD_ENABLE	0x02	/* record enable */
114f545714eSKrzysztof Helt #define CS4231_PLAYBACK_ENABLE	0x01	/* playback enable */
115f545714eSKrzysztof Helt 
116f545714eSKrzysztof Helt /* definitions for pin control register - CS4231_PIN_CTRL */
117f545714eSKrzysztof Helt 
118f545714eSKrzysztof Helt #define CS4231_IRQ_ENABLE	0x02	/* enable IRQ */
119f545714eSKrzysztof Helt #define CS4231_XCTL1		0x40	/* external control #1 */
120f545714eSKrzysztof Helt #define CS4231_XCTL0		0x80	/* external control #0 */
121f545714eSKrzysztof Helt 
122f545714eSKrzysztof Helt /* definitions for test and init register - CS4231_TEST_INIT */
123f545714eSKrzysztof Helt 
124f545714eSKrzysztof Helt #define CS4231_CALIB_IN_PROGRESS 0x20	/* auto calibrate in progress */
125f545714eSKrzysztof Helt #define CS4231_DMA_REQUEST	0x10	/* DMA request in progress */
126f545714eSKrzysztof Helt 
127f545714eSKrzysztof Helt /* definitions for misc control register - CS4231_MISC_INFO */
128f545714eSKrzysztof Helt 
129f545714eSKrzysztof Helt #define CS4231_MODE2		0x40	/* MODE 2 */
130f545714eSKrzysztof Helt #define CS4231_IW_MODE3		0x6c	/* MODE 3 - InterWave enhanced mode */
131f545714eSKrzysztof Helt #define CS4231_4236_MODE3	0xe0	/* MODE 3 - CS4236+ enhanced mode */
132f545714eSKrzysztof Helt 
133f545714eSKrzysztof Helt /* definitions for alternate feature 1 register - CS4231_ALT_FEATURE_1 */
134f545714eSKrzysztof Helt 
135f545714eSKrzysztof Helt #define	CS4231_DACZ		0x01	/* zero DAC when underrun */
136f545714eSKrzysztof Helt #define CS4231_TIMER_ENABLE	0x40	/* codec timer enable */
137f545714eSKrzysztof Helt #define CS4231_OLB		0x80	/* output level bit */
138f545714eSKrzysztof Helt 
139f545714eSKrzysztof Helt /* definitions for Extended Registers - CS4236+ */
140f545714eSKrzysztof Helt 
141f545714eSKrzysztof Helt #define CS4236_REG(i23val)	(((i23val << 2) & 0x10) | ((i23val >> 4) & 0x0f))
142f545714eSKrzysztof Helt #define CS4236_I23VAL(reg)	((((reg)&0xf) << 4) | (((reg)&0x10) >> 2) | 0x8)
143f545714eSKrzysztof Helt 
144f545714eSKrzysztof Helt #define CS4236_LEFT_LINE	0x08	/* left LINE alternate volume */
145f545714eSKrzysztof Helt #define CS4236_RIGHT_LINE	0x18	/* right LINE alternate volume */
146f545714eSKrzysztof Helt #define CS4236_LEFT_MIC		0x28	/* left MIC volume */
147f545714eSKrzysztof Helt #define CS4236_RIGHT_MIC	0x38	/* right MIC volume */
148f545714eSKrzysztof Helt #define CS4236_LEFT_MIX_CTRL	0x48	/* synthesis and left input mixer control */
149f545714eSKrzysztof Helt #define CS4236_RIGHT_MIX_CTRL	0x58	/* right input mixer control */
150f545714eSKrzysztof Helt #define CS4236_LEFT_FM		0x68	/* left FM volume */
151f545714eSKrzysztof Helt #define CS4236_RIGHT_FM		0x78	/* right FM volume */
152f545714eSKrzysztof Helt #define CS4236_LEFT_DSP		0x88	/* left DSP serial port volume */
153f545714eSKrzysztof Helt #define CS4236_RIGHT_DSP	0x98	/* right DSP serial port volume */
154f545714eSKrzysztof Helt #define CS4236_RIGHT_LOOPBACK	0xa8	/* right loopback monitor volume */
155f545714eSKrzysztof Helt #define CS4236_DAC_MUTE		0xb8	/* DAC mute and IFSE enable */
156f545714eSKrzysztof Helt #define CS4236_ADC_RATE		0xc8	/* indenpendent ADC sample frequency */
157f545714eSKrzysztof Helt #define CS4236_DAC_RATE		0xd8	/* indenpendent DAC sample frequency */
158f545714eSKrzysztof Helt #define CS4236_LEFT_MASTER	0xe8	/* left master digital audio volume */
159f545714eSKrzysztof Helt #define CS4236_RIGHT_MASTER	0xf8	/* right master digital audio volume */
160f545714eSKrzysztof Helt #define CS4236_LEFT_WAVE	0x0c	/* left wavetable serial port volume */
161f545714eSKrzysztof Helt #define CS4236_RIGHT_WAVE	0x1c	/* right wavetable serial port volume */
162f545714eSKrzysztof Helt #define CS4236_VERSION		0x9c	/* chip version and ID */
163f545714eSKrzysztof Helt 
164abf1f5aaSKrzysztof Helt /* definitions for extended registers - OPTI93X */
165abf1f5aaSKrzysztof Helt #define OPTi931_AUX_LEFT_INPUT	0x10
166abf1f5aaSKrzysztof Helt #define OPTi931_AUX_RIGHT_INPUT	0x11
167abf1f5aaSKrzysztof Helt #define OPTi93X_MIC_LEFT_INPUT	0x14
168abf1f5aaSKrzysztof Helt #define OPTi93X_MIC_RIGHT_INPUT	0x15
169abf1f5aaSKrzysztof Helt #define OPTi93X_OUT_LEFT	0x16
170abf1f5aaSKrzysztof Helt #define OPTi93X_OUT_RIGHT	0x17
171abf1f5aaSKrzysztof Helt 
172f545714eSKrzysztof Helt #endif /* __SOUND_CS4231_REGS_H */
173