xref: /linux/sound/soc/qcom/lpass.h (revision bb339245)
197fb5e8dSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2cd59f138SKenneth Westfield /*
37cb37b7bSV Sujith Kumar Reddy  * Copyright (c) 2010-2011,2013-2015,2020 The Linux Foundation. All rights reserved.
4cd59f138SKenneth Westfield  *
5cd59f138SKenneth Westfield  * lpass.h - Definitions for the QTi LPASS
6cd59f138SKenneth Westfield  */
7cd59f138SKenneth Westfield 
8cd59f138SKenneth Westfield #ifndef __LPASS_H__
9cd59f138SKenneth Westfield #define __LPASS_H__
10cd59f138SKenneth Westfield 
11cd59f138SKenneth Westfield #include <linux/clk.h>
12cd59f138SKenneth Westfield #include <linux/compiler.h>
13cd59f138SKenneth Westfield #include <linux/platform_device.h>
14cd59f138SKenneth Westfield #include <linux/regmap.h>
15cd3484f7SSrinivas Kandagatla #include <dt-bindings/sound/qcom,lpass.h>
167cb37b7bSV Sujith Kumar Reddy #include "lpass-hdmi.h"
17cd59f138SKenneth Westfield 
18cd59f138SKenneth Westfield #define LPASS_AHBIX_CLOCK_FREQUENCY		131072000
1977d0ffefSSrinivasa Rao Mandadapu #define LPASS_MAX_PORTS			(LPASS_CDC_DMA_VA_TX8 + 1)
209a127cffSSrinivas Kandagatla #define LPASS_MAX_MI2S_PORTS			(8)
214f629e4bSSrinivas Kandagatla #define LPASS_MAX_DMA_CHANNELS			(8)
227cb37b7bSV Sujith Kumar Reddy #define LPASS_MAX_HDMI_DMA_CHANNELS		(4)
23ddd60045SSrinivasa Rao Mandadapu #define LPASS_MAX_CDC_DMA_CHANNELS		(8)
24ddd60045SSrinivasa Rao Mandadapu #define LPASS_MAX_VA_CDC_DMA_CHANNELS		(8)
25ddd60045SSrinivasa Rao Mandadapu #define LPASS_CDC_DMA_INTF_ONE_CHANNEL		(0x01)
26ddd60045SSrinivasa Rao Mandadapu #define LPASS_CDC_DMA_INTF_TWO_CHANNEL		(0x03)
27ddd60045SSrinivasa Rao Mandadapu #define LPASS_CDC_DMA_INTF_FOUR_CHANNEL		(0x0F)
28ddd60045SSrinivasa Rao Mandadapu #define LPASS_CDC_DMA_INTF_SIX_CHANNEL		(0x3F)
29ddd60045SSrinivasa Rao Mandadapu #define LPASS_CDC_DMA_INTF_EIGHT_CHANNEL	(0xFF)
30ddd60045SSrinivasa Rao Mandadapu 
31ddd60045SSrinivasa Rao Mandadapu #define LPASS_ACTIVE_PDS			(4)
32ddd60045SSrinivasa Rao Mandadapu #define LPASS_PROXY_PDS			(8)
337cb37b7bSV Sujith Kumar Reddy 
347cb37b7bSV Sujith Kumar Reddy #define QCOM_REGMAP_FIELD_ALLOC(d, m, f, mf)    \
357cb37b7bSV Sujith Kumar Reddy 	do { \
367cb37b7bSV Sujith Kumar Reddy 		mf = devm_regmap_field_alloc(d, m, f);     \
377cb37b7bSV Sujith Kumar Reddy 		if (IS_ERR(mf))                \
387cb37b7bSV Sujith Kumar Reddy 			return -EINVAL;         \
397cb37b7bSV Sujith Kumar Reddy 	} while (0)
40cd59f138SKenneth Westfield 
is_cdc_dma_port(int dai_id)41dc8d9766SSrinivasa Rao Mandadapu static inline bool is_cdc_dma_port(int dai_id)
42dc8d9766SSrinivasa Rao Mandadapu {
43dc8d9766SSrinivasa Rao Mandadapu 	switch (dai_id) {
44dc8d9766SSrinivasa Rao Mandadapu 	case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
45dc8d9766SSrinivasa Rao Mandadapu 	case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
46dc8d9766SSrinivasa Rao Mandadapu 	case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
47dc8d9766SSrinivasa Rao Mandadapu 		return true;
48dc8d9766SSrinivasa Rao Mandadapu 	}
49dc8d9766SSrinivasa Rao Mandadapu 	return false;
50dc8d9766SSrinivasa Rao Mandadapu }
51dc8d9766SSrinivasa Rao Mandadapu 
is_rxtx_cdc_dma_port(int dai_id)52dc8d9766SSrinivasa Rao Mandadapu static inline bool is_rxtx_cdc_dma_port(int dai_id)
53dc8d9766SSrinivasa Rao Mandadapu {
54dc8d9766SSrinivasa Rao Mandadapu 	switch (dai_id) {
55dc8d9766SSrinivasa Rao Mandadapu 	case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
56dc8d9766SSrinivasa Rao Mandadapu 	case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
57dc8d9766SSrinivasa Rao Mandadapu 		return true;
58dc8d9766SSrinivasa Rao Mandadapu 	}
59dc8d9766SSrinivasa Rao Mandadapu 	return false;
60dc8d9766SSrinivasa Rao Mandadapu }
61dc8d9766SSrinivasa Rao Mandadapu 
62b5022a36SRohit kumar struct lpaif_i2sctl {
63b5022a36SRohit kumar 	struct regmap_field *loopback;
64b5022a36SRohit kumar 	struct regmap_field *spken;
65b5022a36SRohit kumar 	struct regmap_field *spkmode;
66b5022a36SRohit kumar 	struct regmap_field *spkmono;
67b5022a36SRohit kumar 	struct regmap_field *micen;
68b5022a36SRohit kumar 	struct regmap_field *micmode;
69b5022a36SRohit kumar 	struct regmap_field *micmono;
70b5022a36SRohit kumar 	struct regmap_field *wssrc;
71b5022a36SRohit kumar 	struct regmap_field *bitwidth;
72b5022a36SRohit kumar };
73b5022a36SRohit kumar 
74b5022a36SRohit kumar 
75b5022a36SRohit kumar struct lpaif_dmactl {
76d9e8e612SV Sujith Kumar Reddy 	struct regmap_field *intf;
77b5022a36SRohit kumar 	struct regmap_field *bursten;
78b5022a36SRohit kumar 	struct regmap_field *wpscnt;
79b5022a36SRohit kumar 	struct regmap_field *fifowm;
80b5022a36SRohit kumar 	struct regmap_field *enable;
81b5022a36SRohit kumar 	struct regmap_field *dyncclk;
827cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *burst8;
837cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *burst16;
847cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *dynburst;
85ddd60045SSrinivasa Rao Mandadapu 	struct regmap_field *codec_enable;
86ddd60045SSrinivasa Rao Mandadapu 	struct regmap_field *codec_pack;
87ddd60045SSrinivasa Rao Mandadapu 	struct regmap_field *codec_intf;
88ddd60045SSrinivasa Rao Mandadapu 	struct regmap_field *codec_fs_sel;
89ddd60045SSrinivasa Rao Mandadapu 	struct regmap_field *codec_channel;
90ddd60045SSrinivasa Rao Mandadapu 	struct regmap_field *codec_fs_delay;
91b5022a36SRohit kumar };
92b5022a36SRohit kumar 
93cd59f138SKenneth Westfield /* Both the CPU DAI and platform drivers will access this data */
94cd59f138SKenneth Westfield struct lpass_data {
95cd59f138SKenneth Westfield 
96cd59f138SKenneth Westfield 	/* AHB-I/X bus clocks inside the low-power audio subsystem (LPASS) */
97cd59f138SKenneth Westfield 	struct clk *ahbix_clk;
98cd59f138SKenneth Westfield 
99cd59f138SKenneth Westfield 	/* MI2S system clock */
1009a127cffSSrinivas Kandagatla 	struct clk *mi2s_osr_clk[LPASS_MAX_MI2S_PORTS];
101cd59f138SKenneth Westfield 
102cd59f138SKenneth Westfield 	/* MI2S bit clock (derived from system clock by a divider */
1039a127cffSSrinivas Kandagatla 	struct clk *mi2s_bit_clk[LPASS_MAX_MI2S_PORTS];
104cd59f138SKenneth Westfield 
105ddd60045SSrinivasa Rao Mandadapu 	struct clk *codec_mem0;
106ddd60045SSrinivasa Rao Mandadapu 	struct clk *codec_mem1;
107ddd60045SSrinivasa Rao Mandadapu 	struct clk *codec_mem2;
108ddd60045SSrinivasa Rao Mandadapu 	struct clk *va_mem0;
109ddd60045SSrinivasa Rao Mandadapu 
1104ff028f6SStephan Gerhold 	/* MI2S SD lines to use for playback/capture */
1114ff028f6SStephan Gerhold 	unsigned int mi2s_playback_sd_mode[LPASS_MAX_MI2S_PORTS];
1124ff028f6SStephan Gerhold 	unsigned int mi2s_capture_sd_mode[LPASS_MAX_MI2S_PORTS];
113c8a4556dSSrinivasa Rao Mandadapu 
114c8a4556dSSrinivasa Rao Mandadapu 	/* The state of MI2S prepare dai_ops was called */
115c8a4556dSSrinivasa Rao Mandadapu 	bool mi2s_was_prepared[LPASS_MAX_MI2S_PORTS];
116c8a4556dSSrinivasa Rao Mandadapu 
1177cb37b7bSV Sujith Kumar Reddy 	int hdmi_port_enable;
118ddd60045SSrinivasa Rao Mandadapu 	int codec_dma_enable;
1194ff028f6SStephan Gerhold 
120cd59f138SKenneth Westfield 	/* low-power audio interface (LPAIF) registers */
121cd59f138SKenneth Westfield 	void __iomem *lpaif;
1227cb37b7bSV Sujith Kumar Reddy 	void __iomem *hdmiif;
123ddd60045SSrinivasa Rao Mandadapu 	void __iomem *rxtx_lpaif;
124ddd60045SSrinivasa Rao Mandadapu 	void __iomem *va_lpaif;
125ddd60045SSrinivasa Rao Mandadapu 
126ddd60045SSrinivasa Rao Mandadapu 	u32 rxtx_cdc_dma_lpm_buf;
127ddd60045SSrinivasa Rao Mandadapu 	u32 va_cdc_dma_lpm_buf;
128cd59f138SKenneth Westfield 
129cd59f138SKenneth Westfield 	/* regmap backed by the low-power audio interface (LPAIF) registers */
130cd59f138SKenneth Westfield 	struct regmap *lpaif_map;
1317cb37b7bSV Sujith Kumar Reddy 	struct regmap *hdmiif_map;
132ddd60045SSrinivasa Rao Mandadapu 	struct regmap *rxtx_lpaif_map;
133ddd60045SSrinivasa Rao Mandadapu 	struct regmap *va_lpaif_map;
134cd59f138SKenneth Westfield 
135cd59f138SKenneth Westfield 	/* interrupts from the low-power audio interface (LPAIF) */
136cd59f138SKenneth Westfield 	int lpaif_irq;
1377cb37b7bSV Sujith Kumar Reddy 	int hdmiif_irq;
138ddd60045SSrinivasa Rao Mandadapu 	int rxtxif_irq;
139ddd60045SSrinivasa Rao Mandadapu 	int vaif_irq;
140ddd60045SSrinivasa Rao Mandadapu 
1419bae4880SSrinivas Kandagatla 	/* SOC specific variations in the LPASS IP integration */
142ec5236c2SRob Herring 	const struct lpass_variant *variant;
1434f629e4bSSrinivas Kandagatla 
14489cdfa06SSrinivas Kandagatla 	/* bit map to keep track of static channel allocations */
1454d809fb1SSrinivas Kandagatla 	unsigned long dma_ch_bit_map;
1467cb37b7bSV Sujith Kumar Reddy 	unsigned long hdmi_dma_ch_bit_map;
147ddd60045SSrinivasa Rao Mandadapu 	unsigned long rxtx_dma_ch_bit_map;
148ddd60045SSrinivasa Rao Mandadapu 	unsigned long va_dma_ch_bit_map;
14989cdfa06SSrinivas Kandagatla 
1504f629e4bSSrinivas Kandagatla 	/* used it for handling interrupt per dma channel */
1514f629e4bSSrinivas Kandagatla 	struct snd_pcm_substream *substream[LPASS_MAX_DMA_CHANNELS];
1527cb37b7bSV Sujith Kumar Reddy 	struct snd_pcm_substream *hdmi_substream[LPASS_MAX_HDMI_DMA_CHANNELS];
153ddd60045SSrinivasa Rao Mandadapu 	struct snd_pcm_substream *rxtx_substream[LPASS_MAX_CDC_DMA_CHANNELS];
154ddd60045SSrinivasa Rao Mandadapu 	struct snd_pcm_substream *va_substream[LPASS_MAX_CDC_DMA_CHANNELS];
155dc1ebd18SSrinivas Kandagatla 
1561220f6a7SAjit Pandey 	/* SOC specific clock list */
1571220f6a7SAjit Pandey 	struct clk_bulk_data *clks;
1581220f6a7SAjit Pandey 	int num_clks;
1596adcbdcdSKuninori Morimoto 
160b5022a36SRohit kumar 	/* Regmap fields of I2SCTL & DMACTL registers bitfields */
161b5022a36SRohit kumar 	struct lpaif_i2sctl *i2sctl;
162b5022a36SRohit kumar 	struct lpaif_dmactl *rd_dmactl;
163b5022a36SRohit kumar 	struct lpaif_dmactl *wr_dmactl;
1647cb37b7bSV Sujith Kumar Reddy 	struct lpaif_dmactl *hdmi_rd_dmactl;
165ddd60045SSrinivasa Rao Mandadapu 
166ddd60045SSrinivasa Rao Mandadapu 	/* Regmap fields of CODEC DMA CTRL registers */
167ddd60045SSrinivasa Rao Mandadapu 	struct lpaif_dmactl *rxtx_rd_dmactl;
168ddd60045SSrinivasa Rao Mandadapu 	struct lpaif_dmactl *rxtx_wr_dmactl;
169ddd60045SSrinivasa Rao Mandadapu 	struct lpaif_dmactl *va_wr_dmactl;
170ddd60045SSrinivasa Rao Mandadapu 
1717cb37b7bSV Sujith Kumar Reddy 	/* Regmap fields of HDMI_CTRL registers*/
1727cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *hdmitx_legacy_en;
1737cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *hdmitx_parity_calc_en;
1747cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *hdmitx_ch_msb[LPASS_MAX_HDMI_DMA_CHANNELS];
1757cb37b7bSV Sujith Kumar Reddy 	struct regmap_field *hdmitx_ch_lsb[LPASS_MAX_HDMI_DMA_CHANNELS];
1767cb37b7bSV Sujith Kumar Reddy 	struct lpass_hdmi_tx_ctl *tx_ctl;
1777cb37b7bSV Sujith Kumar Reddy 	struct lpass_vbit_ctrl *vbit_ctl;
1787cb37b7bSV Sujith Kumar Reddy 	struct lpass_hdmitx_dmactl *hdmi_tx_dmactl[LPASS_MAX_HDMI_DMA_CHANNELS];
1797cb37b7bSV Sujith Kumar Reddy 	struct lpass_dp_metadata_ctl *meta_ctl;
1807cb37b7bSV Sujith Kumar Reddy 	struct lpass_sstream_ctl *sstream_ctl;
1819bae4880SSrinivas Kandagatla };
1829bae4880SSrinivas Kandagatla 
1839bae4880SSrinivas Kandagatla /* Vairant data per each SOC */
1849bae4880SSrinivas Kandagatla struct lpass_variant {
1859bae4880SSrinivas Kandagatla 	u32	irq_reg_base;
1869bae4880SSrinivas Kandagatla 	u32	irq_reg_stride;
1879bae4880SSrinivas Kandagatla 	u32	irq_ports;
1889bae4880SSrinivas Kandagatla 	u32	rdma_reg_base;
1899bae4880SSrinivas Kandagatla 	u32	rdma_reg_stride;
1909bae4880SSrinivas Kandagatla 	u32	rdma_channels;
1917cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_rdma_reg_base;
1927cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_rdma_reg_stride;
1937cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_rdma_channels;
194ffc1325eSSrinivas Kandagatla 	u32	wrdma_reg_base;
195ffc1325eSSrinivas Kandagatla 	u32	wrdma_reg_stride;
196ffc1325eSSrinivas Kandagatla 	u32	wrdma_channels;
197ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_irq_reg_base;
198ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_irq_reg_stride;
199ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_irq_ports;
200ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_rdma_reg_base;
201ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_rdma_reg_stride;
202ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_rdma_channels;
203ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_wrdma_reg_base;
204ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_wrdma_reg_stride;
205ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_wrdma_channels;
206ddd60045SSrinivasa Rao Mandadapu 	u32	va_irq_reg_base;
207ddd60045SSrinivasa Rao Mandadapu 	u32	va_irq_reg_stride;
208ddd60045SSrinivasa Rao Mandadapu 	u32	va_irq_ports;
209ddd60045SSrinivasa Rao Mandadapu 	u32	va_rdma_reg_base;
210ddd60045SSrinivasa Rao Mandadapu 	u32	va_rdma_reg_stride;
211ddd60045SSrinivasa Rao Mandadapu 	u32	va_rdma_channels;
212ddd60045SSrinivasa Rao Mandadapu 	u32	va_wrdma_reg_base;
213ddd60045SSrinivasa Rao Mandadapu 	u32	va_wrdma_reg_stride;
214ddd60045SSrinivasa Rao Mandadapu 	u32	va_wrdma_channels;
2157cb37b7bSV Sujith Kumar Reddy 	u32	i2sctrl_reg_base;
2167cb37b7bSV Sujith Kumar Reddy 	u32	i2sctrl_reg_stride;
2177cb37b7bSV Sujith Kumar Reddy 	u32	i2s_ports;
2189bae4880SSrinivas Kandagatla 
219b5022a36SRohit kumar 	/* I2SCTL Register fields */
220b5022a36SRohit kumar 	struct reg_field loopback;
221b5022a36SRohit kumar 	struct reg_field spken;
222b5022a36SRohit kumar 	struct reg_field spkmode;
223b5022a36SRohit kumar 	struct reg_field spkmono;
224b5022a36SRohit kumar 	struct reg_field micen;
225b5022a36SRohit kumar 	struct reg_field micmode;
226b5022a36SRohit kumar 	struct reg_field micmono;
227b5022a36SRohit kumar 	struct reg_field wssrc;
228b5022a36SRohit kumar 	struct reg_field bitwidth;
229b5022a36SRohit kumar 
2307cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_irq_reg_base;
2317cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_irq_reg_stride;
2327cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_irq_ports;
2337cb37b7bSV Sujith Kumar Reddy 
2347cb37b7bSV Sujith Kumar Reddy 	/* HDMI specific controls */
2357cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_tx_ctl_addr;
2367cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_legacy_addr;
2377cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_vbit_addr;
2387cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_ch_lsb_addr;
2397cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_ch_msb_addr;
2407cb37b7bSV Sujith Kumar Reddy 	u32	ch_stride;
2417cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_parity_addr;
2427cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_dmactl_addr;
2437cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_dma_stride;
2447cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_DP_addr;
2457cb37b7bSV Sujith Kumar Reddy 	u32	hdmi_sstream_addr;
2467cb37b7bSV Sujith Kumar Reddy 
2477cb37b7bSV Sujith Kumar Reddy 	/* HDMI SSTREAM CTRL fields  */
2487cb37b7bSV Sujith Kumar Reddy 	struct reg_field sstream_en;
2497cb37b7bSV Sujith Kumar Reddy 	struct reg_field dma_sel;
2507cb37b7bSV Sujith Kumar Reddy 	struct reg_field auto_bbit_en;
2517cb37b7bSV Sujith Kumar Reddy 	struct reg_field layout;
2527cb37b7bSV Sujith Kumar Reddy 	struct reg_field layout_sp;
2537cb37b7bSV Sujith Kumar Reddy 	struct reg_field set_sp_on_en;
2547cb37b7bSV Sujith Kumar Reddy 	struct reg_field dp_audio;
2557cb37b7bSV Sujith Kumar Reddy 	struct reg_field dp_staffing_en;
2567cb37b7bSV Sujith Kumar Reddy 	struct reg_field dp_sp_b_hw_en;
2577cb37b7bSV Sujith Kumar Reddy 
2587cb37b7bSV Sujith Kumar Reddy 	/* HDMI DP METADATA CTL fields */
2597cb37b7bSV Sujith Kumar Reddy 	struct reg_field mute;
2607cb37b7bSV Sujith Kumar Reddy 	struct reg_field as_sdp_cc;
2617cb37b7bSV Sujith Kumar Reddy 	struct reg_field as_sdp_ct;
2627cb37b7bSV Sujith Kumar Reddy 	struct reg_field aif_db4;
2637cb37b7bSV Sujith Kumar Reddy 	struct reg_field frequency;
2647cb37b7bSV Sujith Kumar Reddy 	struct reg_field mst_index;
2657cb37b7bSV Sujith Kumar Reddy 	struct reg_field dptx_index;
2667cb37b7bSV Sujith Kumar Reddy 
2677cb37b7bSV Sujith Kumar Reddy 	/* HDMI TX CTRL fields */
2687cb37b7bSV Sujith Kumar Reddy 	struct reg_field soft_reset;
2697cb37b7bSV Sujith Kumar Reddy 	struct reg_field force_reset;
2707cb37b7bSV Sujith Kumar Reddy 
2717cb37b7bSV Sujith Kumar Reddy 	/* HDMI TX DMA CTRL */
2727cb37b7bSV Sujith Kumar Reddy 	struct reg_field use_hw_chs;
2737cb37b7bSV Sujith Kumar Reddy 	struct reg_field use_hw_usr;
2747cb37b7bSV Sujith Kumar Reddy 	struct reg_field hw_chs_sel;
2757cb37b7bSV Sujith Kumar Reddy 	struct reg_field hw_usr_sel;
2767cb37b7bSV Sujith Kumar Reddy 
2777cb37b7bSV Sujith Kumar Reddy 	/* HDMI VBIT CTRL */
2787cb37b7bSV Sujith Kumar Reddy 	struct reg_field replace_vbit;
2797cb37b7bSV Sujith Kumar Reddy 	struct reg_field vbit_stream;
2807cb37b7bSV Sujith Kumar Reddy 
2817cb37b7bSV Sujith Kumar Reddy 	/* HDMI TX LEGACY */
2827cb37b7bSV Sujith Kumar Reddy 	struct reg_field legacy_en;
2837cb37b7bSV Sujith Kumar Reddy 
2847cb37b7bSV Sujith Kumar Reddy 	/* HDMI TX PARITY */
2857cb37b7bSV Sujith Kumar Reddy 	struct reg_field calc_en;
2867cb37b7bSV Sujith Kumar Reddy 
2877cb37b7bSV Sujith Kumar Reddy 	/* HDMI CH LSB */
2887cb37b7bSV Sujith Kumar Reddy 	struct reg_field lsb_bits;
2897cb37b7bSV Sujith Kumar Reddy 
2907cb37b7bSV Sujith Kumar Reddy 	/* HDMI CH MSB */
2917cb37b7bSV Sujith Kumar Reddy 	struct reg_field msb_bits;
2927cb37b7bSV Sujith Kumar Reddy 
2937cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_bursten;
2947cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_wpscnt;
2957cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_fifowm;
2967cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_enable;
2977cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_dyncclk;
2987cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_burst8;
2997cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_burst16;
3007cb37b7bSV Sujith Kumar Reddy 	struct reg_field hdmi_rdma_dynburst;
3017cb37b7bSV Sujith Kumar Reddy 
302b5022a36SRohit kumar 	/* RD_DMA Register fields */
303d9e8e612SV Sujith Kumar Reddy 	struct reg_field rdma_intf;
304b5022a36SRohit kumar 	struct reg_field rdma_bursten;
305b5022a36SRohit kumar 	struct reg_field rdma_wpscnt;
306b5022a36SRohit kumar 	struct reg_field rdma_fifowm;
307b5022a36SRohit kumar 	struct reg_field rdma_enable;
308b5022a36SRohit kumar 	struct reg_field rdma_dyncclk;
309b5022a36SRohit kumar 
310b5022a36SRohit kumar 	/* WR_DMA Register fields */
311d9e8e612SV Sujith Kumar Reddy 	struct reg_field wrdma_intf;
312b5022a36SRohit kumar 	struct reg_field wrdma_bursten;
313b5022a36SRohit kumar 	struct reg_field wrdma_wpscnt;
314b5022a36SRohit kumar 	struct reg_field wrdma_fifowm;
315b5022a36SRohit kumar 	struct reg_field wrdma_enable;
316b5022a36SRohit kumar 	struct reg_field wrdma_dyncclk;
317b5022a36SRohit kumar 
318ddd60045SSrinivasa Rao Mandadapu 	/* CDC RXTX RD_DMA */
319ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_intf;
320ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_bursten;
321ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_wpscnt;
322ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_fifowm;
323ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_enable;
324ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_dyncclk;
325ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_burst8;
326ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_burst16;
327ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_dynburst;
328ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_codec_enable;
329ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_codec_pack;
330ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_codec_intf;
331ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_codec_fs_sel;
332ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_codec_ch;
333ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_rdma_codec_fs_delay;
334ddd60045SSrinivasa Rao Mandadapu 
335ddd60045SSrinivasa Rao Mandadapu 	/* CDC RXTX WR_DMA */
336ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_intf;
337ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_bursten;
338ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_wpscnt;
339ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_fifowm;
340ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_enable;
341ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_dyncclk;
342ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_burst8;
343ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_burst16;
344ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_dynburst;
345ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_codec_enable;
346ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_codec_pack;
347ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_codec_intf;
348ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_codec_fs_sel;
349ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_codec_ch;
350ddd60045SSrinivasa Rao Mandadapu 	struct reg_field rxtx_wrdma_codec_fs_delay;
351ddd60045SSrinivasa Rao Mandadapu 
352ddd60045SSrinivasa Rao Mandadapu 	/* CDC VA WR_DMA */
353ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_intf;
354ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_bursten;
355ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_wpscnt;
356ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_fifowm;
357ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_enable;
358ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_dyncclk;
359ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_burst8;
360ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_burst16;
361ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_dynburst;
362ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_codec_enable;
363ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_codec_pack;
364ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_codec_intf;
365ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_codec_fs_sel;
366ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_codec_ch;
367ddd60045SSrinivasa Rao Mandadapu 	struct reg_field va_wrdma_codec_fs_delay;
368ddd60045SSrinivasa Rao Mandadapu 
3690054055cSSrinivas Kandagatla 	/**
3700054055cSSrinivas Kandagatla 	 * on SOCs like APQ8016 the channel control bits start
3710054055cSSrinivas Kandagatla 	 * at different offset to ipq806x
3720054055cSSrinivas Kandagatla 	 **/
373ec5b8287SSrinivas Kandagatla 	u32	dmactl_audif_start;
374ffc1325eSSrinivas Kandagatla 	u32	wrdma_channel_start;
375ddd60045SSrinivasa Rao Mandadapu 	u32	rxtx_wrdma_channel_start;
376ddd60045SSrinivasa Rao Mandadapu 	u32	va_wrdma_channel_start;
377ddd60045SSrinivasa Rao Mandadapu 
378183b8021SMasahiro Yamada 	/* SOC specific initialization like clocks */
3799bae4880SSrinivas Kandagatla 	int (*init)(struct platform_device *pdev);
3809bae4880SSrinivas Kandagatla 	int (*exit)(struct platform_device *pdev);
3817cb37b7bSV Sujith Kumar Reddy 	int (*alloc_dma_channel)(struct lpass_data *data, int direction, unsigned int dai_id);
3827cb37b7bSV Sujith Kumar Reddy 	int (*free_dma_channel)(struct lpass_data *data, int ch, unsigned int dai_id);
3839bae4880SSrinivas Kandagatla 
3849bae4880SSrinivas Kandagatla 	/* SOC specific dais */
3859bae4880SSrinivas Kandagatla 	struct snd_soc_dai_driver *dai_driver;
3869bae4880SSrinivas Kandagatla 	int num_dai;
38797c52eb9SLinus Walleij 	const char * const *dai_osr_clk_names;
38897c52eb9SLinus Walleij 	const char * const *dai_bit_clk_names;
3891220f6a7SAjit Pandey 
3901220f6a7SAjit Pandey 	/* SOC specific clocks configuration */
3911220f6a7SAjit Pandey 	const char **clk_name;
3921220f6a7SAjit Pandey 	int num_clks;
393cd59f138SKenneth Westfield };
394cd59f138SKenneth Westfield 
39574190d7cSSrinivasa Rao Mandadapu struct lpass_pcm_data {
39674190d7cSSrinivasa Rao Mandadapu 	int dma_ch;
39774190d7cSSrinivasa Rao Mandadapu 	int i2s_port;
39874190d7cSSrinivasa Rao Mandadapu };
39974190d7cSSrinivasa Rao Mandadapu 
400cd59f138SKenneth Westfield /* register the platform driver from the CPU DAI driver */
401*bb339245SKrzysztof Kozlowski int asoc_qcom_lpass_platform_register(struct platform_device *pdev);
402d0cc676cSUwe Kleine-König void asoc_qcom_lpass_cpu_platform_remove(struct platform_device *pdev);
40360a97386SV Sujith Kumar Reddy void asoc_qcom_lpass_cpu_platform_shutdown(struct platform_device *pdev);
4049bae4880SSrinivas Kandagatla int asoc_qcom_lpass_cpu_platform_probe(struct platform_device *pdev);
405618718dcSAxel Lin extern const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops;
406e4222bbdSKuninori Morimoto extern const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops2;
407b81af585SSrinivasa Rao Mandadapu extern const struct snd_soc_dai_ops asoc_qcom_lpass_cdc_dma_dai_ops;
408cd59f138SKenneth Westfield 
409cd59f138SKenneth Westfield #endif /* __LPASS_H__ */
410