xref: /linux/sound/soc/ux500/ux500_msp_i2s.c (revision aafe9375)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
23592b7f6SOla Lilja /*
33592b7f6SOla Lilja  * Copyright (C) ST-Ericsson SA 2012
43592b7f6SOla Lilja  *
53592b7f6SOla Lilja  * Author: Ola Lilja <ola.o.lilja@stericsson.com>,
63592b7f6SOla Lilja  *         Roger Nilsson <roger.xr.nilsson@stericsson.com>,
73592b7f6SOla Lilja  *         Sandeep Kaushik <sandeep.kaushik@st.com>
83592b7f6SOla Lilja  *         for ST-Ericsson.
93592b7f6SOla Lilja  */
103592b7f6SOla Lilja 
113592b7f6SOla Lilja #include <linux/module.h>
123592b7f6SOla Lilja #include <linux/platform_device.h>
133592b7f6SOla Lilja #include <linux/delay.h>
143592b7f6SOla Lilja #include <linux/slab.h>
1505304949SLee Jones #include <linux/io.h>
1649731c23SLee Jones #include <linux/of.h>
173592b7f6SOla Lilja 
183592b7f6SOla Lilja #include <sound/soc.h>
193592b7f6SOla Lilja 
203592b7f6SOla Lilja #include "ux500_msp_i2s.h"
213592b7f6SOla Lilja 
223592b7f6SOla Lilja  /* Protocol desciptors */
233592b7f6SOla Lilja static const struct msp_protdesc prot_descs[] = {
243592b7f6SOla Lilja 	{ /* I2S */
253592b7f6SOla Lilja 		MSP_SINGLE_PHASE,
263592b7f6SOla Lilja 		MSP_SINGLE_PHASE,
273592b7f6SOla Lilja 		MSP_PHASE2_START_MODE_IMEDIATE,
283592b7f6SOla Lilja 		MSP_PHASE2_START_MODE_IMEDIATE,
293592b7f6SOla Lilja 		MSP_BTF_MS_BIT_FIRST,
303592b7f6SOla Lilja 		MSP_BTF_MS_BIT_FIRST,
313592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
323592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
333592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
343592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
353592b7f6SOla Lilja 		MSP_ELEM_LEN_32,
363592b7f6SOla Lilja 		MSP_ELEM_LEN_32,
373592b7f6SOla Lilja 		MSP_ELEM_LEN_32,
383592b7f6SOla Lilja 		MSP_ELEM_LEN_32,
393592b7f6SOla Lilja 		MSP_DELAY_1,
403592b7f6SOla Lilja 		MSP_DELAY_1,
413592b7f6SOla Lilja 		MSP_RISING_EDGE,
423592b7f6SOla Lilja 		MSP_FALLING_EDGE,
433592b7f6SOla Lilja 		MSP_FSYNC_POL_ACT_LO,
443592b7f6SOla Lilja 		MSP_FSYNC_POL_ACT_LO,
453592b7f6SOla Lilja 		MSP_SWAP_NONE,
463592b7f6SOla Lilja 		MSP_SWAP_NONE,
473592b7f6SOla Lilja 		MSP_COMPRESS_MODE_LINEAR,
483592b7f6SOla Lilja 		MSP_EXPAND_MODE_LINEAR,
493592b7f6SOla Lilja 		MSP_FSYNC_IGNORE,
503592b7f6SOla Lilja 		31,
513592b7f6SOla Lilja 		15,
523592b7f6SOla Lilja 		32,
533592b7f6SOla Lilja 	}, { /* PCM */
543592b7f6SOla Lilja 		MSP_DUAL_PHASE,
553592b7f6SOla Lilja 		MSP_DUAL_PHASE,
563592b7f6SOla Lilja 		MSP_PHASE2_START_MODE_FSYNC,
573592b7f6SOla Lilja 		MSP_PHASE2_START_MODE_FSYNC,
583592b7f6SOla Lilja 		MSP_BTF_MS_BIT_FIRST,
593592b7f6SOla Lilja 		MSP_BTF_MS_BIT_FIRST,
603592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
613592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
623592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
633592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
643592b7f6SOla Lilja 		MSP_ELEM_LEN_16,
653592b7f6SOla Lilja 		MSP_ELEM_LEN_16,
663592b7f6SOla Lilja 		MSP_ELEM_LEN_16,
673592b7f6SOla Lilja 		MSP_ELEM_LEN_16,
683592b7f6SOla Lilja 		MSP_DELAY_0,
693592b7f6SOla Lilja 		MSP_DELAY_0,
703592b7f6SOla Lilja 		MSP_RISING_EDGE,
713592b7f6SOla Lilja 		MSP_FALLING_EDGE,
723592b7f6SOla Lilja 		MSP_FSYNC_POL_ACT_HI,
733592b7f6SOla Lilja 		MSP_FSYNC_POL_ACT_HI,
743592b7f6SOla Lilja 		MSP_SWAP_NONE,
753592b7f6SOla Lilja 		MSP_SWAP_NONE,
763592b7f6SOla Lilja 		MSP_COMPRESS_MODE_LINEAR,
773592b7f6SOla Lilja 		MSP_EXPAND_MODE_LINEAR,
783592b7f6SOla Lilja 		MSP_FSYNC_IGNORE,
793592b7f6SOla Lilja 		255,
803592b7f6SOla Lilja 		0,
813592b7f6SOla Lilja 		256,
823592b7f6SOla Lilja 	}, { /* Companded PCM */
833592b7f6SOla Lilja 		MSP_SINGLE_PHASE,
843592b7f6SOla Lilja 		MSP_SINGLE_PHASE,
853592b7f6SOla Lilja 		MSP_PHASE2_START_MODE_FSYNC,
863592b7f6SOla Lilja 		MSP_PHASE2_START_MODE_FSYNC,
873592b7f6SOla Lilja 		MSP_BTF_MS_BIT_FIRST,
883592b7f6SOla Lilja 		MSP_BTF_MS_BIT_FIRST,
893592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
903592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
913592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
923592b7f6SOla Lilja 		MSP_FRAME_LEN_1,
933592b7f6SOla Lilja 		MSP_ELEM_LEN_8,
943592b7f6SOla Lilja 		MSP_ELEM_LEN_8,
953592b7f6SOla Lilja 		MSP_ELEM_LEN_8,
963592b7f6SOla Lilja 		MSP_ELEM_LEN_8,
973592b7f6SOla Lilja 		MSP_DELAY_0,
983592b7f6SOla Lilja 		MSP_DELAY_0,
993592b7f6SOla Lilja 		MSP_RISING_EDGE,
1003592b7f6SOla Lilja 		MSP_RISING_EDGE,
1013592b7f6SOla Lilja 		MSP_FSYNC_POL_ACT_HI,
1023592b7f6SOla Lilja 		MSP_FSYNC_POL_ACT_HI,
1033592b7f6SOla Lilja 		MSP_SWAP_NONE,
1043592b7f6SOla Lilja 		MSP_SWAP_NONE,
1053592b7f6SOla Lilja 		MSP_COMPRESS_MODE_LINEAR,
1063592b7f6SOla Lilja 		MSP_EXPAND_MODE_LINEAR,
1073592b7f6SOla Lilja 		MSP_FSYNC_IGNORE,
1083592b7f6SOla Lilja 		255,
1093592b7f6SOla Lilja 		0,
1103592b7f6SOla Lilja 		256,
1113592b7f6SOla Lilja 	},
1123592b7f6SOla Lilja };
1133592b7f6SOla Lilja 
set_prot_desc_tx(struct ux500_msp * msp,struct msp_protdesc * protdesc,enum msp_data_size data_size)1143592b7f6SOla Lilja static void set_prot_desc_tx(struct ux500_msp *msp,
1153592b7f6SOla Lilja 			struct msp_protdesc *protdesc,
1163592b7f6SOla Lilja 			enum msp_data_size data_size)
1173592b7f6SOla Lilja {
1183592b7f6SOla Lilja 	u32 temp_reg = 0;
1193592b7f6SOla Lilja 
1203592b7f6SOla Lilja 	temp_reg |= MSP_P2_ENABLE_BIT(protdesc->tx_phase_mode);
1213592b7f6SOla Lilja 	temp_reg |= MSP_P2_START_MODE_BIT(protdesc->tx_phase2_start_mode);
1223592b7f6SOla Lilja 	temp_reg |= MSP_P1_FRAME_LEN_BITS(protdesc->tx_frame_len_1);
1233592b7f6SOla Lilja 	temp_reg |= MSP_P2_FRAME_LEN_BITS(protdesc->tx_frame_len_2);
1243592b7f6SOla Lilja 	if (msp->def_elem_len) {
1253592b7f6SOla Lilja 		temp_reg |= MSP_P1_ELEM_LEN_BITS(protdesc->tx_elem_len_1);
1263592b7f6SOla Lilja 		temp_reg |= MSP_P2_ELEM_LEN_BITS(protdesc->tx_elem_len_2);
1273592b7f6SOla Lilja 	} else {
1283592b7f6SOla Lilja 		temp_reg |= MSP_P1_ELEM_LEN_BITS(data_size);
1293592b7f6SOla Lilja 		temp_reg |= MSP_P2_ELEM_LEN_BITS(data_size);
1303592b7f6SOla Lilja 	}
1313592b7f6SOla Lilja 	temp_reg |= MSP_DATA_DELAY_BITS(protdesc->tx_data_delay);
1323592b7f6SOla Lilja 	temp_reg |= MSP_SET_ENDIANNES_BIT(protdesc->tx_byte_order);
1333592b7f6SOla Lilja 	temp_reg |= MSP_FSYNC_POL(protdesc->tx_fsync_pol);
1343592b7f6SOla Lilja 	temp_reg |= MSP_DATA_WORD_SWAP(protdesc->tx_half_word_swap);
1353592b7f6SOla Lilja 	temp_reg |= MSP_SET_COMPANDING_MODE(protdesc->compression_mode);
1363592b7f6SOla Lilja 	temp_reg |= MSP_SET_FSYNC_IGNORE(protdesc->frame_sync_ignore);
1373592b7f6SOla Lilja 
1383592b7f6SOla Lilja 	writel(temp_reg, msp->registers + MSP_TCF);
1393592b7f6SOla Lilja }
1403592b7f6SOla Lilja 
set_prot_desc_rx(struct ux500_msp * msp,struct msp_protdesc * protdesc,enum msp_data_size data_size)1413592b7f6SOla Lilja static void set_prot_desc_rx(struct ux500_msp *msp,
1423592b7f6SOla Lilja 			struct msp_protdesc *protdesc,
1433592b7f6SOla Lilja 			enum msp_data_size data_size)
1443592b7f6SOla Lilja {
1453592b7f6SOla Lilja 	u32 temp_reg = 0;
1463592b7f6SOla Lilja 
1473592b7f6SOla Lilja 	temp_reg |= MSP_P2_ENABLE_BIT(protdesc->rx_phase_mode);
1483592b7f6SOla Lilja 	temp_reg |= MSP_P2_START_MODE_BIT(protdesc->rx_phase2_start_mode);
1493592b7f6SOla Lilja 	temp_reg |= MSP_P1_FRAME_LEN_BITS(protdesc->rx_frame_len_1);
1503592b7f6SOla Lilja 	temp_reg |= MSP_P2_FRAME_LEN_BITS(protdesc->rx_frame_len_2);
1513592b7f6SOla Lilja 	if (msp->def_elem_len) {
1523592b7f6SOla Lilja 		temp_reg |= MSP_P1_ELEM_LEN_BITS(protdesc->rx_elem_len_1);
1533592b7f6SOla Lilja 		temp_reg |= MSP_P2_ELEM_LEN_BITS(protdesc->rx_elem_len_2);
1543592b7f6SOla Lilja 	} else {
1553592b7f6SOla Lilja 		temp_reg |= MSP_P1_ELEM_LEN_BITS(data_size);
1563592b7f6SOla Lilja 		temp_reg |= MSP_P2_ELEM_LEN_BITS(data_size);
1573592b7f6SOla Lilja 	}
1583592b7f6SOla Lilja 
1593592b7f6SOla Lilja 	temp_reg |= MSP_DATA_DELAY_BITS(protdesc->rx_data_delay);
1603592b7f6SOla Lilja 	temp_reg |= MSP_SET_ENDIANNES_BIT(protdesc->rx_byte_order);
1613592b7f6SOla Lilja 	temp_reg |= MSP_FSYNC_POL(protdesc->rx_fsync_pol);
1623592b7f6SOla Lilja 	temp_reg |= MSP_DATA_WORD_SWAP(protdesc->rx_half_word_swap);
1633592b7f6SOla Lilja 	temp_reg |= MSP_SET_COMPANDING_MODE(protdesc->expansion_mode);
1643592b7f6SOla Lilja 	temp_reg |= MSP_SET_FSYNC_IGNORE(protdesc->frame_sync_ignore);
1653592b7f6SOla Lilja 
1663592b7f6SOla Lilja 	writel(temp_reg, msp->registers + MSP_RCF);
1673592b7f6SOla Lilja }
1683592b7f6SOla Lilja 
configure_protocol(struct ux500_msp * msp,struct ux500_msp_config * config)1693592b7f6SOla Lilja static int configure_protocol(struct ux500_msp *msp,
1703592b7f6SOla Lilja 			struct ux500_msp_config *config)
1713592b7f6SOla Lilja {
1723592b7f6SOla Lilja 	struct msp_protdesc *protdesc;
1733592b7f6SOla Lilja 	enum msp_data_size data_size;
1743592b7f6SOla Lilja 	u32 temp_reg = 0;
1753592b7f6SOla Lilja 
1763592b7f6SOla Lilja 	data_size = config->data_size;
1773592b7f6SOla Lilja 	msp->def_elem_len = config->def_elem_len;
1783592b7f6SOla Lilja 	if (config->default_protdesc == 1) {
1793592b7f6SOla Lilja 		if (config->protocol >= MSP_INVALID_PROTOCOL) {
1803592b7f6SOla Lilja 			dev_err(msp->dev, "%s: ERROR: Invalid protocol!\n",
1813592b7f6SOla Lilja 				__func__);
1823592b7f6SOla Lilja 			return -EINVAL;
1833592b7f6SOla Lilja 		}
1843592b7f6SOla Lilja 		protdesc =
1853592b7f6SOla Lilja 		    (struct msp_protdesc *)&prot_descs[config->protocol];
1863592b7f6SOla Lilja 	} else {
1873592b7f6SOla Lilja 		protdesc = (struct msp_protdesc *)&config->protdesc;
1883592b7f6SOla Lilja 	}
1893592b7f6SOla Lilja 
1903592b7f6SOla Lilja 	if (data_size < MSP_DATA_BITS_DEFAULT || data_size > MSP_DATA_BITS_32) {
1913592b7f6SOla Lilja 		dev_err(msp->dev,
1923592b7f6SOla Lilja 			"%s: ERROR: Invalid data-size requested (data_size = %d)!\n",
1933592b7f6SOla Lilja 			__func__, data_size);
1943592b7f6SOla Lilja 		return -EINVAL;
1953592b7f6SOla Lilja 	}
1963592b7f6SOla Lilja 
1973592b7f6SOla Lilja 	if (config->direction & MSP_DIR_TX)
1983592b7f6SOla Lilja 		set_prot_desc_tx(msp, protdesc, data_size);
1993592b7f6SOla Lilja 	if (config->direction & MSP_DIR_RX)
2003592b7f6SOla Lilja 		set_prot_desc_rx(msp, protdesc, data_size);
2013592b7f6SOla Lilja 
2023592b7f6SOla Lilja 	/* The code below should not be separated. */
2033592b7f6SOla Lilja 	temp_reg = readl(msp->registers + MSP_GCR) & ~TX_CLK_POL_RISING;
2043592b7f6SOla Lilja 	temp_reg |= MSP_TX_CLKPOL_BIT(~protdesc->tx_clk_pol);
2053592b7f6SOla Lilja 	writel(temp_reg, msp->registers + MSP_GCR);
2063592b7f6SOla Lilja 	temp_reg = readl(msp->registers + MSP_GCR) & ~RX_CLK_POL_RISING;
2073592b7f6SOla Lilja 	temp_reg |= MSP_RX_CLKPOL_BIT(protdesc->rx_clk_pol);
2083592b7f6SOla Lilja 	writel(temp_reg, msp->registers + MSP_GCR);
2093592b7f6SOla Lilja 
2103592b7f6SOla Lilja 	return 0;
2113592b7f6SOla Lilja }
2123592b7f6SOla Lilja 
setup_bitclk(struct ux500_msp * msp,struct ux500_msp_config * config)2133592b7f6SOla Lilja static int setup_bitclk(struct ux500_msp *msp, struct ux500_msp_config *config)
2143592b7f6SOla Lilja {
2153592b7f6SOla Lilja 	u32 reg_val_GCR;
2163592b7f6SOla Lilja 	u32 frame_per = 0;
2173592b7f6SOla Lilja 	u32 sck_div = 0;
2183592b7f6SOla Lilja 	u32 frame_width = 0;
2193592b7f6SOla Lilja 	u32 temp_reg = 0;
2203592b7f6SOla Lilja 	struct msp_protdesc *protdesc = NULL;
2213592b7f6SOla Lilja 
2223592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
2233592b7f6SOla Lilja 	writel(reg_val_GCR & ~SRG_ENABLE, msp->registers + MSP_GCR);
2243592b7f6SOla Lilja 
2253592b7f6SOla Lilja 	if (config->default_protdesc)
2263592b7f6SOla Lilja 		protdesc =
2273592b7f6SOla Lilja 			(struct msp_protdesc *)&prot_descs[config->protocol];
2283592b7f6SOla Lilja 	else
2293592b7f6SOla Lilja 		protdesc = (struct msp_protdesc *)&config->protdesc;
2303592b7f6SOla Lilja 
2313592b7f6SOla Lilja 	switch (config->protocol) {
2323592b7f6SOla Lilja 	case MSP_PCM_PROTOCOL:
2333592b7f6SOla Lilja 	case MSP_PCM_COMPAND_PROTOCOL:
2343592b7f6SOla Lilja 		frame_width = protdesc->frame_width;
2353592b7f6SOla Lilja 		sck_div = config->f_inputclk / (config->frame_freq *
2363592b7f6SOla Lilja 			(protdesc->clocks_per_frame));
2373592b7f6SOla Lilja 		frame_per = protdesc->frame_period;
2383592b7f6SOla Lilja 		break;
2393592b7f6SOla Lilja 	case MSP_I2S_PROTOCOL:
2403592b7f6SOla Lilja 		frame_width = protdesc->frame_width;
2413592b7f6SOla Lilja 		sck_div = config->f_inputclk / (config->frame_freq *
2423592b7f6SOla Lilja 			(protdesc->clocks_per_frame));
2433592b7f6SOla Lilja 		frame_per = protdesc->frame_period;
2443592b7f6SOla Lilja 		break;
2453592b7f6SOla Lilja 	default:
2463592b7f6SOla Lilja 		dev_err(msp->dev, "%s: ERROR: Unknown protocol (%d)!\n",
2473592b7f6SOla Lilja 			__func__,
2483592b7f6SOla Lilja 			config->protocol);
2493592b7f6SOla Lilja 		return -EINVAL;
2503592b7f6SOla Lilja 	}
2513592b7f6SOla Lilja 
2523592b7f6SOla Lilja 	temp_reg = (sck_div - 1) & SCK_DIV_MASK;
2533592b7f6SOla Lilja 	temp_reg |= FRAME_WIDTH_BITS(frame_width);
2543592b7f6SOla Lilja 	temp_reg |= FRAME_PERIOD_BITS(frame_per);
2553592b7f6SOla Lilja 	writel(temp_reg, msp->registers + MSP_SRG);
2563592b7f6SOla Lilja 
2573592b7f6SOla Lilja 	msp->f_bitclk = (config->f_inputclk)/(sck_div + 1);
2583592b7f6SOla Lilja 
2593592b7f6SOla Lilja 	/* Enable bit-clock */
2603592b7f6SOla Lilja 	udelay(100);
2613592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
2623592b7f6SOla Lilja 	writel(reg_val_GCR | SRG_ENABLE, msp->registers + MSP_GCR);
2633592b7f6SOla Lilja 	udelay(100);
2643592b7f6SOla Lilja 
2653592b7f6SOla Lilja 	return 0;
2663592b7f6SOla Lilja }
2673592b7f6SOla Lilja 
configure_multichannel(struct ux500_msp * msp,struct ux500_msp_config * config)2683592b7f6SOla Lilja static int configure_multichannel(struct ux500_msp *msp,
2693592b7f6SOla Lilja 				struct ux500_msp_config *config)
2703592b7f6SOla Lilja {
2713592b7f6SOla Lilja 	struct msp_protdesc *protdesc;
2723592b7f6SOla Lilja 	struct msp_multichannel_config *mcfg;
2733592b7f6SOla Lilja 	u32 reg_val_MCR;
2743592b7f6SOla Lilja 
2753592b7f6SOla Lilja 	if (config->default_protdesc == 1) {
2763592b7f6SOla Lilja 		if (config->protocol >= MSP_INVALID_PROTOCOL) {
2773592b7f6SOla Lilja 			dev_err(msp->dev,
2783592b7f6SOla Lilja 				"%s: ERROR: Invalid protocol (%d)!\n",
2793592b7f6SOla Lilja 				__func__, config->protocol);
2803592b7f6SOla Lilja 			return -EINVAL;
2813592b7f6SOla Lilja 		}
2823592b7f6SOla Lilja 		protdesc = (struct msp_protdesc *)
2833592b7f6SOla Lilja 				&prot_descs[config->protocol];
2843592b7f6SOla Lilja 	} else {
2853592b7f6SOla Lilja 		protdesc = (struct msp_protdesc *)&config->protdesc;
2863592b7f6SOla Lilja 	}
2873592b7f6SOla Lilja 
2883592b7f6SOla Lilja 	mcfg = &config->multichannel_config;
2893592b7f6SOla Lilja 	if (mcfg->tx_multichannel_enable) {
2903592b7f6SOla Lilja 		if (protdesc->tx_phase_mode == MSP_SINGLE_PHASE) {
2913592b7f6SOla Lilja 			reg_val_MCR = readl(msp->registers + MSP_MCR);
2923592b7f6SOla Lilja 			writel(reg_val_MCR | (mcfg->tx_multichannel_enable ?
2933592b7f6SOla Lilja 						1 << TMCEN_BIT : 0),
2943592b7f6SOla Lilja 				msp->registers + MSP_MCR);
2953592b7f6SOla Lilja 			writel(mcfg->tx_channel_0_enable,
2963592b7f6SOla Lilja 				msp->registers + MSP_TCE0);
2973592b7f6SOla Lilja 			writel(mcfg->tx_channel_1_enable,
2983592b7f6SOla Lilja 				msp->registers + MSP_TCE1);
2993592b7f6SOla Lilja 			writel(mcfg->tx_channel_2_enable,
3003592b7f6SOla Lilja 				msp->registers + MSP_TCE2);
3013592b7f6SOla Lilja 			writel(mcfg->tx_channel_3_enable,
3023592b7f6SOla Lilja 				msp->registers + MSP_TCE3);
3033592b7f6SOla Lilja 		} else {
3043592b7f6SOla Lilja 			dev_err(msp->dev,
3053592b7f6SOla Lilja 				"%s: ERROR: Only single-phase supported (TX-mode: %d)!\n",
3063592b7f6SOla Lilja 				__func__, protdesc->tx_phase_mode);
3073592b7f6SOla Lilja 			return -EINVAL;
3083592b7f6SOla Lilja 		}
3093592b7f6SOla Lilja 	}
3103592b7f6SOla Lilja 	if (mcfg->rx_multichannel_enable) {
3113592b7f6SOla Lilja 		if (protdesc->rx_phase_mode == MSP_SINGLE_PHASE) {
3123592b7f6SOla Lilja 			reg_val_MCR = readl(msp->registers + MSP_MCR);
3133592b7f6SOla Lilja 			writel(reg_val_MCR | (mcfg->rx_multichannel_enable ?
3143592b7f6SOla Lilja 						1 << RMCEN_BIT : 0),
3153592b7f6SOla Lilja 				msp->registers + MSP_MCR);
3163592b7f6SOla Lilja 			writel(mcfg->rx_channel_0_enable,
3173592b7f6SOla Lilja 					msp->registers + MSP_RCE0);
3183592b7f6SOla Lilja 			writel(mcfg->rx_channel_1_enable,
3193592b7f6SOla Lilja 					msp->registers + MSP_RCE1);
3203592b7f6SOla Lilja 			writel(mcfg->rx_channel_2_enable,
3213592b7f6SOla Lilja 					msp->registers + MSP_RCE2);
3223592b7f6SOla Lilja 			writel(mcfg->rx_channel_3_enable,
3233592b7f6SOla Lilja 					msp->registers + MSP_RCE3);
3243592b7f6SOla Lilja 		} else {
3253592b7f6SOla Lilja 			dev_err(msp->dev,
3263592b7f6SOla Lilja 				"%s: ERROR: Only single-phase supported (RX-mode: %d)!\n",
3273592b7f6SOla Lilja 				__func__, protdesc->rx_phase_mode);
3283592b7f6SOla Lilja 			return -EINVAL;
3293592b7f6SOla Lilja 		}
3303592b7f6SOla Lilja 		if (mcfg->rx_comparison_enable_mode) {
3313592b7f6SOla Lilja 			reg_val_MCR = readl(msp->registers + MSP_MCR);
3323592b7f6SOla Lilja 			writel(reg_val_MCR |
3333592b7f6SOla Lilja 				(mcfg->rx_comparison_enable_mode << RCMPM_BIT),
3343592b7f6SOla Lilja 				msp->registers + MSP_MCR);
3353592b7f6SOla Lilja 
3363592b7f6SOla Lilja 			writel(mcfg->comparison_mask,
3373592b7f6SOla Lilja 					msp->registers + MSP_RCM);
3383592b7f6SOla Lilja 			writel(mcfg->comparison_value,
3393592b7f6SOla Lilja 					msp->registers + MSP_RCV);
3403592b7f6SOla Lilja 
3413592b7f6SOla Lilja 		}
3423592b7f6SOla Lilja 	}
3433592b7f6SOla Lilja 
3443592b7f6SOla Lilja 	return 0;
3453592b7f6SOla Lilja }
3463592b7f6SOla Lilja 
enable_msp(struct ux500_msp * msp,struct ux500_msp_config * config)3473592b7f6SOla Lilja static int enable_msp(struct ux500_msp *msp, struct ux500_msp_config *config)
3483592b7f6SOla Lilja {
3496ee0b4b0SFabio Baltieri 	int status = 0;
3503592b7f6SOla Lilja 	u32 reg_val_DMACR, reg_val_GCR;
3513592b7f6SOla Lilja 
3523592b7f6SOla Lilja 	/* Configure msp with protocol dependent settings */
3533592b7f6SOla Lilja 	configure_protocol(msp, config);
3543592b7f6SOla Lilja 	setup_bitclk(msp, config);
3553592b7f6SOla Lilja 	if (config->multichannel_configured == 1) {
3563592b7f6SOla Lilja 		status = configure_multichannel(msp, config);
3573592b7f6SOla Lilja 		if (status)
3583592b7f6SOla Lilja 			dev_warn(msp->dev,
3593592b7f6SOla Lilja 				"%s: WARN: configure_multichannel failed (%d)!\n",
3603592b7f6SOla Lilja 				__func__, status);
3613592b7f6SOla Lilja 	}
3623592b7f6SOla Lilja 
3633592b7f6SOla Lilja 	reg_val_DMACR = readl(msp->registers + MSP_DMACR);
3643592b7f6SOla Lilja 	if (config->direction & MSP_DIR_RX)
3653592b7f6SOla Lilja 		reg_val_DMACR |= RX_DMA_ENABLE;
3663592b7f6SOla Lilja 	if (config->direction & MSP_DIR_TX)
3673592b7f6SOla Lilja 		reg_val_DMACR |= TX_DMA_ENABLE;
3683592b7f6SOla Lilja 	writel(reg_val_DMACR, msp->registers + MSP_DMACR);
3693592b7f6SOla Lilja 
3703592b7f6SOla Lilja 	writel(config->iodelay, msp->registers + MSP_IODLY);
3713592b7f6SOla Lilja 
3723592b7f6SOla Lilja 	/* Enable frame generation logic */
3733592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
3743592b7f6SOla Lilja 	writel(reg_val_GCR | FRAME_GEN_ENABLE, msp->registers + MSP_GCR);
3753592b7f6SOla Lilja 
3763592b7f6SOla Lilja 	return status;
3773592b7f6SOla Lilja }
3783592b7f6SOla Lilja 
flush_fifo_rx(struct ux500_msp * msp)3793592b7f6SOla Lilja static void flush_fifo_rx(struct ux500_msp *msp)
3803592b7f6SOla Lilja {
38179b094c9SLee Jones 	u32 reg_val_GCR, reg_val_FLR;
3823592b7f6SOla Lilja 	u32 limit = 32;
3833592b7f6SOla Lilja 
3843592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
3853592b7f6SOla Lilja 	writel(reg_val_GCR | RX_ENABLE, msp->registers + MSP_GCR);
3863592b7f6SOla Lilja 
3873592b7f6SOla Lilja 	reg_val_FLR = readl(msp->registers + MSP_FLR);
3883592b7f6SOla Lilja 	while (!(reg_val_FLR & RX_FIFO_EMPTY) && limit--) {
38979b094c9SLee Jones 		readl(msp->registers + MSP_DR);
3903592b7f6SOla Lilja 		reg_val_FLR = readl(msp->registers + MSP_FLR);
3913592b7f6SOla Lilja 	}
3923592b7f6SOla Lilja 
3933592b7f6SOla Lilja 	writel(reg_val_GCR, msp->registers + MSP_GCR);
3943592b7f6SOla Lilja }
3953592b7f6SOla Lilja 
flush_fifo_tx(struct ux500_msp * msp)3963592b7f6SOla Lilja static void flush_fifo_tx(struct ux500_msp *msp)
3973592b7f6SOla Lilja {
39879b094c9SLee Jones 	u32 reg_val_GCR, reg_val_FLR;
3993592b7f6SOla Lilja 	u32 limit = 32;
4003592b7f6SOla Lilja 
4013592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
4023592b7f6SOla Lilja 	writel(reg_val_GCR | TX_ENABLE, msp->registers + MSP_GCR);
4033592b7f6SOla Lilja 	writel(MSP_ITCR_ITEN | MSP_ITCR_TESTFIFO, msp->registers + MSP_ITCR);
4043592b7f6SOla Lilja 
4053592b7f6SOla Lilja 	reg_val_FLR = readl(msp->registers + MSP_FLR);
4063592b7f6SOla Lilja 	while (!(reg_val_FLR & TX_FIFO_EMPTY) && limit--) {
40779b094c9SLee Jones 		readl(msp->registers + MSP_TSTDR);
4083592b7f6SOla Lilja 		reg_val_FLR = readl(msp->registers + MSP_FLR);
4093592b7f6SOla Lilja 	}
4103592b7f6SOla Lilja 	writel(0x0, msp->registers + MSP_ITCR);
4113592b7f6SOla Lilja 	writel(reg_val_GCR, msp->registers + MSP_GCR);
4123592b7f6SOla Lilja }
4133592b7f6SOla Lilja 
ux500_msp_i2s_open(struct ux500_msp * msp,struct ux500_msp_config * config)4143592b7f6SOla Lilja int ux500_msp_i2s_open(struct ux500_msp *msp,
4153592b7f6SOla Lilja 		struct ux500_msp_config *config)
4163592b7f6SOla Lilja {
4173592b7f6SOla Lilja 	u32 old_reg, new_reg, mask;
4183592b7f6SOla Lilja 	int res;
4193592b7f6SOla Lilja 	unsigned int tx_sel, rx_sel, tx_busy, rx_busy;
4203592b7f6SOla Lilja 
4213592b7f6SOla Lilja 	if (in_interrupt()) {
4223592b7f6SOla Lilja 		dev_err(msp->dev,
4233592b7f6SOla Lilja 			"%s: ERROR: Open called in interrupt context!\n",
4243592b7f6SOla Lilja 			__func__);
4253592b7f6SOla Lilja 		return -1;
4263592b7f6SOla Lilja 	}
4273592b7f6SOla Lilja 
4283592b7f6SOla Lilja 	tx_sel = (config->direction & MSP_DIR_TX) > 0;
4293592b7f6SOla Lilja 	rx_sel = (config->direction & MSP_DIR_RX) > 0;
4303592b7f6SOla Lilja 	if (!tx_sel && !rx_sel) {
4313592b7f6SOla Lilja 		dev_err(msp->dev, "%s: Error: No direction selected!\n",
4323592b7f6SOla Lilja 			__func__);
4333592b7f6SOla Lilja 		return -EINVAL;
4343592b7f6SOla Lilja 	}
4353592b7f6SOla Lilja 
4363592b7f6SOla Lilja 	tx_busy = (msp->dir_busy & MSP_DIR_TX) > 0;
4373592b7f6SOla Lilja 	rx_busy = (msp->dir_busy & MSP_DIR_RX) > 0;
4383592b7f6SOla Lilja 	if (tx_busy && tx_sel) {
4393592b7f6SOla Lilja 		dev_err(msp->dev, "%s: Error: TX is in use!\n", __func__);
4403592b7f6SOla Lilja 		return -EBUSY;
4413592b7f6SOla Lilja 	}
4423592b7f6SOla Lilja 	if (rx_busy && rx_sel) {
4433592b7f6SOla Lilja 		dev_err(msp->dev, "%s: Error: RX is in use!\n", __func__);
4443592b7f6SOla Lilja 		return -EBUSY;
4453592b7f6SOla Lilja 	}
4463592b7f6SOla Lilja 
4473592b7f6SOla Lilja 	msp->dir_busy |= (tx_sel ? MSP_DIR_TX : 0) | (rx_sel ? MSP_DIR_RX : 0);
4483592b7f6SOla Lilja 
4493592b7f6SOla Lilja 	/* First do the global config register */
4503592b7f6SOla Lilja 	mask = RX_CLK_SEL_MASK | TX_CLK_SEL_MASK | RX_FSYNC_MASK |
4513592b7f6SOla Lilja 	    TX_FSYNC_MASK | RX_SYNC_SEL_MASK | TX_SYNC_SEL_MASK |
4523592b7f6SOla Lilja 	    RX_FIFO_ENABLE_MASK | TX_FIFO_ENABLE_MASK | SRG_CLK_SEL_MASK |
4533592b7f6SOla Lilja 	    LOOPBACK_MASK | TX_EXTRA_DELAY_MASK;
4543592b7f6SOla Lilja 
4553592b7f6SOla Lilja 	new_reg = (config->tx_clk_sel | config->rx_clk_sel |
4563592b7f6SOla Lilja 		config->rx_fsync_pol | config->tx_fsync_pol |
4573592b7f6SOla Lilja 		config->rx_fsync_sel | config->tx_fsync_sel |
4583592b7f6SOla Lilja 		config->rx_fifo_config | config->tx_fifo_config |
4593592b7f6SOla Lilja 		config->srg_clk_sel | config->loopback_enable |
4603592b7f6SOla Lilja 		config->tx_data_enable);
4613592b7f6SOla Lilja 
4623592b7f6SOla Lilja 	old_reg = readl(msp->registers + MSP_GCR);
4633592b7f6SOla Lilja 	old_reg &= ~mask;
4643592b7f6SOla Lilja 	new_reg |= old_reg;
4653592b7f6SOla Lilja 	writel(new_reg, msp->registers + MSP_GCR);
4663592b7f6SOla Lilja 
4673592b7f6SOla Lilja 	res = enable_msp(msp, config);
4683592b7f6SOla Lilja 	if (res < 0) {
4693592b7f6SOla Lilja 		dev_err(msp->dev, "%s: ERROR: enable_msp failed (%d)!\n",
4703592b7f6SOla Lilja 			__func__, res);
4713592b7f6SOla Lilja 		return -EBUSY;
4723592b7f6SOla Lilja 	}
4733592b7f6SOla Lilja 	if (config->loopback_enable & 0x80)
4743592b7f6SOla Lilja 		msp->loopback_enable = 1;
4753592b7f6SOla Lilja 
4763592b7f6SOla Lilja 	/* Flush FIFOs */
4773592b7f6SOla Lilja 	flush_fifo_tx(msp);
4783592b7f6SOla Lilja 	flush_fifo_rx(msp);
4793592b7f6SOla Lilja 
4803592b7f6SOla Lilja 	msp->msp_state = MSP_STATE_CONFIGURED;
4813592b7f6SOla Lilja 	return 0;
4823592b7f6SOla Lilja }
4833592b7f6SOla Lilja 
disable_msp_rx(struct ux500_msp * msp)4843592b7f6SOla Lilja static void disable_msp_rx(struct ux500_msp *msp)
4853592b7f6SOla Lilja {
4863592b7f6SOla Lilja 	u32 reg_val_GCR, reg_val_DMACR, reg_val_IMSC;
4873592b7f6SOla Lilja 
4883592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
4893592b7f6SOla Lilja 	writel(reg_val_GCR & ~RX_ENABLE, msp->registers + MSP_GCR);
4903592b7f6SOla Lilja 	reg_val_DMACR = readl(msp->registers + MSP_DMACR);
4913592b7f6SOla Lilja 	writel(reg_val_DMACR & ~RX_DMA_ENABLE, msp->registers + MSP_DMACR);
4923592b7f6SOla Lilja 	reg_val_IMSC = readl(msp->registers + MSP_IMSC);
4933592b7f6SOla Lilja 	writel(reg_val_IMSC &
4943592b7f6SOla Lilja 			~(RX_SERVICE_INT | RX_OVERRUN_ERROR_INT),
4953592b7f6SOla Lilja 			msp->registers + MSP_IMSC);
4963592b7f6SOla Lilja 
4973592b7f6SOla Lilja 	msp->dir_busy &= ~MSP_DIR_RX;
4983592b7f6SOla Lilja }
4993592b7f6SOla Lilja 
disable_msp_tx(struct ux500_msp * msp)5003592b7f6SOla Lilja static void disable_msp_tx(struct ux500_msp *msp)
5013592b7f6SOla Lilja {
5023592b7f6SOla Lilja 	u32 reg_val_GCR, reg_val_DMACR, reg_val_IMSC;
5033592b7f6SOla Lilja 
5043592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
5053592b7f6SOla Lilja 	writel(reg_val_GCR & ~TX_ENABLE, msp->registers + MSP_GCR);
5063592b7f6SOla Lilja 	reg_val_DMACR = readl(msp->registers + MSP_DMACR);
5073592b7f6SOla Lilja 	writel(reg_val_DMACR & ~TX_DMA_ENABLE, msp->registers + MSP_DMACR);
5083592b7f6SOla Lilja 	reg_val_IMSC = readl(msp->registers + MSP_IMSC);
5093592b7f6SOla Lilja 	writel(reg_val_IMSC &
5103592b7f6SOla Lilja 			~(TX_SERVICE_INT | TX_UNDERRUN_ERR_INT),
5113592b7f6SOla Lilja 			msp->registers + MSP_IMSC);
5123592b7f6SOla Lilja 
5133592b7f6SOla Lilja 	msp->dir_busy &= ~MSP_DIR_TX;
5143592b7f6SOla Lilja }
5153592b7f6SOla Lilja 
disable_msp(struct ux500_msp * msp,unsigned int dir)5163592b7f6SOla Lilja static int disable_msp(struct ux500_msp *msp, unsigned int dir)
5173592b7f6SOla Lilja {
5183592b7f6SOla Lilja 	u32 reg_val_GCR;
5193592b7f6SOla Lilja 	unsigned int disable_tx, disable_rx;
5203592b7f6SOla Lilja 
5213592b7f6SOla Lilja 	reg_val_GCR = readl(msp->registers + MSP_GCR);
5223592b7f6SOla Lilja 	disable_tx = dir & MSP_DIR_TX;
5233592b7f6SOla Lilja 	disable_rx = dir & MSP_DIR_TX;
5243592b7f6SOla Lilja 	if (disable_tx && disable_rx) {
5253592b7f6SOla Lilja 		reg_val_GCR = readl(msp->registers + MSP_GCR);
5263592b7f6SOla Lilja 		writel(reg_val_GCR | LOOPBACK_MASK,
5273592b7f6SOla Lilja 				msp->registers + MSP_GCR);
5283592b7f6SOla Lilja 
5293592b7f6SOla Lilja 		/* Flush TX-FIFO */
5303592b7f6SOla Lilja 		flush_fifo_tx(msp);
5313592b7f6SOla Lilja 
5323592b7f6SOla Lilja 		/* Disable TX-channel */
5333592b7f6SOla Lilja 		writel((readl(msp->registers + MSP_GCR) &
5343592b7f6SOla Lilja 			       (~TX_ENABLE)), msp->registers + MSP_GCR);
5353592b7f6SOla Lilja 
5363592b7f6SOla Lilja 		/* Flush RX-FIFO */
5373592b7f6SOla Lilja 		flush_fifo_rx(msp);
5383592b7f6SOla Lilja 
5393592b7f6SOla Lilja 		/* Disable Loopback and Receive channel */
5403592b7f6SOla Lilja 		writel((readl(msp->registers + MSP_GCR) &
5413592b7f6SOla Lilja 				(~(RX_ENABLE | LOOPBACK_MASK))),
5423592b7f6SOla Lilja 				msp->registers + MSP_GCR);
5433592b7f6SOla Lilja 
5443592b7f6SOla Lilja 		disable_msp_tx(msp);
5453592b7f6SOla Lilja 		disable_msp_rx(msp);
5463592b7f6SOla Lilja 	} else if (disable_tx)
5473592b7f6SOla Lilja 		disable_msp_tx(msp);
5483592b7f6SOla Lilja 	else if (disable_rx)
5493592b7f6SOla Lilja 		disable_msp_rx(msp);
5503592b7f6SOla Lilja 
551e0859710Szhong jiang 	return 0;
5523592b7f6SOla Lilja }
5533592b7f6SOla Lilja 
ux500_msp_i2s_trigger(struct ux500_msp * msp,int cmd,int direction)5543592b7f6SOla Lilja int ux500_msp_i2s_trigger(struct ux500_msp *msp, int cmd, int direction)
5553592b7f6SOla Lilja {
5563592b7f6SOla Lilja 	u32 reg_val_GCR, enable_bit;
5573592b7f6SOla Lilja 
5583592b7f6SOla Lilja 	if (msp->msp_state == MSP_STATE_IDLE) {
5593592b7f6SOla Lilja 		dev_err(msp->dev, "%s: ERROR: MSP is not configured!\n",
5603592b7f6SOla Lilja 			__func__);
5613592b7f6SOla Lilja 		return -EINVAL;
5623592b7f6SOla Lilja 	}
5633592b7f6SOla Lilja 
5643592b7f6SOla Lilja 	switch (cmd) {
5653592b7f6SOla Lilja 	case SNDRV_PCM_TRIGGER_START:
5663592b7f6SOla Lilja 	case SNDRV_PCM_TRIGGER_RESUME:
5673592b7f6SOla Lilja 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
5683592b7f6SOla Lilja 		if (direction == SNDRV_PCM_STREAM_PLAYBACK)
5693592b7f6SOla Lilja 			enable_bit = TX_ENABLE;
5703592b7f6SOla Lilja 		else
5713592b7f6SOla Lilja 			enable_bit = RX_ENABLE;
5723592b7f6SOla Lilja 		reg_val_GCR = readl(msp->registers + MSP_GCR);
5733592b7f6SOla Lilja 		writel(reg_val_GCR | enable_bit, msp->registers + MSP_GCR);
5743592b7f6SOla Lilja 		break;
5753592b7f6SOla Lilja 
5763592b7f6SOla Lilja 	case SNDRV_PCM_TRIGGER_STOP:
5773592b7f6SOla Lilja 	case SNDRV_PCM_TRIGGER_SUSPEND:
5783592b7f6SOla Lilja 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
5793592b7f6SOla Lilja 		if (direction == SNDRV_PCM_STREAM_PLAYBACK)
5803592b7f6SOla Lilja 			disable_msp_tx(msp);
5813592b7f6SOla Lilja 		else
5823592b7f6SOla Lilja 			disable_msp_rx(msp);
5833592b7f6SOla Lilja 		break;
5843592b7f6SOla Lilja 	default:
5853592b7f6SOla Lilja 		return -EINVAL;
5863592b7f6SOla Lilja 	}
5873592b7f6SOla Lilja 
5883592b7f6SOla Lilja 	return 0;
5893592b7f6SOla Lilja }
5903592b7f6SOla Lilja 
ux500_msp_i2s_close(struct ux500_msp * msp,unsigned int dir)5913592b7f6SOla Lilja int ux500_msp_i2s_close(struct ux500_msp *msp, unsigned int dir)
5923592b7f6SOla Lilja {
5936ee0b4b0SFabio Baltieri 	int status = 0;
5943592b7f6SOla Lilja 
5953592b7f6SOla Lilja 	dev_dbg(msp->dev, "%s: Enter (dir = 0x%01x).\n", __func__, dir);
5963592b7f6SOla Lilja 
5973592b7f6SOla Lilja 	status = disable_msp(msp, dir);
5983592b7f6SOla Lilja 	if (msp->dir_busy == 0) {
5993592b7f6SOla Lilja 		/* disable sample rate and frame generators */
6003592b7f6SOla Lilja 		msp->msp_state = MSP_STATE_IDLE;
6013592b7f6SOla Lilja 		writel((readl(msp->registers + MSP_GCR) &
6023592b7f6SOla Lilja 			       (~(FRAME_GEN_ENABLE | SRG_ENABLE))),
6033592b7f6SOla Lilja 			      msp->registers + MSP_GCR);
6045ca032eeSLee Jones 
6053592b7f6SOla Lilja 		writel(0, msp->registers + MSP_GCR);
6063592b7f6SOla Lilja 		writel(0, msp->registers + MSP_TCF);
6073592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCF);
6083592b7f6SOla Lilja 		writel(0, msp->registers + MSP_DMACR);
6093592b7f6SOla Lilja 		writel(0, msp->registers + MSP_SRG);
6103592b7f6SOla Lilja 		writel(0, msp->registers + MSP_MCR);
6113592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCM);
6123592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCV);
6133592b7f6SOla Lilja 		writel(0, msp->registers + MSP_TCE0);
6143592b7f6SOla Lilja 		writel(0, msp->registers + MSP_TCE1);
6153592b7f6SOla Lilja 		writel(0, msp->registers + MSP_TCE2);
6163592b7f6SOla Lilja 		writel(0, msp->registers + MSP_TCE3);
6173592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCE0);
6183592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCE1);
6193592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCE2);
6203592b7f6SOla Lilja 		writel(0, msp->registers + MSP_RCE3);
6213592b7f6SOla Lilja 	}
6223592b7f6SOla Lilja 
6233592b7f6SOla Lilja 	return status;
6243592b7f6SOla Lilja 
6253592b7f6SOla Lilja }
6263592b7f6SOla Lilja 
ux500_msp_i2s_init_msp(struct platform_device * pdev,struct ux500_msp ** msp_p)6273592b7f6SOla Lilja int ux500_msp_i2s_init_msp(struct platform_device *pdev,
6281766ac52SArnd Bergmann 			struct ux500_msp **msp_p)
6293592b7f6SOla Lilja {
6303592b7f6SOla Lilja 	struct resource *res = NULL;
6313592b7f6SOla Lilja 	struct ux500_msp *msp;
6323592b7f6SOla Lilja 
6333592b7f6SOla Lilja 	*msp_p = devm_kzalloc(&pdev->dev, sizeof(struct ux500_msp), GFP_KERNEL);
6343592b7f6SOla Lilja 	msp = *msp_p;
6350dcd4742SLee Jones 	if (!msp)
6360dcd4742SLee Jones 		return -ENOMEM;
6373592b7f6SOla Lilja 
63805c56c24SLee Jones 	msp->dev = &pdev->dev;
6393592b7f6SOla Lilja 
6403592b7f6SOla Lilja 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
6413592b7f6SOla Lilja 	if (res == NULL) {
6423592b7f6SOla Lilja 		dev_err(&pdev->dev, "%s: ERROR: Unable to get resource!\n",
6433592b7f6SOla Lilja 			__func__);
644b18e93a4SJulia Lawall 		return -ENOMEM;
6453592b7f6SOla Lilja 	}
6463592b7f6SOla Lilja 
647*aafe9375SArnd Bergmann 	msp->tx_rx_addr = res->start + MSP_DR;
648b18e93a4SJulia Lawall 	msp->registers = devm_ioremap(&pdev->dev, res->start,
649b18e93a4SJulia Lawall 				      resource_size(res));
6503592b7f6SOla Lilja 	if (msp->registers == NULL) {
6513592b7f6SOla Lilja 		dev_err(&pdev->dev, "%s: ERROR: ioremap failed!\n", __func__);
652b18e93a4SJulia Lawall 		return -ENOMEM;
6533592b7f6SOla Lilja 	}
6543592b7f6SOla Lilja 
6553592b7f6SOla Lilja 	msp->msp_state = MSP_STATE_IDLE;
6563592b7f6SOla Lilja 	msp->loopback_enable = 0;
6573592b7f6SOla Lilja 
6583592b7f6SOla Lilja 	return 0;
6593592b7f6SOla Lilja }
6603592b7f6SOla Lilja 
ux500_msp_i2s_cleanup_msp(struct platform_device * pdev,struct ux500_msp * msp)6613592b7f6SOla Lilja void ux500_msp_i2s_cleanup_msp(struct platform_device *pdev,
6623592b7f6SOla Lilja 			struct ux500_msp *msp)
6633592b7f6SOla Lilja {
6643592b7f6SOla Lilja 	dev_dbg(msp->dev, "%s: Enter (id = %d).\n", __func__, msp->id);
6653592b7f6SOla Lilja }
6663592b7f6SOla Lilja 
6673592b7f6SOla Lilja MODULE_LICENSE("GPL v2");
668