xref: /netbsd/sys/arch/amiga/dev/grf_cvreg.h (revision bf9ec67e)
1 /*	$NetBSD: grf_cvreg.h,v 1.8 2002/04/25 09:20:31 aymeric Exp $	*/
2 
3 /*
4  * Copyright (c) 1995 Michael Teske
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  * 3. All advertising materials mentioning features or use of this software
16  *    must display the following acknowledgement:
17  *      This product includes software developed by Ezra Story, by Kari
18  *      Mettinen and by Bernd Ernesti.
19  * 4. The name of the author may not be used to endorse or promote products
20  *    derived from this software without specific prior written permission
21  *
22  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32  */
33 
34 #ifndef _GRF_CVREG_H
35 #define _GRF_CVREG_H
36 
37 /*
38  * This is derived from ciruss driver source
39  */
40 
41 /* Extension to grfvideo_mode to support text modes.
42  * This can be passed to both text & gfx functions
43  * without worry.  If gv.depth == 4, then the extended
44  * fields for a text mode are present.
45  */
46 
47 struct grfcvtext_mode {
48 	struct grfvideo_mode gv;
49 	unsigned short	fx;	/* font x dimension */
50 	unsigned short	fy;	/* font y dimension */
51 	unsigned short	cols;	/* screen dimensions */
52 	unsigned short	rows;
53 	void		*fdata;	/* font data */
54 	unsigned short	fdstart;
55 	unsigned short	fdend;
56 };
57 
58 /* maximum console size */
59 #define MAXROWS 200
60 #define MAXCOLS 200
61 
62 /* read VGA register */
63 #define vgar(ba, reg) (*(((volatile caddr_t)ba)+reg))
64 
65 /* write VGA register */
66 #define vgaw(ba, reg, val) \
67 	*(((volatile caddr_t)ba)+reg) = ((val) & 0xff)
68 
69 
70 /* read 32 Bit VGA register */
71 #define vgar32(ba, reg) (  *((unsigned long *) (((volatile caddr_t)ba)+reg)) )
72 
73 /* write 32 Bit VGA register */
74 #define vgaw32(ba, reg, val) \
75 	*((unsigned long *)  (((volatile caddr_t)ba)+reg)) = val
76 
77 /* read 16 Bit VGA register */
78 #define vgar16(ba, reg) (  *((unsigned short *) (((volatile caddr_t)ba)+reg)) )
79 
80 /* write 16 Bit VGA register */
81 #define vgaw16(ba, reg, val) \
82 	*((unsigned short *)  (((volatile caddr_t)ba)+reg)) = val
83 
84 int grfcv_cnprobe(void);
85 void grfcv_iteinit(struct grf_softc *);
86 static __inline void GfxBusyWait(volatile caddr_t);
87 static __inline void GfxFifoWait(volatile caddr_t);
88 static __inline unsigned char RAttr(volatile caddr_t, short);
89 static __inline unsigned char RSeq(volatile caddr_t, short);
90 static __inline unsigned char RCrt(volatile caddr_t, short);
91 static __inline unsigned char RGfx(volatile caddr_t, short);
92 
93 
94 /*
95  * defines for the used register addresses (mw)
96  *
97  * NOTE: there are some registers that have different addresses when
98  *       in mono or color mode. We only support color mode, and thus
99  *       some addresses won't work in mono-mode!
100  *
101  * General and VGA-registers taken from retina driver. Fixed a few
102  * bugs in it. (SR and GR read address is Port + 1, NOT Port)
103  *
104  */
105 
106 /* General Registers: */
107 #define GREG_MISC_OUTPUT_R	0x03CC
108 #define GREG_MISC_OUTPUT_W	0x03C2
109 #define GREG_FEATURE_CONTROL_R	0x03CA
110 #define GREG_FEATURE_CONTROL_W	0x03DA
111 #define GREG_INPUT_STATUS0_R	0x03C2
112 #define GREG_INPUT_STATUS1_R	0x03DA
113 
114 /* Setup Registers: */
115 #define SREG_OPTION_SELECT	0x0102
116 #define SREG_VIDEO_SUBS_ENABLE	0x46E8
117 
118 /* Attribute Controller: */
119 #define ACT_ADDRESS		0x03C0
120 #define ACT_ADDRESS_R		0x03C1
121 #define ACT_ADDRESS_W		0x03C0
122 #define ACT_ADDRESS_RESET	0x03DA
123 #define ACT_ID_PALETTE0		0x00
124 #define ACT_ID_PALETTE1		0x01
125 #define ACT_ID_PALETTE2		0x02
126 #define ACT_ID_PALETTE3		0x03
127 #define ACT_ID_PALETTE4		0x04
128 #define ACT_ID_PALETTE5		0x05
129 #define ACT_ID_PALETTE6		0x06
130 #define ACT_ID_PALETTE7		0x07
131 #define ACT_ID_PALETTE8		0x08
132 #define ACT_ID_PALETTE9		0x09
133 #define ACT_ID_PALETTE10	0x0A
134 #define ACT_ID_PALETTE11	0x0B
135 #define ACT_ID_PALETTE12	0x0C
136 #define ACT_ID_PALETTE13	0x0D
137 #define ACT_ID_PALETTE14	0x0E
138 #define ACT_ID_PALETTE15	0x0F
139 #define ACT_ID_ATTR_MODE_CNTL	0x10
140 #define ACT_ID_OVERSCAN_COLOR	0x11
141 #define ACT_ID_COLOR_PLANE_ENA	0x12
142 #define ACT_ID_HOR_PEL_PANNING	0x13
143 #define ACT_ID_COLOR_SELECT	0x14
144 
145 /* Graphics Controller: */
146 #define GCT_ADDRESS		0x03CE
147 #define GCT_ADDRESS_R		0x03CF
148 #define GCT_ADDRESS_W		0x03CF
149 #define GCT_ID_SET_RESET	0x00
150 #define GCT_ID_ENABLE_SET_RESET	0x01
151 #define GCT_ID_COLOR_COMPARE	0x02
152 #define GCT_ID_DATA_ROTATE	0x03
153 #define GCT_ID_READ_MAP_SELECT	0x04
154 #define GCT_ID_GRAPHICS_MODE	0x05
155 #define GCT_ID_MISC		0x06
156 #define GCT_ID_COLOR_XCARE	0x07
157 #define GCT_ID_BITMASK		0x08
158 
159 /* Sequencer: */
160 #define SEQ_ADDRESS		0x03C4
161 #define SEQ_ADDRESS_R		0x03C5
162 #define SEQ_ADDRESS_W		0x03C5
163 #define SEQ_ID_RESET		0x00
164 #define SEQ_ID_CLOCKING_MODE	0x01
165 #define SEQ_ID_MAP_MASK		0x02
166 #define SEQ_ID_CHAR_MAP_SELECT	0x03
167 #define SEQ_ID_MEMORY_MODE	0x04
168 #define SEQ_ID_UNKNOWN1		0x05
169 #define SEQ_ID_UNKNOWN2		0x06
170 #define SEQ_ID_UNKNOWN3		0x07
171 /* S3 extensions */
172 #define SEQ_ID_UNLOCK_EXT	0x08
173 #define SEQ_ID_EXT_SEQ_REG9	0x09
174 #define SEQ_ID_BUS_REQ_CNTL	0x0A
175 #define SEQ_ID_EXT_MISC_SEQ	0x0B
176 #define SEQ_ID_UNKNOWN4		0x0C
177 #define SEQ_ID_EXT_SEQ		0x0D
178 #define SEQ_ID_UNKNOWN5		0x0E
179 #define SEQ_ID_UNKNOWN6		0x0F
180 #define SEQ_ID_MCLK_LO		0x10
181 #define SEQ_ID_MCLK_HI		0x11
182 #define SEQ_ID_DCLK_LO		0x12
183 #define SEQ_ID_DCLK_HI		0x13
184 #define SEQ_ID_CLKSYN_CNTL_1	0x14
185 #define SEQ_ID_CLKSYN_CNTL_2	0x15
186 #define SEQ_ID_CLKSYN_TEST_HI	0x16	/* reserved for S3 testing of the */
187 #define SEQ_ID_CLKSYN_TEST_LO	0x17	/*   internal clock synthesizer   */
188 #define SEQ_ID_RAMDAC_CNTL	0x18
189 #define SEQ_ID_MORE_MAGIC	0x1A
190 
191 /* CRT Controller: */
192 #define CRT_ADDRESS		0x03D4
193 #define CRT_ADDRESS_R		0x03D5
194 #define CRT_ADDRESS_W		0x03D5
195 #define CRT_ID_HOR_TOTAL	0x00
196 #define CRT_ID_HOR_DISP_ENA_END	0x01
197 #define CRT_ID_START_HOR_BLANK	0x02
198 #define CRT_ID_END_HOR_BLANK	0x03
199 #define CRT_ID_START_HOR_RETR	0x04
200 #define CRT_ID_END_HOR_RETR	0x05
201 #define CRT_ID_VER_TOTAL	0x06
202 #define CRT_ID_OVERFLOW		0x07
203 #define CRT_ID_PRESET_ROW_SCAN	0x08
204 #define CRT_ID_MAX_SCAN_LINE	0x09
205 #define CRT_ID_CURSOR_START	0x0A
206 #define CRT_ID_CURSOR_END	0x0B
207 #define CRT_ID_START_ADDR_HIGH	0x0C
208 #define CRT_ID_START_ADDR_LOW	0x0D
209 #define CRT_ID_CURSOR_LOC_HIGH	0x0E
210 #define CRT_ID_CURSOR_LOC_LOW	0x0F
211 #define CRT_ID_START_VER_RETR	0x10
212 #define CRT_ID_END_VER_RETR	0x11
213 #define CRT_ID_VER_DISP_ENA_END	0x12
214 #define CRT_ID_SCREEN_OFFSET	0x13
215 #define CRT_ID_UNDERLINE_LOC	0x14
216 #define CRT_ID_START_VER_BLANK	0x15
217 #define CRT_ID_END_VER_BLANK	0x16
218 #define CRT_ID_MODE_CONTROL	0x17
219 #define CRT_ID_LINE_COMPARE	0x18
220 #define CRT_ID_GD_LATCH_RBACK	0x22
221 #define CRT_ID_ACT_TOGGLE_RBACK	0x24
222 #define CRT_ID_ACT_INDEX_RBACK	0x26
223 /* S3 extensions: S3 VGA Registers */
224 #define CRT_ID_DEVICE_HIGH	0x2D
225 #define CRT_ID_DEVICE_LOW	0x2E
226 #define CRT_ID_REVISION 	0x2F
227 #define CRT_ID_CHIP_ID_REV	0x30
228 #define CRT_ID_MEMORY_CONF	0x31
229 #define CRT_ID_BACKWAD_COMP_1	0x32
230 #define CRT_ID_BACKWAD_COMP_2	0x33
231 #define CRT_ID_BACKWAD_COMP_3	0x34
232 #define CRT_ID_REGISTER_LOCK	0x35
233 #define CRT_ID_CONFIG_1 	0x36
234 #define CRT_ID_CONFIG_2 	0x37
235 #define CRT_ID_REGISTER_LOCK_1	0x38
236 #define CRT_ID_REGISTER_LOCK_2	0x39
237 #define CRT_ID_MISC_1		0x3A
238 #define CRT_ID_DISPLAY_FIFO	0x3B
239 #define CRT_ID_LACE_RETR_START	0x3C
240 /* S3 extensions: System Control Registers  */
241 #define CRT_ID_SYSTEM_CONFIG	0x40
242 #define CRT_ID_BIOS_FLAG	0x41
243 #define CRT_ID_LACE_CONTROL	0x42
244 #define CRT_ID_EXT_MODE 	0x43
245 #define CRT_ID_HWGC_MODE	0x45	/* HWGC = Hardware Graphics Cursor */
246 #define CRT_ID_HWGC_ORIGIN_X_HI	0x46
247 #define CRT_ID_HWGC_ORIGIN_X_LO	0x47
248 #define CRT_ID_HWGC_ORIGIN_Y_HI	0x48
249 #define CRT_ID_HWGC_ORIGIN_Y_LO	0x49
250 #define CRT_ID_HWGC_FG_STACK	0x4A
251 #define CRT_ID_HWGC_BG_STACK	0x4B
252 #define CRT_ID_HWGC_START_AD_HI	0x4C
253 #define CRT_ID_HWGC_START_AD_LO	0x4D
254 #define CRT_ID_HWGC_DSTART_X	0x4E
255 #define CRT_ID_HWGC_DSTART_Y	0x4F
256 /* S3 extensions: System Extension Registers  */
257 #define CRT_ID_EXT_SYS_CNTL_1	0x50
258 #define CRT_ID_EXT_SYS_CNTL_2	0x51
259 #define CRT_ID_EXT_BIOS_FLAG_1	0x52
260 #define CRT_ID_EXT_MEM_CNTL_1	0x53
261 #define CRT_ID_EXT_MEM_CNTL_2	0x54
262 #define CRT_ID_EXT_DAC_CNTL	0x55
263 #define CRT_ID_EX_SYNC_1	0x56
264 #define CRT_ID_EX_SYNC_2	0x57
265 #define CRT_ID_LAW_CNTL		0x58	/* LAW = Linear Address Window */
266 #define CRT_ID_LAW_POS_HI	0x59
267 #define CRT_ID_LAW_POS_LO	0x5A
268 #define CRT_ID_GOUT_PORT	0x5C
269 #define CRT_ID_EXT_HOR_OVF	0x5D
270 #define CRT_ID_EXT_VER_OVF	0x5E
271 #define CRT_ID_EXT_MEM_CNTL_3	0x60
272 #define CRT_ID_EX_SYNC_3	0x63
273 #define CRT_ID_EXT_MISC_CNTL	0x65
274 #define CRT_ID_EXT_MISC_CNTL_1	0x66
275 #define CRT_ID_EXT_MISC_CNTL_2	0x67
276 #define CRT_ID_CONFIG_3 	0x68
277 #define CRT_ID_EXT_SYS_CNTL_3	0x69
278 #define CRT_ID_EXT_SYS_CNTL_4	0x6A
279 #define CRT_ID_EXT_BIOS_FLAG_3	0x6B
280 #define CRT_ID_EXT_BIOS_FLAG_4	0x6C
281 
282 /* Enhanced Commands Registers: */
283 #define ECR_SUBSYSTEM_STAT	0x42E8
284 #define ECR_SUBSYSTEM_CNTL	0x42E8
285 #define ECR_ADV_FUNC_CNTL	0x4AE8
286 #define ECR_CURRENT_Y_POS	0x82E8
287 #define ECR_CURRENT_Y_POS2	0x82EA	/* Trio64 only */
288 #define ECR_CURRENT_X_POS	0x86E8
289 #define ECR_CURRENT_X_POS2	0x86EA	/* Trio64 only */
290 #define ECR_DEST_Y__AX_STEP	0x8AE8
291 #define ECR_DEST_Y2__AX_STEP2	0x8AEA	/* Trio64 only */
292 #define ECR_DEST_X__DIA_STEP	0x8EE8
293 #define ECR_DEST_X2__DIA_STEP2	0x8EEA	/* Trio64 only */
294 #define ECR_ERR_TERM		0x92E8
295 #define ECR_ERR_TERM2		0x92EA	/* Trio64 only */
296 #define ECR_MAJ_AXIS_PIX_CNT	0x96E8
297 #define ECR_MAJ_AXIS_PIX_CNT2	0x96EA	/* Trio64 only */
298 #define ECR_GP_STAT		0x9AE8	/* GP = Graphics Processor */
299 #define ECR_DRAW_CMD		0x9AE8
300 #define ECR_DRAW_CMD2		0x9AEA	/* Trio64 only */
301 #define ECR_SHORT_STROKE	0x9EE8
302 #define ECR_BKGD_COLOR		0xA2E8	/* BKGD = Background */
303 #define ECR_FRGD_COLOR		0xA6E8	/* FRGD = Foreground */
304 #define ECR_BITPLANE_WRITE_MASK	0xAAE8
305 #define ECR_BITPLANE_READ_MASK	0xAEE8
306 #define ECR_COLOR_COMPARE	0xB2E8
307 #define ECR_BKGD_MIX		0xB6E8
308 #define ECR_FRGD_MIX		0xBAE8
309 #define ECR_READ_REG_DATA	0xBEE8
310 #define ECR_ID_MIN_AXIS_PIX_CNT	0x00
311 #define ECR_ID_SCISSORS_TOP	0x01
312 #define ECR_ID_SCISSORS_LEFT	0x02
313 #define ECR_ID_SCISSORS_BUTTOM	0x03
314 #define ECR_ID_SCISSORS_RIGHT	0x04
315 #define ECR_ID_PIX_CNTL		0x0A
316 #define ECR_ID_MULT_CNTL_MISC_2	0x0D
317 #define ECR_ID_MULT_CNTL_MISC	0x0E
318 #define ECR_ID_READ_SEL		0x0F
319 #define ECR_PIX_TRANS		0xE2E8
320 #define ECR_PIX_TRANS_EXT	0xE2EA
321 #define ECR_PATTERN_Y		0xEAE8	/* Trio64 only */
322 #define ECR_PATTERN_X		0xEAEA	/* Trio64 only */
323 
324 
325 /* Pass-through */
326 #define PASS_ADDRESS		0x40001
327 #define PASS_ADDRESS_W		0x40001
328 
329 /* Video DAC */
330 #define VDAC_ADDRESS		0x03c8
331 #define VDAC_ADDRESS_W		0x03c8
332 #define VDAC_ADDRESS_R		0x03c7
333 #define VDAC_STATE		0x03c7
334 #define VDAC_DATA		0x03c9
335 #define VDAC_MASK		0x03c6
336 
337 
338 #define WGfx(ba, idx, val) \
339 	do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
340 
341 #define WSeq(ba, idx, val) \
342 	do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
343 
344 #define WCrt(ba, idx, val) \
345 	do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
346 
347 #define WAttr(ba, idx, val) \
348 	do {	\
349 		unsigned char tmp;\
350 		tmp = vgar(ba, ACT_ADDRESS_RESET);\
351 		vgaw(ba, ACT_ADDRESS_W, idx);\
352 		vgaw(ba, ACT_ADDRESS_W, val);\
353 	} while (0)
354 
355 
356 #define SetTextPlane(ba, m) \
357 	do { \
358 		WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 );\
359 		WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3)));\
360 	} while (0)
361 
362 
363 /* Gfx engine busy wait */
364 
365 static __inline void
366 GfxBusyWait (ba)
367 	volatile caddr_t ba;
368 {
369 	int test;
370 
371 	do {
372 		test = vgar16 (ba, ECR_GP_STAT);
373 		asm volatile ("nop");
374 	} while (test & (1 << 9));
375 }
376 
377 
378 static __inline void
379 GfxFifoWait(ba)
380 	volatile caddr_t ba;
381 {
382 	int test;
383 
384 	do {
385 		test = vgar16 (ba, ECR_GP_STAT);
386 	} while (test & 0x0f);
387 }
388 
389 
390 /* Special wakeup/passthrough registers on graphics boards
391  *
392  * The methods have diverged a bit for each board, so
393  * WPass(P) has been converted into a set of specific
394  * __inline functions.
395  */
396 
397 static __inline unsigned char
398 RAttr(ba, idx)
399 	volatile caddr_t ba;
400 	short idx;
401 {
402 
403 	vgaw(ba, ACT_ADDRESS_W, idx);
404 	delay(0);
405 	return vgar(ba, ACT_ADDRESS_R);
406 }
407 
408 static __inline unsigned char
409 RSeq(ba, idx)
410 	volatile caddr_t ba;
411 	short idx;
412 {
413 	vgaw(ba, SEQ_ADDRESS, idx);
414 	return vgar(ba, SEQ_ADDRESS_R);
415 }
416 
417 static __inline unsigned char
418 RCrt(ba, idx)
419 	volatile caddr_t ba;
420 	short idx;
421 {
422 	vgaw(ba, CRT_ADDRESS, idx);
423 	return vgar(ba, CRT_ADDRESS_R);
424 }
425 
426 static __inline unsigned char
427 RGfx(ba, idx)
428 	volatile caddr_t ba;
429 	short idx;
430 {
431 	vgaw(ba, GCT_ADDRESS, idx);
432 	return vgar(ba, GCT_ADDRESS_R);
433 }
434 
435 #endif /* _GRF_RHREG_H */
436