xref: /netbsd/sys/arch/arm/arm/cpufunc_asm.S (revision bf9ec67e)
1/*	$NetBSD: cpufunc_asm.S,v 1.11 2001/11/10 23:14:08 thorpej Exp $	*/
2
3/*
4 * Copyright (c) 1997,1998 Mark Brinicombe.
5 * Copyright (c) 1997 Causality Limited
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 *    notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 *    notice, this list of conditions and the following disclaimer in the
15 *    documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 *    must display the following acknowledgement:
18 *	This product includes software developed by Causality Limited.
19 * 4. The name of Causality Limited may not be used to endorse or promote
20 *    products derived from this software without specific prior written
21 *    permission.
22 *
23 * THIS SOFTWARE IS PROVIDED BY CAUSALITY LIMITED ``AS IS'' AND ANY EXPRESS
24 * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL CAUSALITY LIMITED BE LIABLE FOR ANY DIRECT,
27 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 * SUCH DAMAGE.
34 *
35 * RiscBSD kernel project
36 *
37 * cpufunc.S
38 *
39 * Assembly functions for CPU / MMU / TLB specific operations
40 *
41 * Created      : 30/01/97
42 */
43
44#include <machine/cpu.h>
45#include <machine/asm.h>
46
47	.text
48	.align	0
49
50ENTRY(cpufunc_nullop)
51	mov	pc, lr
52
53/*
54 * Generic functions to read the internal coprocessor registers
55 *
56 * Currently these registers are :
57 *  c0 - CPU ID
58 *  c5 - Fault status
59 *  c6 - Fault address
60 *
61 */
62
63ENTRY(cpufunc_id)
64	mrc	p15, 0, r0, c0, c0, 0
65	mov	pc, lr
66
67ENTRY(cpu_get_control)
68	mrc	p15, 0, r0, c1, c0, 0
69	mov	pc, lr
70
71ENTRY(cpufunc_faultstatus)
72	mrc	p15, 0, r0, c5, c0, 0
73	mov	pc, lr
74
75ENTRY(cpufunc_faultaddress)
76	mrc	p15, 0, r0, c6, c0, 0
77	mov	pc, lr
78
79
80/*
81 * Generic functions to write the internal coprocessor registers
82 *
83 *
84 * Currently these registers are
85 *  c1 - CPU Control
86 *  c3 - Domain Access Control
87 *
88 * All other registers are CPU architecture specific
89 */
90
91#if 0 /* See below. */
92ENTRY(cpufunc_control)
93	mcr	p15, 0, r0, c1, c0, 0
94	mov	pc, lr
95#endif
96
97ENTRY(cpufunc_domains)
98	mcr	p15, 0, r0, c3, c0, 0
99	mov	pc, lr
100
101/*
102 * Generic functions to read/modify/write the internal coprocessor registers
103 *
104 *
105 * Currently these registers are
106 *  c1 - CPU Control
107 *
108 * All other registers are CPU architecture specific
109 */
110
111ENTRY(cpufunc_control)
112	mrc	p15, 0, r3, c1, c0, 0	/* Read the control register */
113	bic	r2, r3, r0		/* Clear bits */
114	eor     r2, r2, r1		/* XOR bits */
115
116	teq	r2, r3			/* Only write if there is a change */
117	mcrne	p15, 0, r2, c1, c0, 0	/* Write new control register */
118	mov	r0, r3			/* Return old value */
119	mov	pc, lr
120
121/*
122 * other potentially useful software functions are:
123 *  clean D cache entry and flush I cache entry
124 *   for the moment use cache_purgeID_E
125 */
126
127/* Random odd functions */
128
129/*
130 * Function to get the offset of a stored program counter from the
131 * instruction doing the store.  This offset is defined to be the same
132 * for all STRs and STMs on a given implementation.  Code based on
133 * section 2.4.3 of the ARM ARM (2nd Ed.), with modifications to work
134 * in 26-bit modes as well.
135 */
136ENTRY(get_pc_str_offset)
137	mov	ip, sp
138	stmfd	sp!, {fp, ip, lr, pc}
139	sub	fp, ip, #4
140	sub	sp, sp, #4
141	mov	r1, pc		/* R1 = addr of following STR */
142	mov	r0, r0
143	str	pc, [sp]	/* [SP] = . + offset */
144	ldr	r0, [sp]
145	sub	r0, r0, r1
146	ldmdb	fp, {fp, sp, pc}
147