xref: /netbsd/sys/arch/atari/dev/serreg.h (revision bf9ec67e)
1 /*	$NetBSD: serreg.h,v 1.1 1997/05/25 12:41:58 leo Exp $	*/
2 
3 /*-
4  * Copyright (c) 1997 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Leo Weppelman.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *        This product includes software developed by the NetBSD
21  *        Foundation, Inc. and its contributors.
22  * 4. Neither the name of The NetBSD Foundation nor the names of its
23  *    contributors may be used to endorse or promote products derived
24  *    from this software without specific prior written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36  * POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 #define	SER_FREQ	153600	/* XXX: Assumes UCR_CLKDIV set!		*/
40 #define	SER_TOLERANCE	30	/* Baud rate tolerance, in 0.1% units	*/
41 
42 /* Usart Control Register */
43 #define	UCR_PEVEN	0x02	/* Even parity				*/
44 #define	UCR_PENAB	0x04	/* Parity enable			*/
45 #define	UCR_SYNCH	0x00	/* Synchroneous mode			*/
46 #define	UCR_STOPB1	0x08	/* 1 stopbit				*/
47 #define	UCR_STOPB15	0x10	/* 1.5 stopbit				*/
48 #define	UCR_STOPB2	0x18	/* 2 stopbits				*/
49 #define	UCR_8BITS	0x00	/* 8 databits				*/
50 #define	UCR_7BITS	0x20	/* 7 databits				*/
51 #define	UCR_6BITS	0x40	/* 6 databits				*/
52 #define	UCR_5BITS	0x60	/* 5 databits				*/
53 #define	UCR_CLKDIV	0x80	/* Divide clock by 16			*/
54 
55 /* Receiver Status Register */
56 #define	RSR_ENAB	0x01	/* Receiver enabled			*/
57 #define	RSR_SS		0x02	/* Synchroneous strip			*/
58 #define	RSR_CIP		0x04	/* Character in progress (async)	*/
59 #define	RSR_BREAK	0x08	/* Break (async)			*/
60 #define	RSR_MATCH	0x04	/* Character match (sync)		*/
61 #define	RSR_FS		0x08	/* Found/Search (sync)			*/
62 #define	RSR_FERR	0x10	/* Framing error			*/
63 #define RSR_PERR	0x20	/* Parity error				*/
64 #define	RSR_OERR	0x40	/* Overrun error			*/
65 #define	RSR_BFULL	0x80	/* Buffer Full				*/
66 
67 /* Transmitter Status Register */
68 #define	TSR_ENAB	0x01	/* Transmitter Enable			*/
69 #define	TSR_SBREAK	0x08	/* Transmit Break			*/
70 #define	TSR_END		0x10	/* End of character			*/
71 #define	TSR_UE		0x40	/* Uart empty				*/
72 #define	TSR_BE		0x80	/* Buffer empty				*/
73 
74 /*
75  * These bits are a mixture of MFP.mf_gpip and PSG.ioa values.
76  * Luckily, they were all distinct.
77  */
78 #define MCR_RTS		0x08
79 #define MCR_CTS		0x04
80 #define MCR_DCD		0x02
81 #define MCR_DTR		0x10
82 #define MCR_RI		0x40
83