xref: /netbsd/sys/arch/hpc/stand/hpcboot/mips/mips_vr41.h (revision bf9ec67e)
1 /* -*-C++-*-	$NetBSD: mips_vr41.h,v 1.1 2001/02/09 18:35:07 uch Exp $	*/
2 
3 /*-
4  * Copyright (c) 2001 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by UCHIYAMA Yasushi.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *        This product includes software developed by the NetBSD
21  *        Foundation, Inc. and its contributors.
22  * 4. Neither the name of The NetBSD Foundation nor the names of its
23  *    contributors may be used to endorse or promote products derived
24  *    from this software without specific prior written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36  * POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 #include <hpcboot.h>
40 #include <mips/mips_arch.h>
41 
42 class VR41XX : public MIPSArchitecture {
43 private:
44 
45 public:
46 	VR41XX(Console *&, MemoryManager *&);
47 	~VR41XX(void);
48 
49 	virtual BOOL init(void);
50 	virtual void systemInfo(void);
51 	virtual void cacheFlush(void);
52 	static void boot_func(struct BootArgs *, struct PageTag *);
53 };
54 
55 #define MIPS_VR41XX_CACHE_FLUSH()					\
56 __asm(									\
57 	".set	noreorder;"						\
58 	/* Flush I-cache */						\
59 	"li	t0, 0x80000000;"					\
60 	"addu	t1, t0, 1024*128;"					\
61 	"subu	t1, t1, 128;"						\
62 "1:"									\
63 	"cache	0, 0(t0);"						\
64 	"cache	0, 16(t0);"						\
65 	"cache	0, 32(t0);"						\
66 	"cache	0, 48(t0);"						\
67 	"cache	0, 64(t0);"						\
68 	"cache	0, 80(t0);"						\
69 	"cache	0, 96(t0);"						\
70 	"cache	0, 112(t0);"						\
71 	"bne	t0, t1, 1b;"						\
72 	"addu	t0, t0, 128;"						\
73 									\
74 	/* Flush D-cache */						\
75 	"li	t0, 0x80000000;"					\
76 	"addu	t1, t0, 1024*128;"					\
77 	"subu	t1, t1, 128;"						\
78 "2:"									\
79 	"cache   1, 0(t0);"						\
80 	"cache   1, 16(t0);"						\
81 	"cache   1, 32(t0);"						\
82 	"cache   1, 48(t0);"						\
83 	"cache   1, 64(t0);"						\
84 	"cache   1, 80(t0);"						\
85 	"cache   1, 96(t0);"						\
86 	"cache   1, 112(t0);"						\
87 	"bne     t0, t1, 2b;"						\
88 	"addu    t0, t0, 128;"						\
89 	".set reorder;"							\
90 )
91