xref: /netbsd/sys/arch/macppc/include/intr.h (revision bf9ec67e)
1 /*	$NetBSD: intr.h,v 1.13 2001/06/08 00:32:03 matt Exp $	*/
2 
3 /*-
4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Charles M. Hannum.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *        This product includes software developed by the NetBSD
21  *        Foundation, Inc. and its contributors.
22  * 4. Neither the name of The NetBSD Foundation nor the names of its
23  *    contributors may be used to endorse or promote products derived
24  *    from this software without specific prior written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36  * POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 #ifndef _MACPPC_INTR_H_
40 #define _MACPPC_INTR_H_
41 
42 /* Interrupt priority `levels'. */
43 #define	IPL_NONE	9	/* nothing */
44 #define	IPL_SOFTCLOCK	8	/* timeouts */
45 #define	IPL_SOFTNET	7	/* protocol stacks */
46 #define	IPL_BIO		6	/* block I/O */
47 #define	IPL_NET		5	/* network */
48 #define	IPL_SOFTSERIAL	4	/* serial */
49 #define	IPL_TTY		3	/* terminal */
50 #define	IPL_IMP		3	/* memory allocation */
51 #define	IPL_AUDIO	2	/* audio */
52 #define	IPL_CLOCK	1	/* clock */
53 #define	IPL_HIGH	1	/* everything */
54 #define	IPL_SERIAL	0	/* serial */
55 #define	NIPL		10
56 
57 /* Interrupt sharing types. */
58 #define	IST_NONE	0	/* none */
59 #define	IST_PULSE	1	/* pulsed */
60 #define	IST_EDGE	2	/* edge-triggered */
61 #define	IST_LEVEL	3	/* level-triggered */
62 
63 #ifndef _LOCORE
64 
65 /*
66  * Interrupt handler chains.  intr_establish() inserts a handler into
67  * the list.  The handler is called with its (single) argument.
68  */
69 struct intrhand {
70 	int	(*ih_fun) __P((void *));
71 	void	*ih_arg;
72 	u_long	ih_count;
73 	struct	intrhand *ih_next;
74 	int	ih_level;
75 	int	ih_irq;
76 };
77 
78 void clearsoftclock __P((void));
79 void clearsoftnet __P((void));
80 void softnet __P((void));
81 void softserial __P((void));
82 
83 int splraise __P((int));
84 int spllower __P((int));
85 void splx __P((int));
86 void softintr __P((int));
87 
88 extern volatile int astpending, tickspending;
89 extern int imask[];
90 
91 #define ICU_LEN		64
92 
93 /* Soft interrupt masks. */
94 #define SIR_CLOCK	28
95 #define SIR_NET		29
96 #define SIR_SERIAL	30
97 #define SPL_CLOCK	31
98 
99 /*
100  * Hardware interrupt masks
101  */
102 #define splbio()	splraise(imask[IPL_BIO])
103 #define splnet()	splraise(imask[IPL_NET])
104 #define spltty()	splraise(imask[IPL_TTY])
105 #define	splaudio()	splraise(imask[IPL_AUDIO])
106 #define splclock()	splraise(imask[IPL_CLOCK])
107 #define splstatclock()	splclock()
108 #define	splserial()	splraise(imask[IPL_SERIAL])
109 
110 #define spllpt()	spltty()
111 
112 /*
113  * Software interrupt masks
114  *
115  * NOTE: splsoftclock() is used by hardclock() to lower the priority from
116  * clock to softclock before it calls softclock().
117  */
118 #define	spllowersoftclock() spllower(imask[IPL_SOFTCLOCK])
119 #define	splsoftclock()	splraise(imask[IPL_SOFTCLOCK])
120 #define	splsoftnet()	splraise(imask[IPL_SOFTNET])
121 #define	splsoftserial()	splraise(imask[IPL_SOFTSERIAL])
122 
123 /*
124  * Miscellaneous
125  */
126 #define splvm()		splraise(imask[IPL_IMP])
127 #define	splhigh()	splraise(imask[IPL_HIGH])
128 #define	splsched()	splhigh()
129 #define	spllock()	splhigh()
130 #define	spl0()		spllower(0)
131 
132 #define	setsoftclock()	softintr(SIR_CLOCK)
133 #define	setsoftnet()	softintr(SIR_NET)
134 #define	setsoftserial()	softintr(SIR_SERIAL)
135 
136 extern long intrcnt[];
137 
138 #define CNT_IRQ0	0
139 #define CNT_CLOCK	64
140 #define CNT_SOFTCLOCK	65
141 #define CNT_SOFTNET	66
142 #define CNT_SOFTSERIAL	67
143 
144 #define MACPPC_IPI_HALT		0x01
145 #define MACPPC_IPI_FLUSH_FPU	0x02
146 
147 #ifdef MULTIPROCESSOR
148 struct cpu_info;
149 void macppc_send_ipi(volatile struct cpu_info *, int);
150 #endif
151 
152 #endif /* _LOCORE */
153 
154 #endif /* _MACPPC_INTR_H_ */
155