1 /* $NetBSD: db_disasm.c,v 1.26 2010/01/28 19:01:32 phx Exp $ */ 2 /* $OpenBSD: db_disasm.c,v 1.2 1996/12/28 06:21:48 rahnds Exp $ */ 3 4 #include <sys/cdefs.h> 5 __KERNEL_RCSID(0, "$NetBSD: db_disasm.c,v 1.26 2010/01/28 19:01:32 phx Exp $"); 6 7 #include <sys/param.h> 8 #include <sys/proc.h> 9 #include <sys/systm.h> 10 11 #include <machine/db_machdep.h> 12 13 #include <ddb/db_access.h> 14 #include <ddb/db_sym.h> 15 #include <ddb/db_variables.h> 16 #include <ddb/db_interface.h> 17 #include <ddb/db_output.h> 18 19 enum function_mask { 20 Op_A = 0x00000001, 21 Op_B = 0x00000002, 22 Op_BI = 0x00000004, 23 Op_BO = 0x00000008, 24 Op_BC = Op_BI | Op_BO, 25 Op_CRM = 0x00000010, 26 Op_D = 0x00000020, 27 Op_ST = 0x00000020, /* Op_S for store-operations, same as D */ 28 Op_S = 0x00000040, /* S-field is swapped with A-field */ 29 Op_FM = Op_D | Op_S, /* kludge (reduce Op_s) */ 30 Op_dA = 0x00000080, 31 Op_LK = 0x00000100, 32 Op_Rc = 0x00000200, 33 Op_AA = Op_LK | Op_Rc, /* kludge (reduce Op_s) */ 34 Op_LKM = Op_AA, 35 Op_RcM = Op_AA, 36 Op_OE = 0x00000400, 37 Op_SR = 0x00000800, 38 Op_TO = 0x00001000, 39 Op_sign = 0x00002000, 40 Op_const = 0x00004000, 41 Op_SIMM = Op_const | Op_sign, 42 Op_UIMM = Op_const, 43 Op_crbA = 0x00008000, 44 Op_crbB = 0x00010000, 45 Op_WS = Op_crbB, /* kludge, same field as crbB */ 46 Op_rSH = Op_crbB, /* kludge, same field as crbB */ 47 Op_crbD = 0x00020000, 48 Op_crfD = 0x00040000, 49 Op_crfS = 0x00080000, 50 Op_ds = 0x00100000, 51 Op_me = 0x00200000, 52 Op_spr = 0x00400000, 53 Op_dcr = Op_spr, /* out of bits - cheat with Op_spr */ 54 Op_tbr = 0x00800000, 55 56 Op_BP = 0x01000000, 57 Op_BD = 0x02000000, 58 Op_LI = 0x04000000, 59 Op_C = 0x08000000, 60 61 Op_NB = 0x10000000, 62 63 Op_sh_mb_sh = 0x20000000, 64 Op_sh = 0x40000000, 65 Op_SH = Op_sh | Op_sh_mb_sh, 66 Op_mb = 0x80000000, 67 Op_MB = Op_mb | Op_sh_mb_sh, 68 Op_ME = Op_MB, 69 70 }; 71 72 struct opcode { 73 const char *name; 74 u_int32_t mask; 75 u_int32_t code; 76 enum function_mask func; 77 }; 78 79 typedef u_int32_t instr_t; 80 typedef void (op_class_func) (instr_t, vaddr_t); 81 82 u_int32_t extract_field(u_int32_t value, u_int32_t base, u_int32_t width); 83 void disasm_fields(const struct opcode *popcode, instr_t instr, vaddr_t loc, 84 char *disasm_str, size_t slen); 85 void dis_ppc(const struct opcode *opcodeset, instr_t instr, vaddr_t loc); 86 87 op_class_func op_ill, op_base; 88 op_class_func op_cl_x13, op_cl_x1e, op_cl_x1f; 89 op_class_func op_cl_x3a, op_cl_x3b; 90 op_class_func op_cl_x3e, op_cl_x3f; 91 92 op_class_func *opcodes_base[] = { 93 /*x00*/ op_ill, op_ill, op_base, op_ill, 94 /*x04*/ op_ill, op_ill, op_ill, op_base, 95 /*x08*/ op_base, op_base, op_base, op_base, 96 /*x0C*/ op_base, op_base, op_base/*XXX*/, op_base/*XXX*/, 97 /*x10*/ op_base, op_base, op_base, op_cl_x13, 98 /*x14*/ op_base, op_base, op_ill, op_base, 99 /*x18*/ op_base, op_base, op_base, op_base, 100 /*x1C*/ op_base, op_base, op_cl_x1e, op_cl_x1f, 101 /*x20*/ op_base, op_base, op_base, op_base, 102 /*x24*/ op_base, op_base, op_base, op_base, 103 /*x28*/ op_base, op_base, op_base, op_base, 104 /*x2C*/ op_base, op_base, op_base, op_base, 105 /*x30*/ op_base, op_base, op_base, op_base, 106 /*x34*/ op_base, op_base, op_base, op_base, 107 /*x38*/ op_ill, op_ill, op_cl_x3a, op_cl_x3b, 108 /*x3C*/ op_ill, op_ill, op_cl_x3e, op_cl_x3f 109 }; 110 111 112 /* This table could be modified to make significant the "reserved" fields 113 * of the opcodes, But I didn't feel like it when typing in the table, 114 * I would recommend that this table be looked over for errors, 115 * This was derived from the table in Appendix A.2 of (Mot part # MPCFPE/AD) 116 * PowerPC Microprocessor Family: The Programming Environments 117 */ 118 119 const struct opcode opcodes[] = { 120 { "tdi", 0xfc000000, 0x08000000, Op_TO | Op_A | Op_SIMM }, 121 { "twi", 0xfc000000, 0x0c000000, Op_TO | Op_A | Op_SIMM }, 122 { "mulli", 0xfc000000, 0x1c000000, Op_D | Op_A | Op_SIMM }, 123 { "subfic", 0xfc000000, 0x20000000, Op_D | Op_A | Op_SIMM }, 124 { "cmplwi", 0xfc200000, 0x28000000, Op_crfD | Op_A | Op_SIMM }, 125 { "cmpldi", 0xfc200000, 0x28200000, Op_crfD | Op_A | Op_SIMM }, 126 { "cmpwi", 0xfc200000, 0x2c000000, Op_crfD | Op_A | Op_SIMM }, 127 { "cmpdi", 0xfc200000, 0x2c200000, Op_crfD | Op_A | Op_SIMM }, 128 { "addic", 0xfc000000, 0x30000000, Op_D | Op_A | Op_SIMM }, 129 { "addic.", 0xfc000000, 0x34000000, Op_D | Op_A | Op_SIMM }, 130 { "addi", 0xfc000000, 0x38000000, Op_D | Op_A | Op_SIMM }, 131 { "addis", 0xfc000000, 0x3c000000, Op_D | Op_A | Op_SIMM }, 132 { "b", 0xfc000000, 0x40000000, Op_BC | Op_BD | Op_AA | Op_LK }, /* bc */ 133 { "sc", 0xffffffff, 0x44000002, 0 }, 134 { "b", 0xfc000000, 0x48000000, Op_LI | Op_AA | Op_LK }, 135 136 { "rlwimi", 0xfc000000, 0x50000000, Op_S | Op_A | Op_SH | Op_MB | Op_ME | Op_Rc }, 137 { "rlwinm", 0xfc000000, 0x54000000, Op_S | Op_A | Op_SH | Op_MB | Op_ME | Op_Rc }, 138 { "rlwnm", 0xfc000000, 0x5c000000, Op_S | Op_A | Op_SH | Op_MB | Op_ME | Op_Rc }, 139 140 { "ori", 0xfc000000, 0x60000000, Op_S | Op_A | Op_UIMM }, 141 { "oris", 0xfc000000, 0x64000000, Op_S | Op_A | Op_UIMM }, 142 { "xori", 0xfc000000, 0x68000000, Op_S | Op_A | Op_UIMM }, 143 { "xoris", 0xfc000000, 0x6c000000, Op_S | Op_A | Op_UIMM }, 144 145 { "andi.", 0xfc000000, 0x70000000, Op_S | Op_A | Op_UIMM }, 146 { "andis.", 0xfc000000, 0x74000000, Op_S | Op_A | Op_UIMM }, 147 148 { "lwz", 0xfc000000, 0x80000000, Op_D | Op_dA }, 149 { "lwzu", 0xfc000000, 0x84000000, Op_D | Op_dA }, 150 { "lbz", 0xfc000000, 0x88000000, Op_D | Op_dA }, 151 { "lbzu", 0xfc000000, 0x8c000000, Op_D | Op_dA }, 152 { "stw", 0xfc000000, 0x90000000, Op_ST | Op_dA }, 153 { "stwu", 0xfc000000, 0x94000000, Op_ST | Op_dA }, 154 { "stb", 0xfc000000, 0x98000000, Op_ST | Op_dA }, 155 { "stbu", 0xfc000000, 0x9c000000, Op_ST | Op_dA }, 156 157 { "lhz", 0xfc000000, 0xa0000000, Op_D | Op_dA }, 158 { "lhzu", 0xfc000000, 0xa4000000, Op_D | Op_dA }, 159 { "lha", 0xfc000000, 0xa8000000, Op_D | Op_dA }, 160 { "lhau", 0xfc000000, 0xac000000, Op_D | Op_dA }, 161 { "sth", 0xfc000000, 0xb0000000, Op_ST | Op_dA }, 162 { "sthu", 0xfc000000, 0xb4000000, Op_ST | Op_dA }, 163 { "lmw", 0xfc000000, 0xb8000000, Op_D | Op_dA }, 164 { "stmw", 0xfc000000, 0xbc000000, Op_ST | Op_dA }, 165 166 { "lfs", 0xfc000000, 0xc0000000, Op_D | Op_dA }, 167 { "lfsu", 0xfc000000, 0xc4000000, Op_D | Op_dA }, 168 { "lfd", 0xfc000000, 0xc8000000, Op_D | Op_dA }, 169 { "lfdu", 0xfc000000, 0xcc000000, Op_D | Op_dA }, 170 171 { "stfs", 0xfc000000, 0xd0000000, Op_ST | Op_dA }, 172 { "stfsu", 0xfc000000, 0xd4000000, Op_ST | Op_dA }, 173 { "stfd", 0xfc000000, 0xd8000000, Op_ST | Op_dA }, 174 { "stfdu", 0xfc000000, 0xdc000000, Op_ST | Op_dA }, 175 { "", 0x0, 0x0, 0 } 176 177 }; 178 /* 13 * 4 = 4c */ 179 const struct opcode opcodes_13[] = { 180 /* 0x13 << 2 */ 181 { "mcrf", 0xfc0007fe, 0x4c000000, Op_crfD | Op_crfS }, 182 { "b", 0xfc0007fe, 0x4c000020, Op_BC | Op_LK }, /* bclr */ 183 { "crnor", 0xfc0007fe, 0x4c000042, Op_crbD | Op_crbA | Op_crbB }, 184 { "rfi", 0xfc0007fe, 0x4c000064, 0 }, 185 { "crandc", 0xfc0007fe, 0x4c000102, Op_crbD | Op_crbA | Op_crbB }, 186 { "isync", 0xfc0007fe, 0x4c00012c, 0 }, 187 { "crxor", 0xfc0007fe, 0x4c000182, Op_crbD | Op_crbA | Op_crbB }, 188 { "crnand", 0xfc0007fe, 0x4c0001c2, Op_crbD | Op_crbA | Op_crbB }, 189 { "crand", 0xfc0007fe, 0x4c000202, Op_crbD | Op_crbA | Op_crbB }, 190 { "creqv", 0xfc0007fe, 0x4c000242, Op_crbD | Op_crbA | Op_crbB }, 191 { "crorc", 0xfc0007fe, 0x4c000342, Op_crbD | Op_crbA | Op_crbB }, 192 { "cror", 0xfc0007fe, 0x4c000382, Op_crbD | Op_crbA | Op_crbB }, 193 { "b", 0xfc0007fe, 0x4c000420, Op_BC | Op_LK }, /* bcctr */ 194 { "", 0x0, 0x0, 0 } 195 }; 196 197 /* 1e * 4 = 78 */ 198 const struct opcode opcodes_1e[] = { 199 { "rldicl", 0xfc00001c, 0x78000000, Op_S | Op_A | Op_sh | Op_mb | Op_Rc }, 200 { "rldicr", 0xfc00001c, 0x78000004, Op_S | Op_A | Op_sh | Op_me | Op_Rc }, 201 { "rldic", 0xfc00001c, 0x78000008, Op_S | Op_A | Op_sh | Op_mb | Op_Rc }, 202 { "rldimi", 0xfc00001c, 0x7800000c, Op_S | Op_A | Op_sh | Op_mb | Op_Rc }, 203 { "rldcl", 0xfc00003e, 0x78000010, Op_S | Op_A | Op_B | Op_mb | Op_Rc }, 204 { "rldcr", 0xfc00003e, 0x78000012, Op_S | Op_A | Op_B | Op_me | Op_Rc }, 205 { "", 0x0, 0x0, 0 } 206 }; 207 208 /* 1f * 4 = 7c */ 209 const struct opcode opcodes_1f[] = { 210 /* 1f << 2 */ 211 { "cmpw", 0xfc2007fe, 0x7c000000, Op_crfD | Op_A | Op_B }, 212 { "cmpd", 0xfc2007fe, 0x7c200000, Op_crfD | Op_A | Op_B }, 213 { "tw", 0xfc0007fe, 0x7c000008, Op_TO | Op_A | Op_B }, 214 { "subfc", 0xfc0003fe, 0x7c000010, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 215 { "mulhdu", 0xfc0007fe, 0x7c000012, Op_D | Op_A | Op_B | Op_Rc }, 216 { "addc", 0xfc0003fe, 0x7c000014, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 217 { "mulhwu", 0xfc0007fe, 0x7c000016, Op_D | Op_A | Op_B | Op_Rc }, 218 219 { "mfcr", 0xfc0007fe, 0x7c000026, Op_D }, 220 { "lwarx", 0xfc0007fe, 0x7c000028, Op_D | Op_A | Op_B }, 221 { "ldx", 0xfc0007fe, 0x7c00002a, Op_D | Op_A | Op_B }, 222 { "lwzx", 0xfc0007fe, 0x7c00002e, Op_D | Op_A | Op_B }, 223 { "slw", 0xfc0007fe, 0x7c000030, Op_D | Op_A | Op_B | Op_Rc }, 224 { "cntlzw", 0xfc0007fe, 0x7c000034, Op_D | Op_A | Op_Rc }, 225 { "sld", 0xfc0007fe, 0x7c000036, Op_D | Op_A | Op_B | Op_Rc }, 226 { "and", 0xfc0007fe, 0x7c000038, Op_D | Op_A | Op_B | Op_Rc }, 227 { "cmplw", 0xfc2007fe, 0x7c000040, Op_crfD | Op_A | Op_B }, 228 { "cmpld", 0xfc2007fe, 0x7c200040, Op_crfD | Op_A | Op_B }, 229 { "subf", 0xfc0003fe, 0x7c000050, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 230 { "ldux", 0xfc0007fe, 0x7c00006a, Op_D | Op_A | Op_B }, 231 { "dcbst", 0xfc0007fe, 0x7c00006c, Op_A | Op_B }, 232 { "lwzux", 0xfc0007fe, 0x7c00006e, Op_D | Op_A | Op_B }, 233 { "cntlzd", 0xfc0007fe, 0x7c000074, Op_S | Op_A | Op_Rc }, 234 { "andc", 0xfc0007fe, 0x7c000078, Op_S | Op_A | Op_B | Op_Rc }, 235 { "td", 0xfc0007fe, 0x7c000088, Op_TO | Op_A | Op_B }, 236 { "mulhd", 0xfc0007fe, 0x7c000092, Op_D | Op_A | Op_B | Op_Rc }, 237 { "mulhw", 0xfc0007fe, 0x7c000096, Op_D | Op_A | Op_B | Op_Rc }, 238 { "mfmsr", 0xfc0007fe, 0x7c0000a6, Op_D }, 239 { "ldarx", 0xfc0007fe, 0x7c0000a8, Op_D | Op_A | Op_B }, 240 { "dcbf", 0xfc0007fe, 0x7c0000ac, Op_A | Op_B }, 241 { "lbzx", 0xfc0007fe, 0x7c0000ae, Op_D | Op_A | Op_B }, 242 { "neg", 0xfc0003fe, 0x7c0000d0, Op_D | Op_A | Op_OE | Op_Rc }, 243 { "lbzux", 0xfc0007fe, 0x7c0000ee, Op_D | Op_A | Op_B }, 244 { "nor", 0xfc0007fe, 0x7c0000f8, Op_S | Op_A | Op_B | Op_Rc }, 245 { "wrtee", 0xfc0003ff, 0x7c000106, Op_S }, 246 { "subfe", 0xfc0003fe, 0x7c000110, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 247 { "adde", 0xfc0003fe, 0x7c000114, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 248 { "mtcrf", 0xfc0007fe, 0x7c000120, Op_S | Op_CRM }, 249 { "mtmsr", 0xfc0007fe, 0x7c000124, Op_S }, 250 { "stdx", 0xfc0007fe, 0x7c00012a, Op_ST | Op_A | Op_B }, 251 { "stwcx.", 0xfc0007ff, 0x7c00012d, Op_ST | Op_A | Op_B }, 252 { "stwx", 0xfc0007fe, 0x7c00012e, Op_ST | Op_A | Op_B }, 253 { "wrteei", 0xfc0003fe, 0x7c000146, 0 }, /* XXX: out of flags! */ 254 { "stdux", 0xfc0007fe, 0x7c00016a, Op_ST | Op_A | Op_B }, 255 { "stwux", 0xfc0007fe, 0x7c00016e, Op_ST | Op_A | Op_B }, 256 { "subfze", 0xfc0003fe, 0x7c000190, Op_D | Op_A | Op_OE | Op_Rc }, 257 { "addze", 0xfc0003fe, 0x7c000194, Op_D | Op_A | Op_OE | Op_Rc }, 258 { "mtsr", 0xfc0007fe, 0x7c0001a4, Op_S | Op_SR }, 259 { "stdcx.", 0xfc0007ff, 0x7c0001ad, Op_ST | Op_A | Op_B }, 260 { "stbx", 0xfc0007fe, 0x7c0001ae, Op_ST | Op_A | Op_B }, 261 { "subfme", 0xfc0003fe, 0x7c0001d0, Op_D | Op_A | Op_OE | Op_Rc }, 262 { "mulld", 0xfc0003fe, 0x7c0001d2, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 263 { "addme", 0xfc0003fe, 0x7c0001d4, Op_D | Op_A | Op_OE | Op_Rc }, 264 { "mullw", 0xfc0003fe, 0x7c0001d6, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 265 { "mtsrin", 0xfc0007fe, 0x7c0001e4, Op_S | Op_B }, 266 { "dcbtst", 0xfc0007fe, 0x7c0001ec, Op_A | Op_B }, 267 { "stbux", 0xfc0007fe, 0x7c0001ee, Op_ST | Op_A | Op_B }, 268 { "add", 0xfc0003fe, 0x7c000214, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 269 { "dcbt", 0xfc0007fe, 0x7c00022c, Op_A | Op_B }, 270 { "lhzx", 0xfc0007ff, 0x7c00022e, Op_D | Op_A | Op_B }, 271 { "eqv", 0xfc0007fe, 0x7c000238, Op_S | Op_A | Op_B | Op_Rc }, 272 { "tlbie", 0xfc0007fe, 0x7c000264, Op_B }, 273 { "eciwx", 0xfc0007fe, 0x7c00026c, Op_D | Op_A | Op_B }, 274 { "lhzux", 0xfc0007fe, 0x7c00026e, Op_D | Op_A | Op_B }, 275 { "xor", 0xfc0007fe, 0x7c000278, Op_S | Op_A | Op_B | Op_Rc }, 276 { "mfdcr", 0xfc0007fe, 0x7c000286, Op_D | Op_dcr }, 277 { "mfspr", 0xfc0007fe, 0x7c0002a6, Op_D | Op_spr }, 278 { "lwax", 0xfc0007fe, 0x7c0002aa, Op_D | Op_A | Op_B }, 279 { "lhax", 0xfc0007fe, 0x7c0002ae, Op_D | Op_A | Op_B }, 280 { "tlbia", 0xfc0007fe, 0x7c0002e4, 0 }, 281 { "mftb", 0xfc0007fe, 0x7c0002e6, Op_D | Op_tbr }, 282 { "lwaux", 0xfc0007fe, 0x7c0002ea, Op_D | Op_A | Op_B }, 283 { "lhaux", 0xfc0007fe, 0x7c0002ee, Op_D | Op_A | Op_B }, 284 { "sthx", 0xfc0007fe, 0x7c00032e, Op_ST | Op_A | Op_B }, 285 { "orc", 0xfc0007fe, 0x7c000338, Op_S | Op_A | Op_B | Op_Rc }, 286 { "ecowx", 0xfc0007fe, 0x7c00036c, Op_ST | Op_A | Op_B | Op_Rc }, 287 { "slbie", 0xfc0007fc, 0x7c000364, Op_B }, 288 { "sthux", 0xfc0007fe, 0x7c00036e, Op_ST | Op_A | Op_B }, 289 { "or", 0xfc0007fe, 0x7c000378, Op_S | Op_A | Op_B | Op_Rc }, 290 { "mtdcr", 0xfc0007fe, 0x7c000386, Op_S | Op_dcr }, 291 { "divdu", 0xfc0003fe, 0x7c000392, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 292 { "divwu", 0xfc0003fe, 0x7c000396, Op_D | Op_A | Op_B | Op_OE | Op_Rc }, 293 { "mtspr", 0xfc0007fe, 0x7c0003a6, Op_S | Op_spr }, 294 { "dcbi", 0xfc0007fe, 0x7c0003ac, Op_A | Op_B }, 295 { "nand", 0xfc0007fe, 0x7c0003b8, Op_S | Op_A | Op_B | Op_Rc }, 296 { "dcread", 0xfc0007fe, 0x7c0003cc, Op_D | Op_A | Op_B }, 297 { "divd", 0xfc0003fe, 0x7c0003d2, Op_S | Op_A | Op_B | Op_OE | Op_Rc }, 298 { "divw", 0xfc0003fe, 0x7c0003d6, Op_S | Op_A | Op_B | Op_OE | Op_Rc }, 299 { "slbia", 0xfc0003fe, 0x7c0003e4, Op_S | Op_A | Op_B | Op_OE | Op_Rc }, 300 { "mcrxr", 0xfc0007fe, 0x7c000400, Op_crfD }, 301 { "lswx", 0xfc0007fe, 0x7c00042a, Op_D | Op_A | Op_B }, 302 { "lwbrx", 0xfc0007fe, 0x7c00042c, Op_D | Op_A | Op_B }, 303 { "lfsx", 0xfc0007fe, 0x7c00042e, Op_D | Op_A | Op_B }, 304 { "srw", 0xfc0007fe, 0x7c000430, Op_S | Op_A | Op_B | Op_Rc }, 305 { "srd", 0xfc0007fe, 0x7c000436, Op_S | Op_A | Op_B | Op_Rc }, 306 { "tlbsync", 0xfc0007fe, 0x7c00046c, 0 }, 307 { "lfsux", 0xfc0007fe, 0x7c00046e, Op_D | Op_A | Op_B }, 308 { "mfsr", 0xfc0007fe, 0x7c0004a6, Op_D | Op_SR }, 309 { "lswi", 0xfc0007fe, 0x7c0004aa, Op_D | Op_A | Op_NB }, 310 { "sync", 0xfc0007fe, 0x7c0004ac, 0 }, 311 { "lfdx", 0xfc0007fe, 0x7c0004ae, Op_D | Op_A | Op_B }, 312 { "lfdux", 0xfc0007fe, 0x7c0004ee, Op_D | Op_A | Op_B }, 313 { "mfsrin", 0xfc0007fe, 0x7c000526, Op_D | Op_B }, 314 { "stswx", 0xfc0007fe, 0x7c00052a, Op_ST | Op_A | Op_B }, 315 { "stwbrx", 0xfc0007fe, 0x7c00052c, Op_ST | Op_A | Op_B }, 316 { "stfsx", 0xfc0007fe, 0x7c00052e, Op_ST | Op_A | Op_B }, 317 { "stfsux", 0xfc0007fe, 0x7c00056e, Op_ST | Op_A | Op_B }, 318 { "stswi", 0xfc0007fe, 0x7c0005aa, Op_ST | Op_A | Op_NB }, 319 { "stfdx", 0xfc0007fe, 0x7c0005ae, Op_ST | Op_A | Op_B }, 320 { "stfdux", 0xfc0007fe, 0x7c0005ee, Op_ST | Op_A | Op_B }, 321 { "lhbrx", 0xfc0007fe, 0x7c00062c, Op_D | Op_A | Op_B }, 322 { "sraw", 0xfc0007fe, 0x7c000630, Op_S | Op_A | Op_B }, 323 { "srad", 0xfc0007fe, 0x7c000634, Op_S | Op_A | Op_B | Op_Rc }, 324 { "srawi", 0xfc0007fe, 0x7c000670, Op_S | Op_A | Op_rSH | Op_Rc }, 325 { "sradi", 0xfc0007fc, 0x7c000674, Op_S | Op_A | Op_sh }, 326 { "eieio", 0xfc0007fe, 0x7c0006ac, 0 }, 327 { "tlbsx", 0xfc0007fe, 0x7c000724, Op_S | Op_A | Op_B | Op_Rc }, 328 { "sthbrx", 0xfc0007fe, 0x7c00072c, Op_ST | Op_A | Op_B }, 329 { "extsh", 0xfc0007fe, 0x7c000734, Op_S | Op_A | Op_Rc }, 330 { "tlbre", 0xfc0007fe, 0x7c000764, Op_D | Op_A | Op_WS }, 331 { "extsb", 0xfc0007fe, 0x7c000774, Op_S | Op_A | Op_Rc }, 332 { "icbi", 0xfc0007fe, 0x7c0007ac, Op_A | Op_B }, 333 { "tlbwe", 0xfc0007fe, 0x7c0007a4, Op_S | Op_A | Op_WS }, 334 { "stfiwx", 0xfc0007fe, 0x7c0007ae, Op_ST | Op_A | Op_B }, 335 { "extsw", 0xfc0007fe, 0x7c0007b4, Op_S | Op_A | Op_Rc }, 336 { "dcbz", 0xfc0007fe, 0x7c0007ec, Op_A | Op_B }, 337 { "", 0x0, 0x0, 0 } 338 }; 339 340 /* 3a * 4 = e8 */ 341 const struct opcode opcodes_3a[] = { 342 { "ld", 0xfc000003, 0xe8000000, Op_D | Op_A | Op_ds }, 343 { "ldu", 0xfc000003, 0xe8000001, Op_D | Op_A | Op_ds }, 344 { "lwa", 0xfc000003, 0xe8000002, Op_D | Op_A | Op_ds }, 345 { "", 0x0, 0x0, 0 } 346 }; 347 /* 3b * 4 = ec */ 348 const struct opcode opcodes_3b[] = { 349 { "fdivs", 0xfc00003e, 0xec000024, Op_D | Op_A | Op_B | Op_Rc }, 350 { "fsubs", 0xfc00003e, 0xec000028, Op_D | Op_A | Op_B | Op_Rc }, 351 352 { "fadds", 0xfc00003e, 0xec00002a, Op_D | Op_A | Op_B | Op_Rc }, 353 { "fsqrts", 0xfc00003e, 0xec00002c, Op_D | Op_B | Op_Rc }, 354 { "fres", 0xfc00003e, 0xec000030, Op_D | Op_B | Op_Rc }, 355 { "fmuls", 0xfc00003e, 0xec000032, Op_D | Op_A | Op_C | Op_Rc }, 356 { "fmsubs", 0xfc00003e, 0xec000038, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 357 { "fmadds", 0xfc00003e, 0xec00003a, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 358 { "fnmsubs", 0xfc00003e, 0xec00003c, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 359 { "fnmadds", 0xfc00003e, 0xec00003e, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 360 { "", 0x0, 0x0, 0 } 361 }; 362 /* 3e * 4 = f8 */ 363 const struct opcode opcodes_3e[] = { 364 { "std", 0xfc000003, 0xf8000000, Op_ST | Op_A | Op_ds }, 365 { "stdu", 0xfc000003, 0xf8000001, Op_ST | Op_A | Op_ds }, 366 { "", 0x0, 0x0, 0 } 367 }; 368 369 /* 3f * 4 = fc */ 370 const struct opcode opcodes_3f[] = { 371 { "fcmpu", 0xfc0007fe, 0xfc000000, Op_crfD | Op_A | Op_B }, 372 { "frsp", 0xfc0007fe, 0xfc000018, Op_D | Op_B | Op_Rc }, 373 { "fctiw", 0xfc0007fe, 0xfc00001c, Op_D | Op_B | Op_Rc }, 374 { "fctiwz", 0xfc0007fe, 0xfc00001e, Op_D | Op_B | Op_Rc }, 375 376 { "fdiv", 0xfc00003e, 0xfc000024, Op_D | Op_A | Op_B | Op_Rc }, 377 { "fsub", 0xfc00003e, 0xfc000028, Op_D | Op_A | Op_B | Op_Rc }, 378 { "fadd", 0xfc00003e, 0xfc00002a, Op_D | Op_A | Op_B | Op_Rc }, 379 { "fsqrt", 0xfc00003e, 0xfc00002c, Op_D | Op_B | Op_Rc }, 380 { "fsel", 0xfc00003e, 0xfc00002e, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 381 { "fmul", 0xfc00003e, 0xfc000032, Op_D | Op_A | Op_C | Op_Rc }, 382 { "frsqrte", 0xfc00003e, 0xfc000034, Op_D | Op_B | Op_Rc }, 383 { "fmsub", 0xfc00003e, 0xfc000038, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 384 { "fmadd", 0xfc00003e, 0xfc00003a, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 385 { "fnmsub", 0xfc00003e, 0xfc00003c, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 386 { "fnmadd", 0xfc00003e, 0xfc00003e, Op_D | Op_A | Op_B | Op_C | Op_Rc }, 387 388 { "fcmpo", 0xfc0007fe, 0xfc000040, Op_crfD | Op_A | Op_B }, 389 { "mtfsb1", 0xfc0007fe, 0xfc00004c, Op_crfD | Op_Rc }, 390 { "fneg", 0xfc0007fe, 0xfc000050, Op_D | Op_B | Op_Rc }, 391 { "mcrfs", 0xfc0007fe, 0xfc000080, Op_D | Op_B | Op_Rc }, 392 { "mtfsb0", 0xfc0007fe, 0xfc00008c, Op_crfD | Op_Rc }, 393 { "fmr", 0xfc0007fe, 0xfc000090, Op_D | Op_B | Op_Rc }, 394 { "mtfsfi", 0xfc0007fe, 0xfc00010c, 0 }, /* XXX: out of flags! */ 395 396 { "fnabs", 0xfc0007fe, 0xfc000110, Op_D | Op_B | Op_Rc }, 397 { "fabs", 0xfc0007fe, 0xfc000210, Op_D | Op_B | Op_Rc }, 398 { "mffs", 0xfc0007fe, 0xfc00048e, Op_D | Op_B | Op_Rc }, 399 { "mtfsf", 0xfc0007fe, 0xfc00058e, Op_FM | Op_B | Op_Rc }, 400 { "fctid", 0xfc0007fe, 0xfc00065c, Op_D | Op_B | Op_Rc }, 401 { "fctidz", 0xfc0007fe, 0xfc00065e, Op_D | Op_B | Op_Rc }, 402 { "fcfid", 0xfc0007fe, 0xfc00069c, Op_D | Op_B | Op_Rc }, 403 { "", 0x0, 0x0, 0 } 404 }; 405 406 407 struct specialreg { 408 int reg; 409 const char *name; 410 }; 411 412 const struct specialreg sprregs[] = { 413 { 0x000, "mq" }, 414 { 0x001, "xer" }, 415 { 0x008, "lr" }, 416 { 0x009, "ctr" }, 417 { 0x012, "dsisr" }, 418 { 0x013, "dar" }, 419 { 0x016, "dec" }, 420 { 0x019, "sdr1" }, 421 { 0x01a, "srr0" }, 422 { 0x01b, "srr1" }, 423 #ifdef PPC_IBM4XX 424 { 0x100, "usprg0" }, 425 #else 426 { 0x100, "vrsave" }, 427 #endif 428 { 0x110, "sprg0" }, 429 { 0x111, "sprg1" }, 430 { 0x112, "sprg2" }, 431 { 0x113, "sprg3" }, 432 { 0x114, "sprg4" }, 433 { 0x115, "sprg5" }, 434 { 0x116, "sprg6" }, 435 { 0x117, "sprg7" }, 436 { 0x118, "asr" }, 437 { 0x11a, "aer" }, 438 { 0x11c, "tbl" }, 439 { 0x11d, "tbu" }, 440 { 0x11f, "pvr" }, 441 { 0x210, "ibat0u" }, 442 { 0x211, "ibat0l" }, 443 { 0x212, "ibat1u" }, 444 { 0x213, "ibat1l" }, 445 { 0x214, "ibat2u" }, 446 { 0x215, "ibat2l" }, 447 { 0x216, "ibat3u" }, 448 { 0x217, "ibat3l" }, 449 { 0x218, "dbat0u" }, 450 { 0x219, "dbat0l" }, 451 { 0x21a, "dbat1u" }, 452 { 0x21b, "dbat1l" }, 453 { 0x21c, "dbat2u" }, 454 { 0x21d, "dbat2l" }, 455 { 0x21e, "dbat3u" }, 456 { 0x21f, "dbat3l" }, 457 { 0x230, "ibat4u" }, 458 { 0x231, "ibat4l" }, 459 { 0x232, "ibat5u" }, 460 { 0x233, "ibat5l" }, 461 { 0x234, "ibat6u" }, 462 { 0x235, "ibat6l" }, 463 { 0x236, "ibat7u" }, 464 { 0x237, "ibat7l" }, 465 { 0x238, "dbat4u" }, 466 { 0x239, "dbat4l" }, 467 { 0x23a, "dbat5u" }, 468 { 0x23b, "dbat5l" }, 469 { 0x23c, "dbat6u" }, 470 { 0x23d, "dbat6l" }, 471 { 0x23e, "dbat7u" }, 472 { 0x23f, "dbat7l" }, 473 { 0x3b0, "zpr" }, 474 { 0x3b1, "pid" }, 475 { 0x3b3, "ccr0" }, 476 { 0x3b4, "iac3" }, 477 { 0x3b5, "iac4" }, 478 { 0x3b6, "dvc1" }, 479 { 0x3b7, "dvc2" }, 480 { 0x3b9, "sgr" }, 481 { 0x3ba, "dcwr" }, 482 { 0x3bb, "sler" }, 483 { 0x3bc, "su0r" }, 484 { 0x3bd, "dbcr1" }, 485 { 0x3d3, "icdbdr" }, 486 { 0x3d4, "esr" }, 487 { 0x3d5, "dear" }, 488 { 0x3d6, "evpr" }, 489 { 0x3d8, "tsr" }, 490 { 0x3da, "tcr" }, 491 { 0x3db, "pit" }, 492 { 0x3de, "srr2" }, 493 { 0x3df, "srr3" }, 494 #ifdef PPC_IBM4XX 495 { 0x3f0, "dbsr" }, 496 { 0x3f2, "dbcr0" }, 497 { 0x3f4, "iac1" }, 498 { 0x3f5, "iac2" }, 499 { 0x3f6, "dac1" }, 500 { 0x3f7, "dac2" }, 501 #else 502 { 0x3f0, "hid0" }, 503 { 0x3f1, "hid1" }, 504 { 0x3f2, "iabr" }, 505 { 0x3f3, "hid2" }, 506 { 0x3f5, "dabr" }, 507 { 0x3f6, "msscr0" }, 508 { 0x3f7, "msscr1" }, 509 #endif 510 { 0x3f9, "l2cr" }, 511 { 0x3fa, "dccr" }, 512 { 0x3fb, "iccr" }, 513 { 0x3ff, "pir" }, 514 { 0, NULL } 515 }; 516 517 const struct specialreg dcrregs[] = { 518 { 0x010, "sdram0_cfgaddr" }, 519 { 0x011, "sdram0_cfgdata" }, 520 { 0x012, "ebc0_cfgaddr" }, 521 { 0x013, "ebc0_cfgdata" }, 522 { 0x014, "dcp0_cfgaddr" }, 523 { 0x015, "dcp0_cfgdata" }, 524 { 0x018, "ocm0_isarc" }, 525 { 0x019, "ocm0_iscntl" }, 526 { 0x01a, "ocm0_dsarc" }, 527 { 0x01b, "ocm0_dscntl" }, 528 { 0x084, "plb0_besr" }, 529 { 0x086, "plb0_bear" }, 530 { 0x087, "plb0_acr" }, 531 { 0x0a0, "pob0_besr0" }, 532 { 0x0a2, "pob0_bear" }, 533 { 0x0a4, "pob0_besr1" }, 534 { 0x0b0, "cpc0_pllmr" }, 535 { 0x0b1, "cpc0_cr0" }, 536 { 0x0b2, "cpc0_cr1" }, 537 { 0x0b4, "cpc0_psr" }, 538 { 0x0b5, "cpc0_jtagid" }, 539 { 0x0b8, "cpc0_sr" }, 540 { 0x0b9, "cpc0_er" }, 541 { 0x0ba, "cpc0_fr" }, 542 { 0x0c0, "uic0_sr" }, 543 { 0x0c2, "uic0_er" }, 544 { 0x0c3, "uic0_cr" }, 545 { 0x0c4, "uic0_pr" }, 546 { 0x0c5, "uic0_tr" }, 547 { 0x0c6, "uic0_msr" }, 548 { 0x0c7, "uic0_vr" }, 549 { 0x0c8, "uic0_vcr" }, 550 { 0x100, "dma0_cr0" }, 551 { 0x101, "dma0_ct0" }, 552 { 0x102, "dma0_da0" }, 553 { 0x103, "dma0_sa0" }, 554 { 0x104, "dma0_sg0" }, 555 { 0x108, "dma0_cr1" }, 556 { 0x109, "dma0_ct1" }, 557 { 0x10a, "dma0_da1" }, 558 { 0x10b, "dma0_sa1" }, 559 { 0x10c, "dma0_sg1" }, 560 { 0x110, "dma0_cr2" }, 561 { 0x111, "dma0_ct2" }, 562 { 0x112, "dma0_da2" }, 563 { 0x113, "dma0_sa2" }, 564 { 0x114, "dma0_sg2" }, 565 { 0x118, "dma0_cr3" }, 566 { 0x119, "dma0_ct3" }, 567 { 0x11a, "dma0_da3" }, 568 { 0x11b, "dma0_sa3" }, 569 { 0x11c, "dma0_sg3" }, 570 { 0x120, "dma0_sr" }, 571 { 0x123, "dma0_sgc" }, 572 { 0x125, "dma0_slp" }, 573 { 0x126, "dma0_pol" }, 574 { 0x180, "mal0_cfg" }, 575 { 0x181, "mal0_esr" }, 576 { 0x182, "mal0_ier" }, 577 { 0x184, "mal0_txcasr" }, 578 { 0x185, "mal0_txcarr" }, 579 { 0x186, "mal0_txeobisr" }, 580 { 0x187, "mal0_txdeir" }, 581 { 0x190, "mal0_rxcasr" }, 582 { 0x191, "mal0_rxcarr" }, 583 { 0x192, "mal0_rxeobisr" }, 584 { 0x193, "mal0_rxdeir" }, 585 { 0x1a0, "mal0_txctp0r" }, 586 { 0x1a1, "mal0_txctp1r" }, 587 { 0x1a2, "mal0_txctp2r" }, 588 { 0x1a3, "mal0_txctp3r" }, 589 { 0x1c0, "mal0_rxctp0r" }, 590 { 0x1e0, "mal0_rcbs0" }, 591 { 0, NULL } 592 }; 593 594 static const char *condstr[8] = { 595 "ge", "le", "ne", "ns", "lt", "gt", "eq", "so" 596 }; 597 598 599 void 600 op_ill(instr_t instr, vaddr_t loc) 601 { 602 db_printf("illegal instruction %x\n", instr); 603 } 604 605 u_int32_t 606 extract_field(u_int32_t value, u_int32_t base, u_int32_t width) 607 { 608 u_int32_t mask = (1 << width) - 1; 609 return ((value >> base) & mask); 610 } 611 612 const struct opcode * search_op(const struct opcode *); 613 614 void 615 disasm_fields(const struct opcode *popcode, instr_t instr, vaddr_t loc, 616 char *disasm_str, size_t slen) 617 { 618 char * pstr; 619 enum function_mask func; 620 int len; 621 622 #define ADD_LEN(s) do { \ 623 len = (s); \ 624 slen -= len; \ 625 pstr += len; \ 626 } while(0) 627 #define APP_PSTR(fmt, arg) ADD_LEN(snprintf(pstr, slen, (fmt), (arg))) 628 #define APP_PSTRS(fmt) ADD_LEN(snprintf(pstr, slen, (fmt))) 629 630 pstr = disasm_str; 631 632 func = popcode->func; 633 if (func & Op_BC) { 634 u_int BO, BI; 635 BO = extract_field(instr, 31 - 10, 5); 636 BI = extract_field(instr, 31 - 15, 5); 637 func &= ~Op_BC; 638 if (BO & 4) { 639 /* standard, no decrement */ 640 if (BO & 16) { 641 if (popcode->code == 0x40000000) { 642 APP_PSTRS("c"); 643 func |= Op_BO | Op_BI; 644 } 645 } 646 else { 647 APP_PSTRS(condstr[((BO & 8) >> 1) + (BI & 3)]); 648 if (BI >= 4) 649 func |= Op_crfS; 650 } 651 } 652 else { 653 /* decrement and branch */ 654 if (BO & 2) 655 APP_PSTRS("dz"); 656 else 657 APP_PSTRS("dnz"); 658 if ((BO & 24) == 0) 659 APP_PSTRS("f"); 660 else if ((BO & 24) == 8) 661 APP_PSTRS("t"); 662 else 663 func |= Op_BI; 664 } 665 if (popcode->code == 0x4c000020) 666 APP_PSTRS("lr"); 667 else if (popcode->code == 0x4c000420) 668 APP_PSTRS("ctr"); 669 if ((BO & 20) != 20 && (func & Op_BO) == 0) 670 func |= Op_BP; /* branch prediction hint */ 671 } 672 if (func & Op_OE) { 673 u_int OE; 674 OE = extract_field(instr, 31 - 21, 1); 675 if (OE) { 676 APP_PSTRS("o"); 677 } 678 func &= ~Op_OE; 679 } 680 switch (func & Op_LKM) { 681 case Op_Rc: 682 if (instr & 0x1) 683 APP_PSTRS("."); 684 break; 685 case Op_AA: 686 if (instr & 0x1) 687 APP_PSTRS("l"); 688 if (instr & 0x2) { 689 APP_PSTRS("a"); 690 loc = 0; /* Absolute address */ 691 } 692 break; 693 case Op_LK: 694 if (instr & 0x1) 695 APP_PSTRS("l"); 696 break; 697 default: 698 func &= ~Op_LKM; 699 } 700 if (func & Op_BP) { 701 int y; 702 y = (instr & 0x200000) != 0; 703 if (popcode->code == 0x40000000) { 704 int BD; 705 BD = extract_field(instr, 31 - 29, 14); 706 BD = BD << 18; 707 BD = BD >> 16; 708 BD += loc; 709 if ((vaddr_t)BD < loc) 710 y ^= 1; 711 } 712 APP_PSTR("%c", y ? '+' : '-'); 713 func &= ~Op_BP; 714 } 715 APP_PSTRS("\t"); 716 717 /* XXX: special cases here, out of flags in a 32bit word. */ 718 if (strcmp(popcode->name, "wrteei") == 0) { 719 int E; 720 E = extract_field(instr, 31 - 16, 5); 721 APP_PSTR("%d", E); 722 return; 723 } 724 else if (strcmp(popcode->name, "mtfsfi") == 0) { 725 u_int UI; 726 UI = extract_field(instr, 31 - 8, 3); 727 APP_PSTR("crf%u, ", UI); 728 UI = extract_field(instr, 31 - 19, 4); 729 APP_PSTR("0x%x", UI); 730 } 731 /* XXX: end of special cases here. */ 732 733 if ((func & Op_FM) == Op_FM) { 734 u_int FM; 735 FM = extract_field(instr, 31 - 14, 8); 736 APP_PSTR("0x%x, ", FM); 737 func &= ~Op_FM; 738 } 739 if (func & Op_D) { /* Op_ST is the same */ 740 u_int D; 741 D = extract_field(instr, 31 - 10, 5); 742 APP_PSTR("r%d, ", D); 743 func &= ~Op_D; 744 } 745 if (func & Op_crbD) { 746 u_int crbD; 747 crbD = extract_field(instr, 31 - 10, 5); 748 APP_PSTR("crb%d, ", crbD); 749 func &= ~Op_crbD; 750 } 751 if (func & Op_crfD) { 752 u_int crfD; 753 crfD = extract_field(instr, 31 - 8, 3); 754 APP_PSTR("crf%d, ", crfD); 755 func &= ~Op_crfD; 756 } 757 if (func & Op_TO) { 758 u_int TO; 759 TO = extract_field(instr, 31 - 10, 1); 760 APP_PSTR("%d, ", TO); 761 func &= ~Op_TO; 762 } 763 if (func & Op_crfS) { 764 u_int crfS; 765 crfS = extract_field(instr, 31 - 13, 3); 766 APP_PSTR("crf%d, ", crfS); 767 func &= ~Op_crfS; 768 } 769 if (func & Op_CRM) { 770 u_int CRM; 771 CRM = extract_field(instr, 31 - 19, 8); 772 APP_PSTR("0x%x, ", CRM); 773 func &= ~Op_CRM; 774 } 775 if (func & Op_BO) { 776 u_int BO; 777 BO = extract_field(instr, 31 - 10, 5); 778 APP_PSTR("%d, ", BO); 779 func &= ~Op_BO; 780 } 781 if (func & Op_BI) { 782 u_int BI; 783 BI = extract_field(instr, 31 - 15, 5); 784 APP_PSTR("%d, ", BI); 785 func &= ~Op_BI; 786 } 787 if (func & Op_dA) { /* register A indirect with displacement */ 788 u_int A; 789 A = extract_field(instr, 31 - 31, 16); 790 if (A & 0x8000) { 791 APP_PSTRS("-"); 792 A = 0x10000-A; 793 } 794 APP_PSTR("0x%x", A); 795 A = extract_field(instr, 31 - 15, 5); 796 APP_PSTR("(r%d)", A); 797 func &= ~Op_dA; 798 } 799 if (func & Op_spr) { 800 u_int spr; 801 u_int sprl; 802 u_int sprh; 803 const struct specialreg *regs; 804 int i; 805 sprl = extract_field(instr, 31 - 15, 5); 806 sprh = extract_field(instr, 31 - 20, 5); 807 spr = sprh << 5 | sprl; 808 809 /* ugly hack - out of bitfields in the function mask */ 810 if (popcode->name[2] == 'd') /* m.Dcr */ 811 regs = dcrregs; 812 else 813 regs = sprregs; 814 for (i = 0; regs[i].name != NULL; i++) 815 if (spr == regs[i].reg) 816 break; 817 if (regs[i].name == NULL) 818 APP_PSTR("[unknown special reg (%d)]", spr); 819 else 820 APP_PSTR("%s", regs[i].name); 821 822 if (popcode->name[1] == 't') /* spr is destination */ 823 APP_PSTRS(", "); 824 func &= ~Op_spr; 825 } 826 if (func & Op_SR) { 827 u_int SR; 828 SR = extract_field(instr, 31 - 15, 3); 829 APP_PSTR("sr%d", SR); 830 if (popcode->name[1] == 't') /* SR is destination */ 831 APP_PSTRS(", "); 832 func &= ~Op_SR; 833 } 834 if (func & Op_A) { 835 u_int A; 836 A = extract_field(instr, 31 - 15, 5); 837 APP_PSTR("r%d, ", A); 838 func &= ~Op_A; 839 } 840 if (func & Op_S) { 841 u_int D; 842 D = extract_field(instr, 31 - 10, 5); 843 APP_PSTR("r%d, ", D); 844 func &= ~Op_S; 845 } 846 if (func & Op_C) { 847 u_int C; 848 C = extract_field(instr, 31 - 25, 5); 849 APP_PSTR("r%d, ", C); 850 func &= ~Op_C; 851 } 852 if (func & Op_B) { 853 u_int B; 854 B = extract_field(instr, 31 - 20, 5); 855 APP_PSTR("r%d", B); 856 func &= ~Op_B; 857 } 858 if (func & Op_crbA) { 859 u_int crbA; 860 crbA = extract_field(instr, 31 - 15, 5); 861 APP_PSTR("%d, ", crbA); 862 func &= ~Op_crbA; 863 } 864 if (func & Op_crbB) { 865 u_int crbB; 866 crbB = extract_field(instr, 31 - 20, 5); 867 APP_PSTR("%d, ", crbB); 868 func &= ~Op_crbB; 869 } 870 if (func & Op_LI) { 871 int LI; 872 LI = extract_field(instr, 31 - 29, 24); 873 /* Need to sign extend and shift up 2, then add addr */ 874 LI = LI << 8; 875 LI = LI >> 6; 876 LI += loc; 877 db_symstr(pstr, slen, LI, DB_STGY_ANY); 878 ADD_LEN(strlen(pstr)); 879 func &= ~Op_LI; 880 } 881 switch (func & Op_SIMM) { 882 u_int IMM; 883 case Op_SIMM: /* same as Op_d */ 884 IMM = extract_field(instr, 31 - 31, 16); 885 if (IMM & 0x8000) { 886 APP_PSTRS("-"); 887 IMM = 0x10000-IMM; 888 } 889 func &= ~Op_SIMM; 890 goto common; 891 case Op_UIMM: 892 IMM = extract_field(instr, 31 - 31, 16); 893 func &= ~Op_UIMM; 894 goto common; 895 common: 896 APP_PSTR("0x%x", IMM); 897 break; 898 default: 899 ; 900 } 901 if (func & Op_BD) { 902 int BD; 903 BD = extract_field(instr, 31 - 29, 14); 904 /* Need to sign extend and shift up 2, then add addr */ 905 BD = BD << 18; 906 BD = BD >> 16; 907 BD += loc; 908 db_symstr(pstr, slen, BD, DB_STGY_ANY); 909 ADD_LEN(strlen(pstr)); 910 func &= ~Op_BD; 911 } 912 if (func & Op_ds) { 913 u_int ds; 914 ds = extract_field(instr, 31 - 29, 14) << 2; 915 APP_PSTR("0x%x", ds); 916 func &= ~Op_ds; 917 } 918 if (func & Op_me) { 919 u_int me, mel, meh; 920 mel = extract_field(instr, 31 - 25, 4); 921 meh = extract_field(instr, 31 - 26, 1); 922 me = meh << 4 | mel; 923 APP_PSTR(", 0x%x", me); 924 func &= ~Op_me; 925 } 926 if ((func & Op_SH) && (func & Op_sh_mb_sh)) { 927 u_int SH; 928 SH = extract_field(instr, 31 - 20, 5); 929 APP_PSTR("%d", SH); 930 } 931 if ((func & Op_MB) && (func & Op_sh_mb_sh)) { 932 u_int MB; 933 u_int ME; 934 MB = extract_field(instr, 31 - 25, 5); 935 APP_PSTR(", %d", MB); 936 ME = extract_field(instr, 31 - 30, 5); 937 APP_PSTR(", %d", ME); 938 } 939 if ((func & Op_sh) && ! (func & Op_sh_mb_sh)) { 940 u_int sh, shl, shh; 941 shl = extract_field(instr, 31 - 19, 4); 942 shh = extract_field(instr, 31 - 20, 1); 943 sh = shh << 4 | shl; 944 APP_PSTR(", %d", sh); 945 } 946 if ((func & Op_mb) && ! (func & Op_sh_mb_sh)) { 947 u_int mb, mbl, mbh; 948 mbl = extract_field(instr, 31 - 25, 4); 949 mbh = extract_field(instr, 31 - 26, 1); 950 mb = mbh << 4 | mbl; 951 APP_PSTR(", %d", mb); 952 } 953 if ((func & Op_me) && ! (func & Op_sh_mb_sh)) { 954 u_int me, mel, meh; 955 mel = extract_field(instr, 31 - 25, 4); 956 meh = extract_field(instr, 31 - 26, 1); 957 me = meh << 4 | mel; 958 APP_PSTR(", %d", me); 959 } 960 if (func & Op_tbr) { 961 u_int tbr; 962 u_int tbrl; 963 u_int tbrh; 964 const char *reg; 965 tbrl = extract_field(instr, 31 - 15, 5); 966 tbrh = extract_field(instr, 31 - 20, 5); 967 tbr = tbrh << 5 | tbrl; 968 969 switch (tbr) { 970 case 268: 971 reg = "tbl"; 972 break; 973 case 269: 974 reg = "tbu"; 975 break; 976 default: 977 reg = 0; 978 } 979 if (reg == 0) 980 APP_PSTR(", [unknown tbr %d ]", tbr); 981 else 982 APP_PSTR(", %s", reg); 983 func &= ~Op_tbr; 984 } 985 if (func & Op_NB) { 986 u_int NB; 987 NB = extract_field(instr, 31 - 20, 5); 988 if (NB == 0) 989 NB = 32; 990 APP_PSTR(", %d", NB); 991 func &= ~Op_SR; 992 } 993 #undef ADD_LEN 994 #undef APP_PSTR 995 #undef APP_PSTRS 996 } 997 998 void 999 op_base(instr_t instr, vaddr_t loc) 1000 { 1001 dis_ppc(opcodes, instr, loc); 1002 } 1003 1004 void 1005 op_cl_x13(instr_t instr, vaddr_t loc) 1006 { 1007 dis_ppc(opcodes_13, instr, loc); 1008 } 1009 1010 void 1011 op_cl_x1e(instr_t instr, vaddr_t loc) 1012 { 1013 dis_ppc(opcodes_1e, instr, loc); 1014 } 1015 1016 void 1017 op_cl_x1f(instr_t instr, vaddr_t loc) 1018 { 1019 dis_ppc(opcodes_1f, instr, loc); 1020 } 1021 1022 void 1023 op_cl_x3a(instr_t instr, vaddr_t loc) 1024 { 1025 dis_ppc(opcodes_3a, instr, loc); 1026 } 1027 1028 void 1029 op_cl_x3b(instr_t instr, vaddr_t loc) 1030 { 1031 dis_ppc(opcodes_3b, instr, loc); 1032 } 1033 1034 void 1035 op_cl_x3e(instr_t instr, vaddr_t loc) 1036 { 1037 dis_ppc(opcodes_3e, instr, loc); 1038 } 1039 1040 void 1041 op_cl_x3f(instr_t instr, vaddr_t loc) 1042 { 1043 dis_ppc(opcodes_3f, instr, loc); 1044 } 1045 1046 void 1047 dis_ppc(const struct opcode *opcodeset, instr_t instr, vaddr_t loc) 1048 { 1049 const struct opcode *op; 1050 int found = 0; 1051 int i; 1052 char disasm_str[80]; 1053 1054 for (i = 0, op = &opcodeset[0]; 1055 found == 0 && op->mask != 0; 1056 i++, op = &opcodeset[i]) { 1057 if ((instr & op->mask) == op->code) { 1058 found = 1; 1059 disasm_fields(op, instr, loc, disasm_str, 1060 sizeof disasm_str); 1061 db_printf("%s%s\n", op->name, disasm_str); 1062 return; 1063 } 1064 } 1065 op_ill(instr, loc); 1066 } 1067 1068 db_addr_t 1069 db_disasm(db_addr_t loc, bool extended) 1070 { 1071 int class; 1072 instr_t opcode; 1073 opcode = *(instr_t *)(loc); 1074 class = opcode >> 26; 1075 (opcodes_base[class])(opcode, loc); 1076 1077 return (loc + 4); 1078 } 1079 1080 vaddr_t opc_disasm(vaddr_t loc, int); 1081 1082 vaddr_t 1083 opc_disasm(vaddr_t loc, int xin) 1084 { 1085 int class; 1086 instr_t opcode; 1087 opcode = xin; 1088 class = opcode >> 26; 1089 (opcodes_base[class])(opcode, loc); 1090 1091 return (loc + 4); 1092 } 1093