xref: /netbsd/sys/arch/sparc/dev/sbusreg.h (revision bf9ec67e)
1 /*	$NetBSD: sbusreg.h,v 1.4 1998/09/19 15:48:55 pk Exp $ */
2 
3 /*
4  * Copyright (c) 1992, 1993
5  *	The Regents of the University of California.  All rights reserved.
6  *
7  * This software was developed by the Computer Systems Engineering group
8  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9  * contributed to Berkeley.
10  *
11  * All advertising materials mentioning features or use of this software
12  * must display the following acknowledgement:
13  *	This product includes software developed by the University of
14  *	California, Lawrence Berkeley Laboratory.
15  *
16  * Redistribution and use in source and binary forms, with or without
17  * modification, are permitted provided that the following conditions
18  * are met:
19  * 1. Redistributions of source code must retain the above copyright
20  *    notice, this list of conditions and the following disclaimer.
21  * 2. Redistributions in binary form must reproduce the above copyright
22  *    notice, this list of conditions and the following disclaimer in the
23  *    documentation and/or other materials provided with the distribution.
24  * 3. All advertising materials mentioning features or use of this software
25  *    must display the following acknowledgement:
26  *	This product includes software developed by the University of
27  *	California, Berkeley and its contributors.
28  * 4. Neither the name of the University nor the names of its contributors
29  *    may be used to endorse or promote products derived from this software
30  *    without specific prior written permission.
31  *
32  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42  * SUCH DAMAGE.
43  *
44  *	@(#)sbusreg.h	8.1 (Berkeley) 6/11/93
45  */
46 
47 /*
48  * Sun-4c S-bus definitions.  (Should be made generic!)
49  *
50  * Sbus slot 0 is not a separate slot; it talks to the onboard I/O devices.
51  * It is, however, addressed just like any `real' Sbus.
52  *
53  * Sbus device addresses are obtained from the FORTH PROMs.  They come
54  * in `absolute' and `relative' address flavors, so we have to handle both.
55  * Relative addresses do *not* include the slot number.
56  */
57 #define	SBUS_BASE		0xf8000000
58 #define	SBUS_ADDR(slot, off)	(SBUS_BASE + ((slot) << 25) + (off))
59 #define	SBUS_ABS(a)		((unsigned)(a) >= SBUS_BASE)
60 #define	SBUS_ABS_TO_SLOT(a)	(((a) - SBUS_BASE) >> 25)
61 #define	SBUS_ABS_TO_OFFSET(a)	(((a) - SBUS_BASE) & 0x1ffffff)
62 
63 #if _sbus_for_your_eyes_only_
64 struct sbusreg {
65 	u_int32_t	sbus_afsr;	/* M-to-S Asynchronous Fault Status */
66 	u_int32_t	sbus_afar;	/* M-to-S Asynchronous Fault Address */
67 	u_int32_t	sbus_arbiter;	/* Arbiter Enable  */
68 	u_int32_t	sbus_reserved1;
69 
70 #define NSBUSCFG	20
71 	/* Actual number dependent on machine model */
72 	u_int32_t	sbus_sbuscfg[NSBUSCFG];	/* Sbus configuration control */
73 };
74 #endif
75 
76 /* Register offsets */
77 #define SBUS_AFSR_REG	0
78 #define SBUS_AFAR_REG	4
79 #define SBUS_ARB_REG	8
80 #define SBUS_CFG_REG(n)	(16 + 4*(n))
81 #define SBUS_MFSR_REG	32		/* MS1 only: memory fault status */
82 #define SBUS_MFAR_REG	34		/* MS1 only: memory fault address */
83 
84 /* M-to-S Asynchronous Fault Status register */
85 #define SBUS_AFSR_PAH	0x0000000f	/* PA<35:32> of fault address */
86 #define SBUS_AFSR_WM	0x00000100	/* SBus wide mode access */
87 #define SBUS_AFSR_SSIZ	0x00000e00	/* Size of error transaction */
88 #define SBUS_AFSR_SA	0x0001f000	/* bits <4:0> of fault address */
89 #define SBUS_AFSR_FAV	0x00020000	/* Fault address valid (MS only) */
90 #define SBUS_AFSR_RD	0x00040000	/* Read transaction */
91 #define SBUS_AFSR_ME	0x00080000	/* Multiple error */
92 #define SBUS_AFSR_MID	0x00f00000	/* Module ID */
93 #define SBUS_AFSR_S	0x01000000	/* Supervisor mode */
94 #define SBUS_AFSR_SIZ	0x0e000000	/* Requested transaction size */
95 #define SBUS_AFSR_BERR	0x10000000	/* Bus error (Sbus) or error ACK (VME)*/
96 #define SBUS_AFSR_TO	0x20000000	/* Bus Timeout */
97 #define SBUS_AFSR_LE	0x40000000	/* SBus late error */
98 #define SBUS_AFSR_ERR	0x80000000	/* Summary bit: one of LE,TO,BERR */
99 #define SBUS_AFSR_BITS	"\177\020"					\
100 			"f\0\4PAH\0b\10WM\0f\11\3SSIZ\0f\14\5SA\0"	\
101 			"b\11FAV\0b\12RD\0b\13ME\0f\14\4MID\0b\30S\0"	\
102 			"f\31\3SIZ\0b\34BERR\0b\35TO\0b\36LE\0b\37ERR\0"
103 
104 /* Arbiter Enable register */
105 #define SBUS_ARB_P1	0x00000002	/* Enable MBus master 9 */
106 #define SBUS_ARB_P2	0x00000004	/* Enable MBus master 10 */
107 #define SBUS_ARB_P3	0x00000008	/* Enable MBus master 11 */
108 #define SBUS_ARB_B0	0x00010000	/* Enable SBus Slot 0 */
109 #define SBUS_ARB_B1	0x00020000	/* Enable SBus Slot 1 */
110 #define SBUS_ARB_B2	0x00040000	/* Enable SBus Slot 2 */
111 #define SBUS_ARB_B3	0x00080000	/* Enable SBus Slot 3 */
112 #define SBUS_ARB_BF	0x00100000	/* Enable on-board SBus devices */
113 #define SBUS_ARB_SBW	0x80000000	/* Enable S-to-M synchronous writes */
114 #define SBUS_ARB_BITS	"\177\020"			\
115 			"f\0\4CPUs Enabled\0"		\
116 			"f\20\5SBus Slots Enabled\0"	\
117 			"b\37S-to-M synchronous\0"
118 
119 /* SBus Slot Configuration register */
120 #define SBUS_CFG_BY	0x00000001	/* Bypass Enabled */
121 #define SBUS_CFG_BA8	0x00000002	/* Slave supports 8-byte bursts */
122 #define SBUS_CFG_BA16	0x00000004	/* Slave supports 16-byte bursts */
123 #define SBUS_CFG_BA32	0x00000008	/* Slave supports 32-byte bursts */
124 #define SBUS_CFG_BA64	0x00000010	/* Slave supports 64-byte bursts */
125 #define SBUS_CFG_WMA	0x00004000	/* Enable wide-mode access */
126 #define SBUS_CFG_CP	0x00008000	/* Cacheable bit */
127 #define SBUS_CFG_SEGA	0x003f0000	/* PA<35:30> in by-pass mode */
128 #define SBUS_CFG_BITS	"\177\020"					\
129 			"b\0BY\0b\1BA8\0b\2BA16\0b\3BA32\0b\4BA64\0"	\
130 			"b\16WMA\0b\17CP\0f\20\6SEGA\0"
131