xref: /netbsd/sys/dev/pci/qat/qat_c3xxx.c (revision 54e21c12)
1*54e21c12Shikaru /*	$NetBSD: qat_c3xxx.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $	*/
2*54e21c12Shikaru 
3*54e21c12Shikaru /*
4*54e21c12Shikaru  * Copyright (c) 2019 Internet Initiative Japan, Inc.
5*54e21c12Shikaru  * All rights reserved.
6*54e21c12Shikaru  *
7*54e21c12Shikaru  * Redistribution and use in source and binary forms, with or without
8*54e21c12Shikaru  * modification, are permitted provided that the following conditions
9*54e21c12Shikaru  * are met:
10*54e21c12Shikaru  * 1. Redistributions of source code must retain the above copyright
11*54e21c12Shikaru  *    notice, this list of conditions and the following disclaimer.
12*54e21c12Shikaru  * 2. Redistributions in binary form must reproduce the above copyright
13*54e21c12Shikaru  *    notice, this list of conditions and the following disclaimer in the
14*54e21c12Shikaru  *    documentation and/or other materials provided with the distribution.
15*54e21c12Shikaru  *
16*54e21c12Shikaru  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17*54e21c12Shikaru  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18*54e21c12Shikaru  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19*54e21c12Shikaru  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20*54e21c12Shikaru  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21*54e21c12Shikaru  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22*54e21c12Shikaru  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23*54e21c12Shikaru  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24*54e21c12Shikaru  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25*54e21c12Shikaru  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26*54e21c12Shikaru  * POSSIBILITY OF SUCH DAMAGE.
27*54e21c12Shikaru  */
28*54e21c12Shikaru 
29*54e21c12Shikaru /*
30*54e21c12Shikaru  *   Copyright(c) 2014 Intel Corporation.
31*54e21c12Shikaru  *   Redistribution and use in source and binary forms, with or without
32*54e21c12Shikaru  *   modification, are permitted provided that the following conditions
33*54e21c12Shikaru  *   are met:
34*54e21c12Shikaru  *
35*54e21c12Shikaru  *     * Redistributions of source code must retain the above copyright
36*54e21c12Shikaru  *       notice, this list of conditions and the following disclaimer.
37*54e21c12Shikaru  *     * Redistributions in binary form must reproduce the above copyright
38*54e21c12Shikaru  *       notice, this list of conditions and the following disclaimer in
39*54e21c12Shikaru  *       the documentation and/or other materials provided with the
40*54e21c12Shikaru  *       distribution.
41*54e21c12Shikaru  *     * Neither the name of Intel Corporation nor the names of its
42*54e21c12Shikaru  *       contributors may be used to endorse or promote products derived
43*54e21c12Shikaru  *       from this software without specific prior written permission.
44*54e21c12Shikaru  *
45*54e21c12Shikaru  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
46*54e21c12Shikaru  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
47*54e21c12Shikaru  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
48*54e21c12Shikaru  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
49*54e21c12Shikaru  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
50*54e21c12Shikaru  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
51*54e21c12Shikaru  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
52*54e21c12Shikaru  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
53*54e21c12Shikaru  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
54*54e21c12Shikaru  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
55*54e21c12Shikaru  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
56*54e21c12Shikaru  */
57*54e21c12Shikaru 
58*54e21c12Shikaru #include <sys/cdefs.h>
59*54e21c12Shikaru __KERNEL_RCSID(0, "$NetBSD: qat_c3xxx.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $");
60*54e21c12Shikaru 
61*54e21c12Shikaru #include <sys/param.h>
62*54e21c12Shikaru #include <sys/systm.h>
63*54e21c12Shikaru 
64*54e21c12Shikaru #include <dev/pci/pcireg.h>
65*54e21c12Shikaru #include <dev/pci/pcivar.h>
66*54e21c12Shikaru 
67*54e21c12Shikaru #include "qatreg.h"
68*54e21c12Shikaru #include "qat_hw17reg.h"
69*54e21c12Shikaru #include "qat_c3xxxreg.h"
70*54e21c12Shikaru #include "qatvar.h"
71*54e21c12Shikaru #include "qat_hw17var.h"
72*54e21c12Shikaru 
73*54e21c12Shikaru static uint32_t
qat_c3xxx_get_accel_mask(struct qat_softc * sc)74*54e21c12Shikaru qat_c3xxx_get_accel_mask(struct qat_softc *sc)
75*54e21c12Shikaru {
76*54e21c12Shikaru 	pcireg_t fusectl, strap;
77*54e21c12Shikaru 
78*54e21c12Shikaru 	fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG);
79*54e21c12Shikaru 	strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C3XXX);
80*54e21c12Shikaru 
81*54e21c12Shikaru 	return (((~(fusectl | strap)) >> ACCEL_REG_OFFSET_C3XXX) &
82*54e21c12Shikaru 	    ACCEL_MASK_C3XXX);
83*54e21c12Shikaru }
84*54e21c12Shikaru 
85*54e21c12Shikaru static uint32_t
qat_c3xxx_get_ae_mask(struct qat_softc * sc)86*54e21c12Shikaru qat_c3xxx_get_ae_mask(struct qat_softc *sc)
87*54e21c12Shikaru {
88*54e21c12Shikaru 	pcireg_t fusectl, me_strap, me_disable, ssms_disabled;
89*54e21c12Shikaru 
90*54e21c12Shikaru 	fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG);
91*54e21c12Shikaru 	me_strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C3XXX);
92*54e21c12Shikaru 
93*54e21c12Shikaru 	/* If SSMs are disabled, then disable the corresponding MEs */
94*54e21c12Shikaru 	ssms_disabled = (~qat_c3xxx_get_accel_mask(sc)) & ACCEL_MASK_C3XXX;
95*54e21c12Shikaru 	me_disable = 0x3;
96*54e21c12Shikaru 	while (ssms_disabled) {
97*54e21c12Shikaru 		if (ssms_disabled & 1)
98*54e21c12Shikaru 			me_strap |= me_disable;
99*54e21c12Shikaru 		ssms_disabled >>= 1;
100*54e21c12Shikaru 		me_disable <<= 2;
101*54e21c12Shikaru 	}
102*54e21c12Shikaru 
103*54e21c12Shikaru 	return (~(fusectl | me_strap)) & AE_MASK_C3XXX;
104*54e21c12Shikaru }
105*54e21c12Shikaru 
106*54e21c12Shikaru static enum qat_sku
qat_c3xxx_get_sku(struct qat_softc * sc)107*54e21c12Shikaru qat_c3xxx_get_sku(struct qat_softc *sc)
108*54e21c12Shikaru {
109*54e21c12Shikaru 	switch (sc->sc_ae_num) {
110*54e21c12Shikaru 	case MAX_AE_C3XXX:
111*54e21c12Shikaru 		return QAT_SKU_4;
112*54e21c12Shikaru 	}
113*54e21c12Shikaru 
114*54e21c12Shikaru 	return QAT_SKU_UNKNOWN;
115*54e21c12Shikaru }
116*54e21c12Shikaru 
117*54e21c12Shikaru static uint32_t
qat_c3xxx_get_accel_cap(struct qat_softc * sc)118*54e21c12Shikaru qat_c3xxx_get_accel_cap(struct qat_softc *sc)
119*54e21c12Shikaru {
120*54e21c12Shikaru 	uint32_t cap;
121*54e21c12Shikaru 	pcireg_t legfuse, strap;
122*54e21c12Shikaru 
123*54e21c12Shikaru 	legfuse = pci_conf_read(sc->sc_pc, sc->sc_pcitag, LEGFUSE_REG);
124*54e21c12Shikaru 	strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C3XXX);
125*54e21c12Shikaru 
126*54e21c12Shikaru 	cap = QAT_ACCEL_CAP_CRYPTO_SYMMETRIC +
127*54e21c12Shikaru 		QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC +
128*54e21c12Shikaru 		QAT_ACCEL_CAP_CIPHER +
129*54e21c12Shikaru 		QAT_ACCEL_CAP_AUTHENTICATION +
130*54e21c12Shikaru 		QAT_ACCEL_CAP_COMPRESSION +
131*54e21c12Shikaru 		QAT_ACCEL_CAP_ZUC +
132*54e21c12Shikaru 		QAT_ACCEL_CAP_SHA3;
133*54e21c12Shikaru 
134*54e21c12Shikaru 	if (legfuse & LEGFUSE_ACCEL_MASK_CIPHER_SLICE) {
135*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_CRYPTO_SYMMETRIC;
136*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_CIPHER;
137*54e21c12Shikaru 	}
138*54e21c12Shikaru 	if (legfuse & LEGFUSE_ACCEL_MASK_AUTH_SLICE)
139*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_AUTHENTICATION;
140*54e21c12Shikaru 	if (legfuse & LEGFUSE_ACCEL_MASK_PKE_SLICE)
141*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC;
142*54e21c12Shikaru 	if (legfuse & LEGFUSE_ACCEL_MASK_COMPRESS_SLICE)
143*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_COMPRESSION;
144*54e21c12Shikaru 	if (legfuse & LEGFUSE_ACCEL_MASK_EIA3_SLICE)
145*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_ZUC;
146*54e21c12Shikaru 
147*54e21c12Shikaru 	if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_PKE_C3XXX)
148*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC;
149*54e21c12Shikaru 	if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_CY_C3XXX)
150*54e21c12Shikaru 		cap &= ~QAT_ACCEL_CAP_COMPRESSION;
151*54e21c12Shikaru 
152*54e21c12Shikaru 	return cap;
153*54e21c12Shikaru }
154*54e21c12Shikaru 
155*54e21c12Shikaru static const char *
qat_c3xxx_get_fw_uof_name(struct qat_softc * sc)156*54e21c12Shikaru qat_c3xxx_get_fw_uof_name(struct qat_softc *sc)
157*54e21c12Shikaru {
158*54e21c12Shikaru 
159*54e21c12Shikaru 	return AE_FW_UOF_NAME_C3XXX;
160*54e21c12Shikaru }
161*54e21c12Shikaru 
162*54e21c12Shikaru static void
qat_c3xxx_enable_intr(struct qat_softc * sc)163*54e21c12Shikaru qat_c3xxx_enable_intr(struct qat_softc *sc)
164*54e21c12Shikaru {
165*54e21c12Shikaru 
166*54e21c12Shikaru 	/* Enable bundle and misc interrupts */
167*54e21c12Shikaru 	qat_misc_write_4(sc, SMIAPF0_C3XXX, SMIA0_MASK_C3XXX);
168*54e21c12Shikaru 	qat_misc_write_4(sc, SMIAPF1_C3XXX, SMIA1_MASK_C3XXX);
169*54e21c12Shikaru }
170*54e21c12Shikaru 
171*54e21c12Shikaru /* Worker thread to service arbiter mappings */
172*54e21c12Shikaru static uint32_t thrd_to_arb_map[] = {
173*54e21c12Shikaru 	0x12222AAA, 0x11222AAA, 0x12222AAA,
174*54e21c12Shikaru 	0x11222AAA, 0x12222AAA, 0x11222AAA
175*54e21c12Shikaru };
176*54e21c12Shikaru 
177*54e21c12Shikaru static void
qat_c3xxx_get_arb_mapping(struct qat_softc * sc,const uint32_t ** arb_map_config)178*54e21c12Shikaru qat_c3xxx_get_arb_mapping(struct qat_softc *sc, const uint32_t **arb_map_config)
179*54e21c12Shikaru {
180*54e21c12Shikaru 	int i;
181*54e21c12Shikaru 
182*54e21c12Shikaru 	for (i = 1; i < MAX_AE_C3XXX; i++) {
183*54e21c12Shikaru 		if ((~sc->sc_ae_mask) & (1 << i))
184*54e21c12Shikaru 			thrd_to_arb_map[i] = 0;
185*54e21c12Shikaru 	}
186*54e21c12Shikaru 	*arb_map_config = thrd_to_arb_map;
187*54e21c12Shikaru }
188*54e21c12Shikaru 
189*54e21c12Shikaru static void
qat_c3xxx_enable_error_interrupts(struct qat_softc * sc)190*54e21c12Shikaru qat_c3xxx_enable_error_interrupts(struct qat_softc *sc)
191*54e21c12Shikaru {
192*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK0, ERRMSK0_CERR_C3XXX); /* ME0-ME3 */
193*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK1, ERRMSK1_CERR_C3XXX); /* ME4-ME5 */
194*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK5, ERRMSK5_CERR_C3XXX); /* SSM2 */
195*54e21c12Shikaru 
196*54e21c12Shikaru 	/* Reset everything except VFtoPF1_16. */
197*54e21c12Shikaru 	qat_misc_read_write_and_4(sc, ERRMSK3, VF2PF1_16_C3XXX);
198*54e21c12Shikaru 
199*54e21c12Shikaru 	/* RI CPP bus interface error detection and reporting. */
200*54e21c12Shikaru 	qat_misc_write_4(sc, RICPPINTCTL_C3XXX, RICPP_EN_C3XXX);
201*54e21c12Shikaru 
202*54e21c12Shikaru 	/* TI CPP bus interface error detection and reporting. */
203*54e21c12Shikaru 	qat_misc_write_4(sc, TICPPINTCTL_C3XXX, TICPP_EN_C3XXX);
204*54e21c12Shikaru 
205*54e21c12Shikaru 	/* Enable CFC Error interrupts and logging. */
206*54e21c12Shikaru 	qat_misc_write_4(sc, CPP_CFC_ERR_CTRL_C3XXX, CPP_CFC_UE_C3XXX);
207*54e21c12Shikaru }
208*54e21c12Shikaru 
209*54e21c12Shikaru static void
qat_c3xxx_disable_error_interrupts(struct qat_softc * sc)210*54e21c12Shikaru qat_c3xxx_disable_error_interrupts(struct qat_softc *sc)
211*54e21c12Shikaru {
212*54e21c12Shikaru 	/* ME0-ME3 */
213*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK0, ERRMSK0_UERR_C3XXX | ERRMSK0_CERR_C3XXX);
214*54e21c12Shikaru 	/* ME4-ME5 */
215*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK1, ERRMSK1_UERR_C3XXX | ERRMSK1_CERR_C3XXX);
216*54e21c12Shikaru 	/* CPP Push Pull, RI, TI, SSM0-SSM1, CFC */
217*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK3, ERRMSK3_UERR_C3XXX);
218*54e21c12Shikaru 	/* SSM2 */
219*54e21c12Shikaru 	qat_misc_write_4(sc, ERRMSK5, ERRMSK5_UERR_C3XXX);
220*54e21c12Shikaru }
221*54e21c12Shikaru 
222*54e21c12Shikaru static void
qat_c3xxx_enable_error_correction(struct qat_softc * sc)223*54e21c12Shikaru qat_c3xxx_enable_error_correction(struct qat_softc *sc)
224*54e21c12Shikaru {
225*54e21c12Shikaru 	u_int i, mask;
226*54e21c12Shikaru 
227*54e21c12Shikaru 	/* Enable Accel Engine error detection & correction */
228*54e21c12Shikaru 	for (i = 0, mask = sc->sc_ae_mask; mask; i++, mask >>= 1) {
229*54e21c12Shikaru 		if (!(mask & 1))
230*54e21c12Shikaru 			continue;
231*54e21c12Shikaru 		qat_misc_read_write_or_4(sc, AE_CTX_ENABLES_C3XXX(i),
232*54e21c12Shikaru 		    ENABLE_AE_ECC_ERR_C3XXX);
233*54e21c12Shikaru 		qat_misc_read_write_or_4(sc, AE_MISC_CONTROL_C3XXX(i),
234*54e21c12Shikaru 		    ENABLE_AE_ECC_PARITY_CORR_C3XXX);
235*54e21c12Shikaru 	}
236*54e21c12Shikaru 
237*54e21c12Shikaru 	/* Enable shared memory error detection & correction */
238*54e21c12Shikaru 	for (i = 0, mask = sc->sc_accel_mask; mask; i++, mask >>= 1) {
239*54e21c12Shikaru 		if (!(mask & 1))
240*54e21c12Shikaru 			continue;
241*54e21c12Shikaru 
242*54e21c12Shikaru 		qat_misc_read_write_or_4(sc, UERRSSMSH(i), ERRSSMSH_EN_C3XXX);
243*54e21c12Shikaru 		qat_misc_read_write_or_4(sc, CERRSSMSH(i), ERRSSMSH_EN_C3XXX);
244*54e21c12Shikaru 		qat_misc_read_write_or_4(sc, PPERR(i), PPERR_EN_C3XXX);
245*54e21c12Shikaru 	}
246*54e21c12Shikaru 
247*54e21c12Shikaru 	qat_c3xxx_enable_error_interrupts(sc);
248*54e21c12Shikaru }
249*54e21c12Shikaru 
250*54e21c12Shikaru const struct qat_hw qat_hw_c3xxx = {
251*54e21c12Shikaru 	.qhw_sram_bar_id = BAR_SRAM_ID_C3XXX,
252*54e21c12Shikaru 	.qhw_misc_bar_id = BAR_PMISC_ID_C3XXX,
253*54e21c12Shikaru 	.qhw_etr_bar_id = BAR_ETR_ID_C3XXX,
254*54e21c12Shikaru 	.qhw_cap_global_offset = CAP_GLOBAL_OFFSET_C3XXX,
255*54e21c12Shikaru 	.qhw_ae_offset = AE_OFFSET_C3XXX,
256*54e21c12Shikaru 	.qhw_ae_local_offset = AE_LOCAL_OFFSET_C3XXX,
257*54e21c12Shikaru 	.qhw_etr_bundle_size = ETR_BUNDLE_SIZE_C3XXX,
258*54e21c12Shikaru 	.qhw_num_banks = ETR_MAX_BANKS_C3XXX,
259*54e21c12Shikaru 	.qhw_num_rings_per_bank = ETR_MAX_RINGS_PER_BANK,
260*54e21c12Shikaru 	.qhw_num_accel = MAX_ACCEL_C3XXX,
261*54e21c12Shikaru 	.qhw_num_engines = MAX_AE_C3XXX,
262*54e21c12Shikaru 	.qhw_tx_rx_gap = ETR_TX_RX_GAP_C3XXX,
263*54e21c12Shikaru 	.qhw_tx_rings_mask = ETR_TX_RINGS_MASK_C3XXX,
264*54e21c12Shikaru 	.qhw_clock_per_sec = CLOCK_PER_SEC_C3XXX,
265*54e21c12Shikaru 	.qhw_fw_auth = true,
266*54e21c12Shikaru 	.qhw_fw_req_size = FW_REQ_DEFAULT_SZ_HW17,
267*54e21c12Shikaru 	.qhw_fw_resp_size = FW_RESP_DEFAULT_SZ_HW17,
268*54e21c12Shikaru 	.qhw_ring_asym_tx = 0,
269*54e21c12Shikaru 	.qhw_ring_asym_rx = 8,
270*54e21c12Shikaru 	.qhw_ring_sym_tx = 2,
271*54e21c12Shikaru 	.qhw_ring_sym_rx = 10,
272*54e21c12Shikaru 	.qhw_mof_fwname = AE_FW_MOF_NAME_C3XXX,
273*54e21c12Shikaru 	.qhw_mmp_fwname = AE_FW_MMP_NAME_C3XXX,
274*54e21c12Shikaru 	.qhw_prod_type = AE_FW_PROD_TYPE_C3XXX,
275*54e21c12Shikaru 	.qhw_get_accel_mask = qat_c3xxx_get_accel_mask,
276*54e21c12Shikaru 	.qhw_get_ae_mask = qat_c3xxx_get_ae_mask,
277*54e21c12Shikaru 	.qhw_get_sku = qat_c3xxx_get_sku,
278*54e21c12Shikaru 	.qhw_get_accel_cap = qat_c3xxx_get_accel_cap,
279*54e21c12Shikaru 	.qhw_get_fw_uof_name = qat_c3xxx_get_fw_uof_name,
280*54e21c12Shikaru 	.qhw_enable_intr = qat_c3xxx_enable_intr,
281*54e21c12Shikaru 	.qhw_init_admin_comms = qat_adm_mailbox_init,
282*54e21c12Shikaru 	.qhw_send_admin_init = qat_adm_mailbox_send_init,
283*54e21c12Shikaru 	.qhw_init_arb = qat_arb_init,
284*54e21c12Shikaru 	.qhw_get_arb_mapping = qat_c3xxx_get_arb_mapping,
285*54e21c12Shikaru 	.qhw_enable_error_correction = qat_c3xxx_enable_error_correction,
286*54e21c12Shikaru 	.qhw_disable_error_interrupts = qat_c3xxx_disable_error_interrupts,
287*54e21c12Shikaru 	.qhw_set_ssm_wdtimer = qat_set_ssm_wdtimer,
288*54e21c12Shikaru 	.qhw_check_slice_hang = qat_check_slice_hang,
289*54e21c12Shikaru 	.qhw_crypto_setup_desc = qat_hw17_crypto_setup_desc,
290*54e21c12Shikaru 	.qhw_crypto_setup_req_params = qat_hw17_crypto_setup_req_params,
291*54e21c12Shikaru 	.qhw_crypto_opaque_offset = offsetof(struct fw_la_resp, opaque_data),
292*54e21c12Shikaru };
293