1*677dec6eSriastradh /*	$NetBSD: amdgpu_dce_transform.c,v 1.2 2021/12/18 23:45:02 riastradh Exp $	*/
21571a7a1Sriastradh 
31571a7a1Sriastradh /*
41571a7a1Sriastradh  * Copyright 2012-16 Advanced Micro Devices, Inc.
51571a7a1Sriastradh  *
61571a7a1Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
71571a7a1Sriastradh  * copy of this software and associated documentation files (the "Software"),
81571a7a1Sriastradh  * to deal in the Software without restriction, including without limitation
91571a7a1Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
101571a7a1Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
111571a7a1Sriastradh  * Software is furnished to do so, subject to the following conditions:
121571a7a1Sriastradh  *
131571a7a1Sriastradh  * The above copyright notice and this permission notice shall be included in
141571a7a1Sriastradh  * all copies or substantial portions of the Software.
151571a7a1Sriastradh  *
161571a7a1Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171571a7a1Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181571a7a1Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
191571a7a1Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
201571a7a1Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
211571a7a1Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
221571a7a1Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
231571a7a1Sriastradh  *
241571a7a1Sriastradh  * Authors: AMD
251571a7a1Sriastradh  *
261571a7a1Sriastradh  */
271571a7a1Sriastradh 
281571a7a1Sriastradh #include <sys/cdefs.h>
29*677dec6eSriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_dce_transform.c,v 1.2 2021/12/18 23:45:02 riastradh Exp $");
301571a7a1Sriastradh 
311571a7a1Sriastradh #include "dce_transform.h"
321571a7a1Sriastradh #include "reg_helper.h"
331571a7a1Sriastradh #include "opp.h"
341571a7a1Sriastradh #include "basics/conversion.h"
351571a7a1Sriastradh #include "dc.h"
361571a7a1Sriastradh 
371571a7a1Sriastradh #define REG(reg) \
381571a7a1Sriastradh 	(xfm_dce->regs->reg)
391571a7a1Sriastradh 
401571a7a1Sriastradh #undef FN
411571a7a1Sriastradh #define FN(reg_name, field_name) \
421571a7a1Sriastradh 	xfm_dce->xfm_shift->field_name, xfm_dce->xfm_mask->field_name
431571a7a1Sriastradh 
441571a7a1Sriastradh #define CTX \
451571a7a1Sriastradh 	xfm_dce->base.ctx
461571a7a1Sriastradh #define DC_LOGGER \
471571a7a1Sriastradh 	xfm_dce->base.ctx->logger
481571a7a1Sriastradh 
491571a7a1Sriastradh #define IDENTITY_RATIO(ratio) (dc_fixpt_u2d19(ratio) == (1 << 19))
501571a7a1Sriastradh #define GAMUT_MATRIX_SIZE 12
511571a7a1Sriastradh #define SCL_PHASES 16
521571a7a1Sriastradh 
531571a7a1Sriastradh enum dcp_out_trunc_round_mode {
541571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_MODE_TRUNCATE,
551571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_MODE_ROUND
561571a7a1Sriastradh };
571571a7a1Sriastradh 
581571a7a1Sriastradh enum dcp_out_trunc_round_depth {
591571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_14BIT,
601571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_13BIT,
611571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_12BIT,
621571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_11BIT,
631571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_10BIT,
641571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_9BIT,
651571a7a1Sriastradh 	DCP_OUT_TRUNC_ROUND_DEPTH_8BIT
661571a7a1Sriastradh };
671571a7a1Sriastradh 
681571a7a1Sriastradh /*  defines the various methods of bit reduction available for use */
691571a7a1Sriastradh enum dcp_bit_depth_reduction_mode {
701571a7a1Sriastradh 	DCP_BIT_DEPTH_REDUCTION_MODE_DITHER,
711571a7a1Sriastradh 	DCP_BIT_DEPTH_REDUCTION_MODE_ROUND,
721571a7a1Sriastradh 	DCP_BIT_DEPTH_REDUCTION_MODE_TRUNCATE,
731571a7a1Sriastradh 	DCP_BIT_DEPTH_REDUCTION_MODE_DISABLED,
741571a7a1Sriastradh 	DCP_BIT_DEPTH_REDUCTION_MODE_INVALID
751571a7a1Sriastradh };
761571a7a1Sriastradh 
771571a7a1Sriastradh enum dcp_spatial_dither_mode {
781571a7a1Sriastradh 	DCP_SPATIAL_DITHER_MODE_AAAA,
791571a7a1Sriastradh 	DCP_SPATIAL_DITHER_MODE_A_AA_A,
801571a7a1Sriastradh 	DCP_SPATIAL_DITHER_MODE_AABBAABB,
811571a7a1Sriastradh 	DCP_SPATIAL_DITHER_MODE_AABBCCAABBCC,
821571a7a1Sriastradh 	DCP_SPATIAL_DITHER_MODE_INVALID
831571a7a1Sriastradh };
841571a7a1Sriastradh 
851571a7a1Sriastradh enum dcp_spatial_dither_depth {
861571a7a1Sriastradh 	DCP_SPATIAL_DITHER_DEPTH_30BPP,
871571a7a1Sriastradh 	DCP_SPATIAL_DITHER_DEPTH_24BPP
881571a7a1Sriastradh };
891571a7a1Sriastradh 
901571a7a1Sriastradh enum csc_color_mode {
911571a7a1Sriastradh 	/* 00 - BITS2:0 Bypass */
921571a7a1Sriastradh 	CSC_COLOR_MODE_GRAPHICS_BYPASS,
931571a7a1Sriastradh 	/* 01 - hard coded coefficient TV RGB */
941571a7a1Sriastradh 	CSC_COLOR_MODE_GRAPHICS_PREDEFINED,
951571a7a1Sriastradh 	/* 04 - programmable OUTPUT CSC coefficient */
961571a7a1Sriastradh 	CSC_COLOR_MODE_GRAPHICS_OUTPUT_CSC,
971571a7a1Sriastradh };
981571a7a1Sriastradh 
991571a7a1Sriastradh enum grph_color_adjust_option {
1001571a7a1Sriastradh 	GRPH_COLOR_MATRIX_HW_DEFAULT = 1,
1011571a7a1Sriastradh 	GRPH_COLOR_MATRIX_SW
1021571a7a1Sriastradh };
1031571a7a1Sriastradh 
1041571a7a1Sriastradh static const struct out_csc_color_matrix global_color_matrix[] = {
1051571a7a1Sriastradh { COLOR_SPACE_SRGB,
1061571a7a1Sriastradh 	{ 0x2000, 0, 0, 0, 0, 0x2000, 0, 0, 0, 0, 0x2000, 0} },
1071571a7a1Sriastradh { COLOR_SPACE_SRGB_LIMITED,
1081571a7a1Sriastradh 	{ 0x1B60, 0, 0, 0x200, 0, 0x1B60, 0, 0x200, 0, 0, 0x1B60, 0x200} },
1091571a7a1Sriastradh { COLOR_SPACE_YCBCR601,
1101571a7a1Sriastradh 	{ 0xE00, 0xF447, 0xFDB9, 0x1000, 0x82F, 0x1012, 0x31F, 0x200, 0xFB47,
1111571a7a1Sriastradh 		0xF6B9, 0xE00, 0x1000} },
1121571a7a1Sriastradh { COLOR_SPACE_YCBCR709, { 0xE00, 0xF349, 0xFEB7, 0x1000, 0x5D2, 0x1394, 0x1FA,
1131571a7a1Sriastradh 	0x200, 0xFCCB, 0xF535, 0xE00, 0x1000} },
1141571a7a1Sriastradh /* TODO: correct values below */
1151571a7a1Sriastradh { COLOR_SPACE_YCBCR601_LIMITED, { 0xE00, 0xF447, 0xFDB9, 0x1000, 0x991,
1161571a7a1Sriastradh 	0x12C9, 0x3A6, 0x200, 0xFB47, 0xF6B9, 0xE00, 0x1000} },
1171571a7a1Sriastradh { COLOR_SPACE_YCBCR709_LIMITED, { 0xE00, 0xF349, 0xFEB7, 0x1000, 0x6CE, 0x16E3,
1181571a7a1Sriastradh 	0x24F, 0x200, 0xFCCB, 0xF535, 0xE00, 0x1000} }
1191571a7a1Sriastradh };
1201571a7a1Sriastradh 
setup_scaling_configuration(struct dce_transform * xfm_dce,const struct scaler_data * data)1211571a7a1Sriastradh static bool setup_scaling_configuration(
1221571a7a1Sriastradh 	struct dce_transform *xfm_dce,
1231571a7a1Sriastradh 	const struct scaler_data *data)
1241571a7a1Sriastradh {
1251571a7a1Sriastradh 	REG_SET(SCL_BYPASS_CONTROL, 0, SCL_BYPASS_MODE, 0);
1261571a7a1Sriastradh 
1271571a7a1Sriastradh 	if (data->taps.h_taps + data->taps.v_taps <= 2) {
1281571a7a1Sriastradh 		/* Set bypass */
1291571a7a1Sriastradh 		if (xfm_dce->xfm_mask->SCL_PSCL_EN != 0)
1301571a7a1Sriastradh 			REG_UPDATE_2(SCL_MODE, SCL_MODE, 0, SCL_PSCL_EN, 0);
1311571a7a1Sriastradh 		else
1321571a7a1Sriastradh 			REG_UPDATE(SCL_MODE, SCL_MODE, 0);
1331571a7a1Sriastradh 		return false;
1341571a7a1Sriastradh 	}
1351571a7a1Sriastradh 
1361571a7a1Sriastradh 	REG_SET_2(SCL_TAP_CONTROL, 0,
1371571a7a1Sriastradh 			SCL_H_NUM_OF_TAPS, data->taps.h_taps - 1,
1381571a7a1Sriastradh 			SCL_V_NUM_OF_TAPS, data->taps.v_taps - 1);
1391571a7a1Sriastradh 
1401571a7a1Sriastradh 	if (data->format <= PIXEL_FORMAT_GRPH_END)
1411571a7a1Sriastradh 		REG_UPDATE(SCL_MODE, SCL_MODE, 1);
1421571a7a1Sriastradh 	else
1431571a7a1Sriastradh 		REG_UPDATE(SCL_MODE, SCL_MODE, 2);
1441571a7a1Sriastradh 
1451571a7a1Sriastradh 	if (xfm_dce->xfm_mask->SCL_PSCL_EN != 0)
1461571a7a1Sriastradh 		REG_UPDATE(SCL_MODE, SCL_PSCL_EN, 1);
1471571a7a1Sriastradh 
1481571a7a1Sriastradh 	/* 1 - Replace out of bound pixels with edge */
1491571a7a1Sriastradh 	REG_SET(SCL_CONTROL, 0, SCL_BOUNDARY_MODE, 1);
1501571a7a1Sriastradh 
1511571a7a1Sriastradh 	return true;
1521571a7a1Sriastradh }
1531571a7a1Sriastradh 
program_overscan(struct dce_transform * xfm_dce,const struct scaler_data * data)1541571a7a1Sriastradh static void program_overscan(
1551571a7a1Sriastradh 		struct dce_transform *xfm_dce,
1561571a7a1Sriastradh 		const struct scaler_data *data)
1571571a7a1Sriastradh {
1581571a7a1Sriastradh 	int overscan_right = data->h_active
1591571a7a1Sriastradh 			- data->recout.x - data->recout.width;
1601571a7a1Sriastradh 	int overscan_bottom = data->v_active
1611571a7a1Sriastradh 			- data->recout.y - data->recout.height;
1621571a7a1Sriastradh 
1631571a7a1Sriastradh 	if (xfm_dce->base.ctx->dc->debug.visual_confirm != VISUAL_CONFIRM_DISABLE) {
1641571a7a1Sriastradh 		overscan_bottom += 2;
1651571a7a1Sriastradh 		overscan_right += 2;
1661571a7a1Sriastradh 	}
1671571a7a1Sriastradh 
1681571a7a1Sriastradh 	if (overscan_right < 0) {
1691571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
1701571a7a1Sriastradh 		overscan_right = 0;
1711571a7a1Sriastradh 	}
1721571a7a1Sriastradh 	if (overscan_bottom < 0) {
1731571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
1741571a7a1Sriastradh 		overscan_bottom = 0;
1751571a7a1Sriastradh 	}
1761571a7a1Sriastradh 
1771571a7a1Sriastradh 	REG_SET_2(EXT_OVERSCAN_LEFT_RIGHT, 0,
1781571a7a1Sriastradh 			EXT_OVERSCAN_LEFT, data->recout.x,
1791571a7a1Sriastradh 			EXT_OVERSCAN_RIGHT, overscan_right);
1801571a7a1Sriastradh 	REG_SET_2(EXT_OVERSCAN_TOP_BOTTOM, 0,
1811571a7a1Sriastradh 			EXT_OVERSCAN_TOP, data->recout.y,
1821571a7a1Sriastradh 			EXT_OVERSCAN_BOTTOM, overscan_bottom);
1831571a7a1Sriastradh }
1841571a7a1Sriastradh 
program_multi_taps_filter(struct dce_transform * xfm_dce,int taps,const uint16_t * coeffs,enum ram_filter_type filter_type)1851571a7a1Sriastradh static void program_multi_taps_filter(
1861571a7a1Sriastradh 	struct dce_transform *xfm_dce,
1871571a7a1Sriastradh 	int taps,
1881571a7a1Sriastradh 	const uint16_t *coeffs,
1891571a7a1Sriastradh 	enum ram_filter_type filter_type)
1901571a7a1Sriastradh {
1911571a7a1Sriastradh 	int phase, pair;
1921571a7a1Sriastradh 	int array_idx = 0;
1931571a7a1Sriastradh 	int taps_pairs = (taps + 1) / 2;
1941571a7a1Sriastradh 	int phases_to_program = SCL_PHASES / 2 + 1;
1951571a7a1Sriastradh 
1961571a7a1Sriastradh 	uint32_t power_ctl = 0;
1971571a7a1Sriastradh 
1981571a7a1Sriastradh 	if (!coeffs)
1991571a7a1Sriastradh 		return;
2001571a7a1Sriastradh 
2011571a7a1Sriastradh 	/*We need to disable power gating on coeff memory to do programming*/
2021571a7a1Sriastradh 	if (REG(DCFE_MEM_PWR_CTRL)) {
2031571a7a1Sriastradh 		power_ctl = REG_READ(DCFE_MEM_PWR_CTRL);
2041571a7a1Sriastradh 		REG_SET(DCFE_MEM_PWR_CTRL, power_ctl, SCL_COEFF_MEM_PWR_DIS, 1);
2051571a7a1Sriastradh 
2061571a7a1Sriastradh 		REG_WAIT(DCFE_MEM_PWR_STATUS, SCL_COEFF_MEM_PWR_STATE, 0, 1, 10);
2071571a7a1Sriastradh 	}
2081571a7a1Sriastradh 	for (phase = 0; phase < phases_to_program; phase++) {
2091571a7a1Sriastradh 		/*we always program N/2 + 1 phases, total phases N, but N/2-1 are just mirror
2101571a7a1Sriastradh 		phase 0 is unique and phase N/2 is unique if N is even*/
2111571a7a1Sriastradh 		for (pair = 0; pair < taps_pairs; pair++) {
2121571a7a1Sriastradh 			uint16_t odd_coeff = 0;
2131571a7a1Sriastradh 			uint16_t even_coeff = coeffs[array_idx];
2141571a7a1Sriastradh 
2151571a7a1Sriastradh 			REG_SET_3(SCL_COEF_RAM_SELECT, 0,
2161571a7a1Sriastradh 					SCL_C_RAM_FILTER_TYPE, filter_type,
2171571a7a1Sriastradh 					SCL_C_RAM_PHASE, phase,
2181571a7a1Sriastradh 					SCL_C_RAM_TAP_PAIR_IDX, pair);
2191571a7a1Sriastradh 
2201571a7a1Sriastradh 			if (taps % 2 && pair == taps_pairs - 1)
2211571a7a1Sriastradh 				array_idx++;
2221571a7a1Sriastradh 			else {
2231571a7a1Sriastradh 				odd_coeff = coeffs[array_idx + 1];
2241571a7a1Sriastradh 				array_idx += 2;
2251571a7a1Sriastradh 			}
2261571a7a1Sriastradh 
2271571a7a1Sriastradh 			REG_SET_4(SCL_COEF_RAM_TAP_DATA, 0,
2281571a7a1Sriastradh 					SCL_C_RAM_EVEN_TAP_COEF_EN, 1,
2291571a7a1Sriastradh 					SCL_C_RAM_EVEN_TAP_COEF, even_coeff,
2301571a7a1Sriastradh 					SCL_C_RAM_ODD_TAP_COEF_EN, 1,
2311571a7a1Sriastradh 					SCL_C_RAM_ODD_TAP_COEF, odd_coeff);
2321571a7a1Sriastradh 		}
2331571a7a1Sriastradh 	}
2341571a7a1Sriastradh 
2351571a7a1Sriastradh 	/*We need to restore power gating on coeff memory to initial state*/
2361571a7a1Sriastradh 	if (REG(DCFE_MEM_PWR_CTRL))
2371571a7a1Sriastradh 		REG_WRITE(DCFE_MEM_PWR_CTRL, power_ctl);
2381571a7a1Sriastradh }
2391571a7a1Sriastradh 
program_viewport(struct dce_transform * xfm_dce,const struct rect * view_port)2401571a7a1Sriastradh static void program_viewport(
2411571a7a1Sriastradh 	struct dce_transform *xfm_dce,
2421571a7a1Sriastradh 	const struct rect *view_port)
2431571a7a1Sriastradh {
2441571a7a1Sriastradh 	REG_SET_2(VIEWPORT_START, 0,
2451571a7a1Sriastradh 			VIEWPORT_X_START, view_port->x,
2461571a7a1Sriastradh 			VIEWPORT_Y_START, view_port->y);
2471571a7a1Sriastradh 
2481571a7a1Sriastradh 	REG_SET_2(VIEWPORT_SIZE, 0,
2491571a7a1Sriastradh 			VIEWPORT_HEIGHT, view_port->height,
2501571a7a1Sriastradh 			VIEWPORT_WIDTH, view_port->width);
2511571a7a1Sriastradh 
2521571a7a1Sriastradh 	/* TODO: add stereo support */
2531571a7a1Sriastradh }
2541571a7a1Sriastradh 
calculate_inits(struct dce_transform * xfm_dce,const struct scaler_data * data,struct scl_ratios_inits * inits)2551571a7a1Sriastradh static void calculate_inits(
2561571a7a1Sriastradh 	struct dce_transform *xfm_dce,
2571571a7a1Sriastradh 	const struct scaler_data *data,
2581571a7a1Sriastradh 	struct scl_ratios_inits *inits)
2591571a7a1Sriastradh {
2601571a7a1Sriastradh 	struct fixed31_32 h_init;
2611571a7a1Sriastradh 	struct fixed31_32 v_init;
2621571a7a1Sriastradh 
2631571a7a1Sriastradh 	inits->h_int_scale_ratio =
2641571a7a1Sriastradh 		dc_fixpt_u2d19(data->ratios.horz) << 5;
2651571a7a1Sriastradh 	inits->v_int_scale_ratio =
2661571a7a1Sriastradh 		dc_fixpt_u2d19(data->ratios.vert) << 5;
2671571a7a1Sriastradh 
2681571a7a1Sriastradh 	h_init =
2691571a7a1Sriastradh 		dc_fixpt_div_int(
2701571a7a1Sriastradh 			dc_fixpt_add(
2711571a7a1Sriastradh 				data->ratios.horz,
2721571a7a1Sriastradh 				dc_fixpt_from_int(data->taps.h_taps + 1)),
2731571a7a1Sriastradh 				2);
2741571a7a1Sriastradh 	inits->h_init.integer = dc_fixpt_floor(h_init);
2751571a7a1Sriastradh 	inits->h_init.fraction = dc_fixpt_u0d19(h_init) << 5;
2761571a7a1Sriastradh 
2771571a7a1Sriastradh 	v_init =
2781571a7a1Sriastradh 		dc_fixpt_div_int(
2791571a7a1Sriastradh 			dc_fixpt_add(
2801571a7a1Sriastradh 				data->ratios.vert,
2811571a7a1Sriastradh 				dc_fixpt_from_int(data->taps.v_taps + 1)),
2821571a7a1Sriastradh 				2);
2831571a7a1Sriastradh 	inits->v_init.integer = dc_fixpt_floor(v_init);
2841571a7a1Sriastradh 	inits->v_init.fraction = dc_fixpt_u0d19(v_init) << 5;
2851571a7a1Sriastradh }
2861571a7a1Sriastradh 
program_scl_ratios_inits(struct dce_transform * xfm_dce,struct scl_ratios_inits * inits)2871571a7a1Sriastradh static void program_scl_ratios_inits(
2881571a7a1Sriastradh 	struct dce_transform *xfm_dce,
2891571a7a1Sriastradh 	struct scl_ratios_inits *inits)
2901571a7a1Sriastradh {
2911571a7a1Sriastradh 
2921571a7a1Sriastradh 	REG_SET(SCL_HORZ_FILTER_SCALE_RATIO, 0,
2931571a7a1Sriastradh 			SCL_H_SCALE_RATIO, inits->h_int_scale_ratio);
2941571a7a1Sriastradh 
2951571a7a1Sriastradh 	REG_SET(SCL_VERT_FILTER_SCALE_RATIO, 0,
2961571a7a1Sriastradh 			SCL_V_SCALE_RATIO, inits->v_int_scale_ratio);
2971571a7a1Sriastradh 
2981571a7a1Sriastradh 	REG_SET_2(SCL_HORZ_FILTER_INIT, 0,
2991571a7a1Sriastradh 			SCL_H_INIT_INT, inits->h_init.integer,
3001571a7a1Sriastradh 			SCL_H_INIT_FRAC, inits->h_init.fraction);
3011571a7a1Sriastradh 
3021571a7a1Sriastradh 	REG_SET_2(SCL_VERT_FILTER_INIT, 0,
3031571a7a1Sriastradh 			SCL_V_INIT_INT, inits->v_init.integer,
3041571a7a1Sriastradh 			SCL_V_INIT_FRAC, inits->v_init.fraction);
3051571a7a1Sriastradh 
3061571a7a1Sriastradh 	REG_WRITE(SCL_AUTOMATIC_MODE_CONTROL, 0);
3071571a7a1Sriastradh }
3081571a7a1Sriastradh 
get_filter_coeffs_16p(int taps,struct fixed31_32 ratio)3091571a7a1Sriastradh static const uint16_t *get_filter_coeffs_16p(int taps, struct fixed31_32 ratio)
3101571a7a1Sriastradh {
3111571a7a1Sriastradh 	if (taps == 4)
3121571a7a1Sriastradh 		return get_filter_4tap_16p(ratio);
3131571a7a1Sriastradh 	else if (taps == 3)
3141571a7a1Sriastradh 		return get_filter_3tap_16p(ratio);
3151571a7a1Sriastradh 	else if (taps == 2)
3161571a7a1Sriastradh 		return get_filter_2tap_16p();
3171571a7a1Sriastradh 	else if (taps == 1)
3181571a7a1Sriastradh 		return NULL;
3191571a7a1Sriastradh 	else {
3201571a7a1Sriastradh 		/* should never happen, bug */
3211571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
3221571a7a1Sriastradh 		return NULL;
3231571a7a1Sriastradh 	}
3241571a7a1Sriastradh }
3251571a7a1Sriastradh 
dce_transform_set_scaler(struct transform * xfm,const struct scaler_data * data)3261571a7a1Sriastradh static void dce_transform_set_scaler(
3271571a7a1Sriastradh 	struct transform *xfm,
3281571a7a1Sriastradh 	const struct scaler_data *data)
3291571a7a1Sriastradh {
3301571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
3311571a7a1Sriastradh 	bool is_scaling_required;
3321571a7a1Sriastradh 	bool filter_updated = false;
3331571a7a1Sriastradh 	const uint16_t *coeffs_v, *coeffs_h;
3341571a7a1Sriastradh 
3351571a7a1Sriastradh 	/*Use all three pieces of memory always*/
3361571a7a1Sriastradh 	REG_SET_2(LB_MEMORY_CTRL, 0,
3371571a7a1Sriastradh 			LB_MEMORY_CONFIG, 0,
3381571a7a1Sriastradh 			LB_MEMORY_SIZE, xfm_dce->lb_memory_size);
3391571a7a1Sriastradh 
3401571a7a1Sriastradh 	/* Clear SCL_F_SHARP_CONTROL value to 0 */
3411571a7a1Sriastradh 	REG_WRITE(SCL_F_SHARP_CONTROL, 0);
3421571a7a1Sriastradh 
3431571a7a1Sriastradh 	/* 1. Program overscan */
3441571a7a1Sriastradh 	program_overscan(xfm_dce, data);
3451571a7a1Sriastradh 
3461571a7a1Sriastradh 	/* 2. Program taps and configuration */
3471571a7a1Sriastradh 	is_scaling_required = setup_scaling_configuration(xfm_dce, data);
3481571a7a1Sriastradh 
3491571a7a1Sriastradh 	if (is_scaling_required) {
3501571a7a1Sriastradh 		/* 3. Calculate and program ratio, filter initialization */
3511571a7a1Sriastradh 		struct scl_ratios_inits inits = { 0 };
3521571a7a1Sriastradh 
3531571a7a1Sriastradh 		calculate_inits(xfm_dce, data, &inits);
3541571a7a1Sriastradh 
3551571a7a1Sriastradh 		program_scl_ratios_inits(xfm_dce, &inits);
3561571a7a1Sriastradh 
3571571a7a1Sriastradh 		coeffs_v = get_filter_coeffs_16p(data->taps.v_taps, data->ratios.vert);
3581571a7a1Sriastradh 		coeffs_h = get_filter_coeffs_16p(data->taps.h_taps, data->ratios.horz);
3591571a7a1Sriastradh 
3601571a7a1Sriastradh 		if (coeffs_v != xfm_dce->filter_v || coeffs_h != xfm_dce->filter_h) {
3611571a7a1Sriastradh 			/* 4. Program vertical filters */
3621571a7a1Sriastradh 			if (xfm_dce->filter_v == NULL)
3631571a7a1Sriastradh 				REG_SET(SCL_VERT_FILTER_CONTROL, 0,
3641571a7a1Sriastradh 						SCL_V_2TAP_HARDCODE_COEF_EN, 0);
3651571a7a1Sriastradh 			program_multi_taps_filter(
3661571a7a1Sriastradh 					xfm_dce,
3671571a7a1Sriastradh 					data->taps.v_taps,
3681571a7a1Sriastradh 					coeffs_v,
3691571a7a1Sriastradh 					FILTER_TYPE_RGB_Y_VERTICAL);
3701571a7a1Sriastradh 			program_multi_taps_filter(
3711571a7a1Sriastradh 					xfm_dce,
3721571a7a1Sriastradh 					data->taps.v_taps,
3731571a7a1Sriastradh 					coeffs_v,
3741571a7a1Sriastradh 					FILTER_TYPE_ALPHA_VERTICAL);
3751571a7a1Sriastradh 
3761571a7a1Sriastradh 			/* 5. Program horizontal filters */
3771571a7a1Sriastradh 			if (xfm_dce->filter_h == NULL)
3781571a7a1Sriastradh 				REG_SET(SCL_HORZ_FILTER_CONTROL, 0,
3791571a7a1Sriastradh 						SCL_H_2TAP_HARDCODE_COEF_EN, 0);
3801571a7a1Sriastradh 			program_multi_taps_filter(
3811571a7a1Sriastradh 					xfm_dce,
3821571a7a1Sriastradh 					data->taps.h_taps,
3831571a7a1Sriastradh 					coeffs_h,
3841571a7a1Sriastradh 					FILTER_TYPE_RGB_Y_HORIZONTAL);
3851571a7a1Sriastradh 			program_multi_taps_filter(
3861571a7a1Sriastradh 					xfm_dce,
3871571a7a1Sriastradh 					data->taps.h_taps,
3881571a7a1Sriastradh 					coeffs_h,
3891571a7a1Sriastradh 					FILTER_TYPE_ALPHA_HORIZONTAL);
3901571a7a1Sriastradh 
3911571a7a1Sriastradh 			xfm_dce->filter_v = coeffs_v;
3921571a7a1Sriastradh 			xfm_dce->filter_h = coeffs_h;
3931571a7a1Sriastradh 			filter_updated = true;
3941571a7a1Sriastradh 		}
3951571a7a1Sriastradh 	}
3961571a7a1Sriastradh 
3971571a7a1Sriastradh 	/* 6. Program the viewport */
3981571a7a1Sriastradh 	program_viewport(xfm_dce, &data->viewport);
3991571a7a1Sriastradh 
4001571a7a1Sriastradh 	/* 7. Set bit to flip to new coefficient memory */
4011571a7a1Sriastradh 	if (filter_updated)
4021571a7a1Sriastradh 		REG_UPDATE(SCL_UPDATE, SCL_COEF_UPDATE_COMPLETE, 1);
4031571a7a1Sriastradh 
4041571a7a1Sriastradh 	REG_UPDATE(LB_DATA_FORMAT, ALPHA_EN, data->lb_params.alpha_en);
4051571a7a1Sriastradh }
4061571a7a1Sriastradh 
4071571a7a1Sriastradh /*****************************************************************************
4081571a7a1Sriastradh  * set_clamp
4091571a7a1Sriastradh  *
4101571a7a1Sriastradh  * @param depth : bit depth to set the clamp to (should match denorm)
4111571a7a1Sriastradh  *
4121571a7a1Sriastradh  * @brief
4131571a7a1Sriastradh  *     Programs clamp according to panel bit depth.
4141571a7a1Sriastradh  *
4151571a7a1Sriastradh  *******************************************************************************/
set_clamp(struct dce_transform * xfm_dce,enum dc_color_depth depth)4161571a7a1Sriastradh static void set_clamp(
4171571a7a1Sriastradh 	struct dce_transform *xfm_dce,
4181571a7a1Sriastradh 	enum dc_color_depth depth)
4191571a7a1Sriastradh {
4201571a7a1Sriastradh 	int clamp_max = 0;
4211571a7a1Sriastradh 
4221571a7a1Sriastradh 	/* At the clamp block the data will be MSB aligned, so we set the max
4231571a7a1Sriastradh 	 * clamp accordingly.
4241571a7a1Sriastradh 	 * For example, the max value for 6 bits MSB aligned (14 bit bus) would
4251571a7a1Sriastradh 	 * be "11 1111 0000 0000" in binary, so 0x3F00.
4261571a7a1Sriastradh 	 */
4271571a7a1Sriastradh 	switch (depth) {
4281571a7a1Sriastradh 	case COLOR_DEPTH_666:
4291571a7a1Sriastradh 		/* 6bit MSB aligned on 14 bit bus '11 1111 0000 0000' */
4301571a7a1Sriastradh 		clamp_max = 0x3F00;
4311571a7a1Sriastradh 		break;
4321571a7a1Sriastradh 	case COLOR_DEPTH_888:
4331571a7a1Sriastradh 		/* 8bit MSB aligned on 14 bit bus '11 1111 1100 0000' */
4341571a7a1Sriastradh 		clamp_max = 0x3FC0;
4351571a7a1Sriastradh 		break;
4361571a7a1Sriastradh 	case COLOR_DEPTH_101010:
4371571a7a1Sriastradh 		/* 10bit MSB aligned on 14 bit bus '11 1111 1111 1100' */
4381571a7a1Sriastradh 		clamp_max = 0x3FFC;
4391571a7a1Sriastradh 		break;
4401571a7a1Sriastradh 	case COLOR_DEPTH_121212:
4411571a7a1Sriastradh 		/* 12bit MSB aligned on 14 bit bus '11 1111 1111 1111' */
4421571a7a1Sriastradh 		clamp_max = 0x3FFF;
4431571a7a1Sriastradh 		break;
4441571a7a1Sriastradh 	default:
4451571a7a1Sriastradh 		clamp_max = 0x3FC0;
4461571a7a1Sriastradh 		BREAK_TO_DEBUGGER(); /* Invalid clamp bit depth */
4471571a7a1Sriastradh 	}
4481571a7a1Sriastradh 	REG_SET_2(OUT_CLAMP_CONTROL_B_CB, 0,
4491571a7a1Sriastradh 			OUT_CLAMP_MIN_B_CB, 0,
4501571a7a1Sriastradh 			OUT_CLAMP_MAX_B_CB, clamp_max);
4511571a7a1Sriastradh 
4521571a7a1Sriastradh 	REG_SET_2(OUT_CLAMP_CONTROL_G_Y, 0,
4531571a7a1Sriastradh 			OUT_CLAMP_MIN_G_Y, 0,
4541571a7a1Sriastradh 			OUT_CLAMP_MAX_G_Y, clamp_max);
4551571a7a1Sriastradh 
4561571a7a1Sriastradh 	REG_SET_2(OUT_CLAMP_CONTROL_R_CR, 0,
4571571a7a1Sriastradh 			OUT_CLAMP_MIN_R_CR, 0,
4581571a7a1Sriastradh 			OUT_CLAMP_MAX_R_CR, clamp_max);
4591571a7a1Sriastradh }
4601571a7a1Sriastradh 
4611571a7a1Sriastradh /*******************************************************************************
4621571a7a1Sriastradh  * set_round
4631571a7a1Sriastradh  *
4641571a7a1Sriastradh  * @brief
4651571a7a1Sriastradh  *     Programs Round/Truncate
4661571a7a1Sriastradh  *
4671571a7a1Sriastradh  * @param [in] mode  :round or truncate
4681571a7a1Sriastradh  * @param [in] depth :bit depth to round/truncate to
4691571a7a1Sriastradh  OUT_ROUND_TRUNC_MODE 3:0 0xA Output data round or truncate mode
4701571a7a1Sriastradh  POSSIBLE VALUES:
4711571a7a1Sriastradh       00 - truncate to u0.12
4721571a7a1Sriastradh       01 - truncate to u0.11
4731571a7a1Sriastradh       02 - truncate to u0.10
4741571a7a1Sriastradh       03 - truncate to u0.9
4751571a7a1Sriastradh       04 - truncate to u0.8
4761571a7a1Sriastradh       05 - reserved
4771571a7a1Sriastradh       06 - truncate to u0.14
4781571a7a1Sriastradh       07 - truncate to u0.13		set_reg_field_value(
4791571a7a1Sriastradh 			value,
4801571a7a1Sriastradh 			clamp_max,
4811571a7a1Sriastradh 			OUT_CLAMP_CONTROL_R_CR,
4821571a7a1Sriastradh 			OUT_CLAMP_MAX_R_CR);
4831571a7a1Sriastradh       08 - round to u0.12
4841571a7a1Sriastradh       09 - round to u0.11
4851571a7a1Sriastradh       10 - round to u0.10
4861571a7a1Sriastradh       11 - round to u0.9
4871571a7a1Sriastradh       12 - round to u0.8
4881571a7a1Sriastradh       13 - reserved
4891571a7a1Sriastradh       14 - round to u0.14
4901571a7a1Sriastradh       15 - round to u0.13
4911571a7a1Sriastradh 
4921571a7a1Sriastradh  ******************************************************************************/
set_round(struct dce_transform * xfm_dce,enum dcp_out_trunc_round_mode mode,enum dcp_out_trunc_round_depth depth)4931571a7a1Sriastradh static void set_round(
4941571a7a1Sriastradh 	struct dce_transform *xfm_dce,
4951571a7a1Sriastradh 	enum dcp_out_trunc_round_mode mode,
4961571a7a1Sriastradh 	enum dcp_out_trunc_round_depth depth)
4971571a7a1Sriastradh {
4981571a7a1Sriastradh 	int depth_bits = 0;
4991571a7a1Sriastradh 	int mode_bit = 0;
5001571a7a1Sriastradh 
5011571a7a1Sriastradh 	/*  set up bit depth */
5021571a7a1Sriastradh 	switch (depth) {
5031571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_14BIT:
5041571a7a1Sriastradh 		depth_bits = 6;
5051571a7a1Sriastradh 		break;
5061571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_13BIT:
5071571a7a1Sriastradh 		depth_bits = 7;
5081571a7a1Sriastradh 		break;
5091571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_12BIT:
5101571a7a1Sriastradh 		depth_bits = 0;
5111571a7a1Sriastradh 		break;
5121571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_11BIT:
5131571a7a1Sriastradh 		depth_bits = 1;
5141571a7a1Sriastradh 		break;
5151571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_10BIT:
5161571a7a1Sriastradh 		depth_bits = 2;
5171571a7a1Sriastradh 		break;
5181571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_9BIT:
5191571a7a1Sriastradh 		depth_bits = 3;
5201571a7a1Sriastradh 		break;
5211571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_DEPTH_8BIT:
5221571a7a1Sriastradh 		depth_bits = 4;
5231571a7a1Sriastradh 		break;
5241571a7a1Sriastradh 	default:
5251571a7a1Sriastradh 		depth_bits = 4;
5261571a7a1Sriastradh 		BREAK_TO_DEBUGGER(); /* Invalid dcp_out_trunc_round_depth */
5271571a7a1Sriastradh 	}
5281571a7a1Sriastradh 
5291571a7a1Sriastradh 	/*  set up round or truncate */
5301571a7a1Sriastradh 	switch (mode) {
5311571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_MODE_TRUNCATE:
5321571a7a1Sriastradh 		mode_bit = 0;
5331571a7a1Sriastradh 		break;
5341571a7a1Sriastradh 	case DCP_OUT_TRUNC_ROUND_MODE_ROUND:
5351571a7a1Sriastradh 		mode_bit = 1;
5361571a7a1Sriastradh 		break;
5371571a7a1Sriastradh 	default:
5381571a7a1Sriastradh 		BREAK_TO_DEBUGGER(); /* Invalid dcp_out_trunc_round_mode */
5391571a7a1Sriastradh 	}
5401571a7a1Sriastradh 
5411571a7a1Sriastradh 	depth_bits |= mode_bit << 3;
5421571a7a1Sriastradh 
5431571a7a1Sriastradh 	REG_SET(OUT_ROUND_CONTROL, 0, OUT_ROUND_TRUNC_MODE, depth_bits);
5441571a7a1Sriastradh }
5451571a7a1Sriastradh 
5461571a7a1Sriastradh /*****************************************************************************
5471571a7a1Sriastradh  * set_dither
5481571a7a1Sriastradh  *
5491571a7a1Sriastradh  * @brief
5501571a7a1Sriastradh  *     Programs Dither
5511571a7a1Sriastradh  *
5521571a7a1Sriastradh  * @param [in] dither_enable        : enable dither
5531571a7a1Sriastradh  * @param [in] dither_mode           : dither mode to set
5541571a7a1Sriastradh  * @param [in] dither_depth          : bit depth to dither to
5551571a7a1Sriastradh  * @param [in] frame_random_enable    : enable frame random
5561571a7a1Sriastradh  * @param [in] rgb_random_enable      : enable rgb random
5571571a7a1Sriastradh  * @param [in] highpass_random_enable : enable highpass random
5581571a7a1Sriastradh  *
5591571a7a1Sriastradh  ******************************************************************************/
5601571a7a1Sriastradh 
set_dither(struct dce_transform * xfm_dce,bool dither_enable,enum dcp_spatial_dither_mode dither_mode,enum dcp_spatial_dither_depth dither_depth,bool frame_random_enable,bool rgb_random_enable,bool highpass_random_enable)5611571a7a1Sriastradh static void set_dither(
5621571a7a1Sriastradh 	struct dce_transform *xfm_dce,
5631571a7a1Sriastradh 	bool dither_enable,
5641571a7a1Sriastradh 	enum dcp_spatial_dither_mode dither_mode,
5651571a7a1Sriastradh 	enum dcp_spatial_dither_depth dither_depth,
5661571a7a1Sriastradh 	bool frame_random_enable,
5671571a7a1Sriastradh 	bool rgb_random_enable,
5681571a7a1Sriastradh 	bool highpass_random_enable)
5691571a7a1Sriastradh {
5701571a7a1Sriastradh 	int dither_depth_bits = 0;
5711571a7a1Sriastradh 	int dither_mode_bits = 0;
5721571a7a1Sriastradh 
5731571a7a1Sriastradh 	switch (dither_mode) {
5741571a7a1Sriastradh 	case DCP_SPATIAL_DITHER_MODE_AAAA:
5751571a7a1Sriastradh 		dither_mode_bits = 0;
5761571a7a1Sriastradh 		break;
5771571a7a1Sriastradh 	case DCP_SPATIAL_DITHER_MODE_A_AA_A:
5781571a7a1Sriastradh 		dither_mode_bits = 1;
5791571a7a1Sriastradh 		break;
5801571a7a1Sriastradh 	case DCP_SPATIAL_DITHER_MODE_AABBAABB:
5811571a7a1Sriastradh 		dither_mode_bits = 2;
5821571a7a1Sriastradh 		break;
5831571a7a1Sriastradh 	case DCP_SPATIAL_DITHER_MODE_AABBCCAABBCC:
5841571a7a1Sriastradh 		dither_mode_bits = 3;
5851571a7a1Sriastradh 		break;
5861571a7a1Sriastradh 	default:
5871571a7a1Sriastradh 		/* Invalid dcp_spatial_dither_mode */
5881571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
5891571a7a1Sriastradh 	}
5901571a7a1Sriastradh 
5911571a7a1Sriastradh 	switch (dither_depth) {
5921571a7a1Sriastradh 	case DCP_SPATIAL_DITHER_DEPTH_30BPP:
5931571a7a1Sriastradh 		dither_depth_bits = 0;
5941571a7a1Sriastradh 		break;
5951571a7a1Sriastradh 	case DCP_SPATIAL_DITHER_DEPTH_24BPP:
5961571a7a1Sriastradh 		dither_depth_bits = 1;
5971571a7a1Sriastradh 		break;
5981571a7a1Sriastradh 	default:
5991571a7a1Sriastradh 		/* Invalid dcp_spatial_dither_depth */
6001571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
6011571a7a1Sriastradh 	}
6021571a7a1Sriastradh 
6031571a7a1Sriastradh 	/*  write the register */
6041571a7a1Sriastradh 	REG_SET_6(DCP_SPATIAL_DITHER_CNTL, 0,
6051571a7a1Sriastradh 			DCP_SPATIAL_DITHER_EN, dither_enable,
6061571a7a1Sriastradh 			DCP_SPATIAL_DITHER_MODE, dither_mode_bits,
6071571a7a1Sriastradh 			DCP_SPATIAL_DITHER_DEPTH, dither_depth_bits,
6081571a7a1Sriastradh 			DCP_FRAME_RANDOM_ENABLE, frame_random_enable,
6091571a7a1Sriastradh 			DCP_RGB_RANDOM_ENABLE, rgb_random_enable,
6101571a7a1Sriastradh 			DCP_HIGHPASS_RANDOM_ENABLE, highpass_random_enable);
6111571a7a1Sriastradh }
6121571a7a1Sriastradh 
6131571a7a1Sriastradh /*****************************************************************************
6141571a7a1Sriastradh  * dce_transform_bit_depth_reduction_program
6151571a7a1Sriastradh  *
6161571a7a1Sriastradh  * @brief
6171571a7a1Sriastradh  *     Programs the DCP bit depth reduction registers (Clamp, Round/Truncate,
6181571a7a1Sriastradh  *      Dither) for dce
6191571a7a1Sriastradh  *
6201571a7a1Sriastradh  * @param depth : bit depth to set the clamp to (should match denorm)
6211571a7a1Sriastradh  *
6221571a7a1Sriastradh  ******************************************************************************/
program_bit_depth_reduction(struct dce_transform * xfm_dce,enum dc_color_depth depth,const struct bit_depth_reduction_params * bit_depth_params)6231571a7a1Sriastradh static void program_bit_depth_reduction(
6241571a7a1Sriastradh 	struct dce_transform *xfm_dce,
6251571a7a1Sriastradh 	enum dc_color_depth depth,
6261571a7a1Sriastradh 	const struct bit_depth_reduction_params *bit_depth_params)
6271571a7a1Sriastradh {
6281571a7a1Sriastradh 	enum dcp_out_trunc_round_depth trunc_round_depth;
6291571a7a1Sriastradh 	enum dcp_out_trunc_round_mode trunc_mode;
6301571a7a1Sriastradh 	bool spatial_dither_enable;
6311571a7a1Sriastradh 
6321571a7a1Sriastradh 	ASSERT(depth < COLOR_DEPTH_121212); /* Invalid clamp bit depth */
6331571a7a1Sriastradh 
6341571a7a1Sriastradh 	spatial_dither_enable = bit_depth_params->flags.SPATIAL_DITHER_ENABLED;
6351571a7a1Sriastradh 	/* Default to 12 bit truncation without rounding */
6361571a7a1Sriastradh 	trunc_round_depth = DCP_OUT_TRUNC_ROUND_DEPTH_12BIT;
6371571a7a1Sriastradh 	trunc_mode = DCP_OUT_TRUNC_ROUND_MODE_TRUNCATE;
6381571a7a1Sriastradh 
6391571a7a1Sriastradh 	if (bit_depth_params->flags.TRUNCATE_ENABLED) {
6401571a7a1Sriastradh 		/* Don't enable dithering if truncation is enabled */
6411571a7a1Sriastradh 		spatial_dither_enable = false;
6421571a7a1Sriastradh 		trunc_mode = bit_depth_params->flags.TRUNCATE_MODE ?
6431571a7a1Sriastradh 			     DCP_OUT_TRUNC_ROUND_MODE_ROUND :
6441571a7a1Sriastradh 			     DCP_OUT_TRUNC_ROUND_MODE_TRUNCATE;
6451571a7a1Sriastradh 
6461571a7a1Sriastradh 		if (bit_depth_params->flags.TRUNCATE_DEPTH == 0 ||
6471571a7a1Sriastradh 		    bit_depth_params->flags.TRUNCATE_DEPTH == 1)
6481571a7a1Sriastradh 			trunc_round_depth = DCP_OUT_TRUNC_ROUND_DEPTH_8BIT;
6491571a7a1Sriastradh 		else if (bit_depth_params->flags.TRUNCATE_DEPTH == 2)
6501571a7a1Sriastradh 			trunc_round_depth = DCP_OUT_TRUNC_ROUND_DEPTH_10BIT;
6511571a7a1Sriastradh 		else {
6521571a7a1Sriastradh 			/*
6531571a7a1Sriastradh 			 * Invalid truncate/round depth. Setting here to 12bit
6541571a7a1Sriastradh 			 * to prevent use-before-initialize errors.
6551571a7a1Sriastradh 			 */
6561571a7a1Sriastradh 			trunc_round_depth = DCP_OUT_TRUNC_ROUND_DEPTH_12BIT;
6571571a7a1Sriastradh 			BREAK_TO_DEBUGGER();
6581571a7a1Sriastradh 		}
6591571a7a1Sriastradh 	}
6601571a7a1Sriastradh 
6611571a7a1Sriastradh 	set_clamp(xfm_dce, depth);
6621571a7a1Sriastradh 	set_round(xfm_dce, trunc_mode, trunc_round_depth);
6631571a7a1Sriastradh 	set_dither(xfm_dce,
6641571a7a1Sriastradh 		   spatial_dither_enable,
6651571a7a1Sriastradh 		   DCP_SPATIAL_DITHER_MODE_A_AA_A,
6661571a7a1Sriastradh 		   DCP_SPATIAL_DITHER_DEPTH_30BPP,
6671571a7a1Sriastradh 		   bit_depth_params->flags.FRAME_RANDOM,
6681571a7a1Sriastradh 		   bit_depth_params->flags.RGB_RANDOM,
6691571a7a1Sriastradh 		   bit_depth_params->flags.HIGHPASS_RANDOM);
6701571a7a1Sriastradh }
6711571a7a1Sriastradh 
dce_transform_get_max_num_of_supported_lines(struct dce_transform * xfm_dce,enum lb_pixel_depth depth,int pixel_width)6721571a7a1Sriastradh static int dce_transform_get_max_num_of_supported_lines(
6731571a7a1Sriastradh 	struct dce_transform *xfm_dce,
6741571a7a1Sriastradh 	enum lb_pixel_depth depth,
6751571a7a1Sriastradh 	int pixel_width)
6761571a7a1Sriastradh {
6771571a7a1Sriastradh 	int pixels_per_entries = 0;
6781571a7a1Sriastradh 	int max_pixels_supports = 0;
6791571a7a1Sriastradh 
6801571a7a1Sriastradh 	ASSERT(pixel_width);
6811571a7a1Sriastradh 
6821571a7a1Sriastradh 	/* Find number of pixels that can fit into a single LB entry and
6831571a7a1Sriastradh 	 * take floor of the value since we cannot store a single pixel
6841571a7a1Sriastradh 	 * across multiple entries. */
6851571a7a1Sriastradh 	switch (depth) {
6861571a7a1Sriastradh 	case LB_PIXEL_DEPTH_18BPP:
6871571a7a1Sriastradh 		pixels_per_entries = xfm_dce->lb_bits_per_entry / 18;
6881571a7a1Sriastradh 		break;
6891571a7a1Sriastradh 
6901571a7a1Sriastradh 	case LB_PIXEL_DEPTH_24BPP:
6911571a7a1Sriastradh 		pixels_per_entries = xfm_dce->lb_bits_per_entry / 24;
6921571a7a1Sriastradh 		break;
6931571a7a1Sriastradh 
6941571a7a1Sriastradh 	case LB_PIXEL_DEPTH_30BPP:
6951571a7a1Sriastradh 		pixels_per_entries = xfm_dce->lb_bits_per_entry / 30;
6961571a7a1Sriastradh 		break;
6971571a7a1Sriastradh 
6981571a7a1Sriastradh 	case LB_PIXEL_DEPTH_36BPP:
6991571a7a1Sriastradh 		pixels_per_entries = xfm_dce->lb_bits_per_entry / 36;
7001571a7a1Sriastradh 		break;
7011571a7a1Sriastradh 
7021571a7a1Sriastradh 	default:
7031571a7a1Sriastradh 		DC_LOG_WARNING("%s: Invalid LB pixel depth",
7041571a7a1Sriastradh 			__func__);
7051571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
7061571a7a1Sriastradh 		break;
7071571a7a1Sriastradh 	}
7081571a7a1Sriastradh 
7091571a7a1Sriastradh 	ASSERT(pixels_per_entries);
7101571a7a1Sriastradh 
7111571a7a1Sriastradh 	max_pixels_supports =
7121571a7a1Sriastradh 			pixels_per_entries *
7131571a7a1Sriastradh 			xfm_dce->lb_memory_size;
7141571a7a1Sriastradh 
7151571a7a1Sriastradh 	return (max_pixels_supports / pixel_width);
7161571a7a1Sriastradh }
7171571a7a1Sriastradh 
set_denormalization(struct dce_transform * xfm_dce,enum dc_color_depth depth)7181571a7a1Sriastradh static void set_denormalization(
7191571a7a1Sriastradh 	struct dce_transform *xfm_dce,
7201571a7a1Sriastradh 	enum dc_color_depth depth)
7211571a7a1Sriastradh {
7221571a7a1Sriastradh 	int denorm_mode = 0;
7231571a7a1Sriastradh 
7241571a7a1Sriastradh 	switch (depth) {
7251571a7a1Sriastradh 	case COLOR_DEPTH_666:
7261571a7a1Sriastradh 		/* 63/64 for 6 bit output color depth */
7271571a7a1Sriastradh 		denorm_mode = 1;
7281571a7a1Sriastradh 		break;
7291571a7a1Sriastradh 	case COLOR_DEPTH_888:
7301571a7a1Sriastradh 		/* Unity for 8 bit output color depth
7311571a7a1Sriastradh 		 * because prescale is disabled by default */
7321571a7a1Sriastradh 		denorm_mode = 0;
7331571a7a1Sriastradh 		break;
7341571a7a1Sriastradh 	case COLOR_DEPTH_101010:
7351571a7a1Sriastradh 		/* 1023/1024 for 10 bit output color depth */
7361571a7a1Sriastradh 		denorm_mode = 3;
7371571a7a1Sriastradh 		break;
7381571a7a1Sriastradh 	case COLOR_DEPTH_121212:
7391571a7a1Sriastradh 		/* 4095/4096 for 12 bit output color depth */
7401571a7a1Sriastradh 		denorm_mode = 5;
7411571a7a1Sriastradh 		break;
7421571a7a1Sriastradh 	case COLOR_DEPTH_141414:
7431571a7a1Sriastradh 	case COLOR_DEPTH_161616:
7441571a7a1Sriastradh 	default:
7451571a7a1Sriastradh 		/* not valid used case! */
7461571a7a1Sriastradh 		break;
7471571a7a1Sriastradh 	}
7481571a7a1Sriastradh 
7491571a7a1Sriastradh 	REG_SET(DENORM_CONTROL, 0, DENORM_MODE, denorm_mode);
7501571a7a1Sriastradh }
7511571a7a1Sriastradh 
dce_transform_set_pixel_storage_depth(struct transform * xfm,enum lb_pixel_depth depth,const struct bit_depth_reduction_params * bit_depth_params)7521571a7a1Sriastradh static void dce_transform_set_pixel_storage_depth(
7531571a7a1Sriastradh 	struct transform *xfm,
7541571a7a1Sriastradh 	enum lb_pixel_depth depth,
7551571a7a1Sriastradh 	const struct bit_depth_reduction_params *bit_depth_params)
7561571a7a1Sriastradh {
7571571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
7581571a7a1Sriastradh 	int pixel_depth, expan_mode;
7591571a7a1Sriastradh 	enum dc_color_depth color_depth;
7601571a7a1Sriastradh 
7611571a7a1Sriastradh 	switch (depth) {
7621571a7a1Sriastradh 	case LB_PIXEL_DEPTH_18BPP:
7631571a7a1Sriastradh 		color_depth = COLOR_DEPTH_666;
7641571a7a1Sriastradh 		pixel_depth = 2;
7651571a7a1Sriastradh 		expan_mode  = 1;
7661571a7a1Sriastradh 		break;
7671571a7a1Sriastradh 	case LB_PIXEL_DEPTH_24BPP:
7681571a7a1Sriastradh 		color_depth = COLOR_DEPTH_888;
7691571a7a1Sriastradh 		pixel_depth = 1;
7701571a7a1Sriastradh 		expan_mode  = 1;
7711571a7a1Sriastradh 		break;
7721571a7a1Sriastradh 	case LB_PIXEL_DEPTH_30BPP:
7731571a7a1Sriastradh 		color_depth = COLOR_DEPTH_101010;
7741571a7a1Sriastradh 		pixel_depth = 0;
7751571a7a1Sriastradh 		expan_mode  = 1;
7761571a7a1Sriastradh 		break;
7771571a7a1Sriastradh 	case LB_PIXEL_DEPTH_36BPP:
7781571a7a1Sriastradh 		color_depth = COLOR_DEPTH_121212;
7791571a7a1Sriastradh 		pixel_depth = 3;
7801571a7a1Sriastradh 		expan_mode  = 0;
7811571a7a1Sriastradh 		break;
7821571a7a1Sriastradh 	default:
7831571a7a1Sriastradh 		color_depth = COLOR_DEPTH_101010;
7841571a7a1Sriastradh 		pixel_depth = 0;
7851571a7a1Sriastradh 		expan_mode  = 1;
7861571a7a1Sriastradh 		BREAK_TO_DEBUGGER();
7871571a7a1Sriastradh 		break;
7881571a7a1Sriastradh 	}
7891571a7a1Sriastradh 
7901571a7a1Sriastradh 	set_denormalization(xfm_dce, color_depth);
7911571a7a1Sriastradh 	program_bit_depth_reduction(xfm_dce, color_depth, bit_depth_params);
7921571a7a1Sriastradh 
7931571a7a1Sriastradh 	REG_UPDATE_2(LB_DATA_FORMAT,
7941571a7a1Sriastradh 			PIXEL_DEPTH, pixel_depth,
7951571a7a1Sriastradh 			PIXEL_EXPAN_MODE, expan_mode);
7961571a7a1Sriastradh 
7971571a7a1Sriastradh 	if (!(xfm_dce->lb_pixel_depth_supported & depth)) {
7981571a7a1Sriastradh 		/*we should use unsupported capabilities
7991571a7a1Sriastradh 		 *  unless it is required by w/a*/
8001571a7a1Sriastradh 		DC_LOG_WARNING("%s: Capability not supported",
8011571a7a1Sriastradh 			__func__);
8021571a7a1Sriastradh 	}
8031571a7a1Sriastradh }
8041571a7a1Sriastradh 
program_gamut_remap(struct dce_transform * xfm_dce,const uint16_t * reg_val)8051571a7a1Sriastradh static void program_gamut_remap(
8061571a7a1Sriastradh 	struct dce_transform *xfm_dce,
8071571a7a1Sriastradh 	const uint16_t *reg_val)
8081571a7a1Sriastradh {
8091571a7a1Sriastradh 	if (reg_val) {
8101571a7a1Sriastradh 		REG_SET_2(GAMUT_REMAP_C11_C12, 0,
8111571a7a1Sriastradh 				GAMUT_REMAP_C11, reg_val[0],
8121571a7a1Sriastradh 				GAMUT_REMAP_C12, reg_val[1]);
8131571a7a1Sriastradh 		REG_SET_2(GAMUT_REMAP_C13_C14, 0,
8141571a7a1Sriastradh 				GAMUT_REMAP_C13, reg_val[2],
8151571a7a1Sriastradh 				GAMUT_REMAP_C14, reg_val[3]);
8161571a7a1Sriastradh 		REG_SET_2(GAMUT_REMAP_C21_C22, 0,
8171571a7a1Sriastradh 				GAMUT_REMAP_C21, reg_val[4],
8181571a7a1Sriastradh 				GAMUT_REMAP_C22, reg_val[5]);
8191571a7a1Sriastradh 		REG_SET_2(GAMUT_REMAP_C23_C24, 0,
8201571a7a1Sriastradh 				GAMUT_REMAP_C23, reg_val[6],
8211571a7a1Sriastradh 				GAMUT_REMAP_C24, reg_val[7]);
8221571a7a1Sriastradh 		REG_SET_2(GAMUT_REMAP_C31_C32, 0,
8231571a7a1Sriastradh 				GAMUT_REMAP_C31, reg_val[8],
8241571a7a1Sriastradh 				GAMUT_REMAP_C32, reg_val[9]);
8251571a7a1Sriastradh 		REG_SET_2(GAMUT_REMAP_C33_C34, 0,
8261571a7a1Sriastradh 				GAMUT_REMAP_C33, reg_val[10],
8271571a7a1Sriastradh 				GAMUT_REMAP_C34, reg_val[11]);
8281571a7a1Sriastradh 
8291571a7a1Sriastradh 		REG_SET(GAMUT_REMAP_CONTROL, 0, GRPH_GAMUT_REMAP_MODE, 1);
8301571a7a1Sriastradh 	} else
8311571a7a1Sriastradh 		REG_SET(GAMUT_REMAP_CONTROL, 0, GRPH_GAMUT_REMAP_MODE, 0);
8321571a7a1Sriastradh 
8331571a7a1Sriastradh }
8341571a7a1Sriastradh 
8351571a7a1Sriastradh /**
8361571a7a1Sriastradh  *****************************************************************************
8371571a7a1Sriastradh  *  Function: dal_transform_wide_gamut_set_gamut_remap
8381571a7a1Sriastradh  *
8391571a7a1Sriastradh  *  @param [in] const struct xfm_grph_csc_adjustment *adjust
8401571a7a1Sriastradh  *
8411571a7a1Sriastradh  *  @return
8421571a7a1Sriastradh  *     void
8431571a7a1Sriastradh  *
8441571a7a1Sriastradh  *  @note calculate and apply color temperature adjustment to in Rgb color space
8451571a7a1Sriastradh  *
8461571a7a1Sriastradh  *  @see
8471571a7a1Sriastradh  *
8481571a7a1Sriastradh  *****************************************************************************
8491571a7a1Sriastradh  */
dce_transform_set_gamut_remap(struct transform * xfm,const struct xfm_grph_csc_adjustment * adjust)8501571a7a1Sriastradh static void dce_transform_set_gamut_remap(
8511571a7a1Sriastradh 	struct transform *xfm,
8521571a7a1Sriastradh 	const struct xfm_grph_csc_adjustment *adjust)
8531571a7a1Sriastradh {
8541571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
8551571a7a1Sriastradh 	int i = 0;
8561571a7a1Sriastradh 
8571571a7a1Sriastradh 	if (adjust->gamut_adjust_type != GRAPHICS_GAMUT_ADJUST_TYPE_SW)
8581571a7a1Sriastradh 		/* Bypass if type is bypass or hw */
8591571a7a1Sriastradh 		program_gamut_remap(xfm_dce, NULL);
8601571a7a1Sriastradh 	else {
8611571a7a1Sriastradh 		struct fixed31_32 arr_matrix[GAMUT_MATRIX_SIZE];
8621571a7a1Sriastradh 		uint16_t arr_reg_val[GAMUT_MATRIX_SIZE];
8631571a7a1Sriastradh 
8641571a7a1Sriastradh 		for (i = 0; i < GAMUT_MATRIX_SIZE; i++)
8651571a7a1Sriastradh 			arr_matrix[i] = adjust->temperature_matrix[i];
8661571a7a1Sriastradh 
8671571a7a1Sriastradh 		convert_float_matrix(
8681571a7a1Sriastradh 			arr_reg_val, arr_matrix, GAMUT_MATRIX_SIZE);
8691571a7a1Sriastradh 
8701571a7a1Sriastradh 		program_gamut_remap(xfm_dce, arr_reg_val);
8711571a7a1Sriastradh 	}
8721571a7a1Sriastradh }
8731571a7a1Sriastradh 
decide_taps(struct fixed31_32 ratio,uint32_t in_taps,bool chroma)8741571a7a1Sriastradh static uint32_t decide_taps(struct fixed31_32 ratio, uint32_t in_taps, bool chroma)
8751571a7a1Sriastradh {
8761571a7a1Sriastradh 	uint32_t taps;
8771571a7a1Sriastradh 
8781571a7a1Sriastradh 	if (IDENTITY_RATIO(ratio)) {
8791571a7a1Sriastradh 		return 1;
8801571a7a1Sriastradh 	} else if (in_taps != 0) {
8811571a7a1Sriastradh 		taps = in_taps;
8821571a7a1Sriastradh 	} else {
8831571a7a1Sriastradh 		taps = 4;
8841571a7a1Sriastradh 	}
8851571a7a1Sriastradh 
8861571a7a1Sriastradh 	if (chroma) {
8871571a7a1Sriastradh 		taps /= 2;
8881571a7a1Sriastradh 		if (taps < 2)
8891571a7a1Sriastradh 			taps = 2;
8901571a7a1Sriastradh 	}
8911571a7a1Sriastradh 
8921571a7a1Sriastradh 	return taps;
8931571a7a1Sriastradh }
8941571a7a1Sriastradh 
8951571a7a1Sriastradh 
dce_transform_get_optimal_number_of_taps(struct transform * xfm,struct scaler_data * scl_data,const struct scaling_taps * in_taps)8961571a7a1Sriastradh bool dce_transform_get_optimal_number_of_taps(
8971571a7a1Sriastradh 	struct transform *xfm,
8981571a7a1Sriastradh 	struct scaler_data *scl_data,
8991571a7a1Sriastradh 	const struct scaling_taps *in_taps)
9001571a7a1Sriastradh {
9011571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
9021571a7a1Sriastradh 	int pixel_width = scl_data->viewport.width;
9031571a7a1Sriastradh 	int max_num_of_lines;
9041571a7a1Sriastradh 
9051571a7a1Sriastradh 	if (xfm_dce->prescaler_on &&
9061571a7a1Sriastradh 			(scl_data->viewport.width > scl_data->recout.width))
9071571a7a1Sriastradh 		pixel_width = scl_data->recout.width;
9081571a7a1Sriastradh 
9091571a7a1Sriastradh 	max_num_of_lines = dce_transform_get_max_num_of_supported_lines(
9101571a7a1Sriastradh 		xfm_dce,
9111571a7a1Sriastradh 		scl_data->lb_params.depth,
9121571a7a1Sriastradh 		pixel_width);
9131571a7a1Sriastradh 
9141571a7a1Sriastradh 	/* Fail if in_taps are impossible */
9151571a7a1Sriastradh 	if (in_taps->v_taps >= max_num_of_lines)
9161571a7a1Sriastradh 		return false;
9171571a7a1Sriastradh 
9181571a7a1Sriastradh 	/*
9191571a7a1Sriastradh 	 * Set taps according to this policy (in this order)
9201571a7a1Sriastradh 	 * - Use 1 for no scaling
9211571a7a1Sriastradh 	 * - Use input taps
9221571a7a1Sriastradh 	 * - Use 4 and reduce as required by line buffer size
9231571a7a1Sriastradh 	 * - Decide chroma taps if chroma is scaled
9241571a7a1Sriastradh 	 *
9251571a7a1Sriastradh 	 * Ignore input chroma taps. Decide based on non-chroma
9261571a7a1Sriastradh 	 */
9271571a7a1Sriastradh 	scl_data->taps.h_taps = decide_taps(scl_data->ratios.horz, in_taps->h_taps, false);
9281571a7a1Sriastradh 	scl_data->taps.v_taps = decide_taps(scl_data->ratios.vert, in_taps->v_taps, false);
9291571a7a1Sriastradh 	scl_data->taps.h_taps_c = decide_taps(scl_data->ratios.horz_c, in_taps->h_taps, true);
9301571a7a1Sriastradh 	scl_data->taps.v_taps_c = decide_taps(scl_data->ratios.vert_c, in_taps->v_taps, true);
9311571a7a1Sriastradh 
9321571a7a1Sriastradh 	if (!IDENTITY_RATIO(scl_data->ratios.vert)) {
9331571a7a1Sriastradh 		/* reduce v_taps if needed but ensure we have at least two */
9341571a7a1Sriastradh 		if (in_taps->v_taps == 0
9351571a7a1Sriastradh 				&& max_num_of_lines <= scl_data->taps.v_taps
9361571a7a1Sriastradh 				&& scl_data->taps.v_taps > 1) {
9371571a7a1Sriastradh 			scl_data->taps.v_taps = max_num_of_lines - 1;
9381571a7a1Sriastradh 		}
9391571a7a1Sriastradh 
9401571a7a1Sriastradh 		if (scl_data->taps.v_taps <= 1)
9411571a7a1Sriastradh 			return false;
9421571a7a1Sriastradh 	}
9431571a7a1Sriastradh 
9441571a7a1Sriastradh 	if (!IDENTITY_RATIO(scl_data->ratios.vert_c)) {
9451571a7a1Sriastradh 		/* reduce chroma v_taps if needed but ensure we have at least two */
9461571a7a1Sriastradh 		if (max_num_of_lines <= scl_data->taps.v_taps_c && scl_data->taps.v_taps_c > 1) {
9471571a7a1Sriastradh 			scl_data->taps.v_taps_c = max_num_of_lines - 1;
9481571a7a1Sriastradh 		}
9491571a7a1Sriastradh 
9501571a7a1Sriastradh 		if (scl_data->taps.v_taps_c <= 1)
9511571a7a1Sriastradh 			return false;
9521571a7a1Sriastradh 	}
9531571a7a1Sriastradh 
9541571a7a1Sriastradh 	/* we've got valid taps */
9551571a7a1Sriastradh 	return true;
9561571a7a1Sriastradh }
9571571a7a1Sriastradh 
dce_transform_reset(struct transform * xfm)9581571a7a1Sriastradh static void dce_transform_reset(struct transform *xfm)
9591571a7a1Sriastradh {
9601571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
9611571a7a1Sriastradh 
9621571a7a1Sriastradh 	xfm_dce->filter_h = NULL;
9631571a7a1Sriastradh 	xfm_dce->filter_v = NULL;
9641571a7a1Sriastradh }
9651571a7a1Sriastradh 
program_color_matrix(struct dce_transform * xfm_dce,const struct out_csc_color_matrix * tbl_entry,enum grph_color_adjust_option options)9661571a7a1Sriastradh static void program_color_matrix(
9671571a7a1Sriastradh 	struct dce_transform *xfm_dce,
9681571a7a1Sriastradh 	const struct out_csc_color_matrix *tbl_entry,
9691571a7a1Sriastradh 	enum grph_color_adjust_option options)
9701571a7a1Sriastradh {
9711571a7a1Sriastradh 	{
9721571a7a1Sriastradh 		REG_SET_2(OUTPUT_CSC_C11_C12, 0,
9731571a7a1Sriastradh 			OUTPUT_CSC_C11, tbl_entry->regval[0],
9741571a7a1Sriastradh 			OUTPUT_CSC_C12, tbl_entry->regval[1]);
9751571a7a1Sriastradh 	}
9761571a7a1Sriastradh 	{
9771571a7a1Sriastradh 		REG_SET_2(OUTPUT_CSC_C13_C14, 0,
9781571a7a1Sriastradh 			OUTPUT_CSC_C11, tbl_entry->regval[2],
9791571a7a1Sriastradh 			OUTPUT_CSC_C12, tbl_entry->regval[3]);
9801571a7a1Sriastradh 	}
9811571a7a1Sriastradh 	{
9821571a7a1Sriastradh 		REG_SET_2(OUTPUT_CSC_C21_C22, 0,
9831571a7a1Sriastradh 			OUTPUT_CSC_C11, tbl_entry->regval[4],
9841571a7a1Sriastradh 			OUTPUT_CSC_C12, tbl_entry->regval[5]);
9851571a7a1Sriastradh 	}
9861571a7a1Sriastradh 	{
9871571a7a1Sriastradh 		REG_SET_2(OUTPUT_CSC_C23_C24, 0,
9881571a7a1Sriastradh 			OUTPUT_CSC_C11, tbl_entry->regval[6],
9891571a7a1Sriastradh 			OUTPUT_CSC_C12, tbl_entry->regval[7]);
9901571a7a1Sriastradh 	}
9911571a7a1Sriastradh 	{
9921571a7a1Sriastradh 		REG_SET_2(OUTPUT_CSC_C31_C32, 0,
9931571a7a1Sriastradh 			OUTPUT_CSC_C11, tbl_entry->regval[8],
9941571a7a1Sriastradh 			OUTPUT_CSC_C12, tbl_entry->regval[9]);
9951571a7a1Sriastradh 	}
9961571a7a1Sriastradh 	{
9971571a7a1Sriastradh 		REG_SET_2(OUTPUT_CSC_C33_C34, 0,
9981571a7a1Sriastradh 			OUTPUT_CSC_C11, tbl_entry->regval[10],
9991571a7a1Sriastradh 			OUTPUT_CSC_C12, tbl_entry->regval[11]);
10001571a7a1Sriastradh 	}
10011571a7a1Sriastradh }
10021571a7a1Sriastradh 
configure_graphics_mode(struct dce_transform * xfm_dce,enum csc_color_mode config,enum graphics_csc_adjust_type csc_adjust_type,enum dc_color_space color_space)10031571a7a1Sriastradh static bool configure_graphics_mode(
10041571a7a1Sriastradh 	struct dce_transform *xfm_dce,
10051571a7a1Sriastradh 	enum csc_color_mode config,
10061571a7a1Sriastradh 	enum graphics_csc_adjust_type csc_adjust_type,
10071571a7a1Sriastradh 	enum dc_color_space color_space)
10081571a7a1Sriastradh {
10091571a7a1Sriastradh 	REG_SET(OUTPUT_CSC_CONTROL, 0,
10101571a7a1Sriastradh 		OUTPUT_CSC_GRPH_MODE, 0);
10111571a7a1Sriastradh 
10121571a7a1Sriastradh 	if (csc_adjust_type == GRAPHICS_CSC_ADJUST_TYPE_SW) {
10131571a7a1Sriastradh 		if (config == CSC_COLOR_MODE_GRAPHICS_OUTPUT_CSC) {
10141571a7a1Sriastradh 			REG_SET(OUTPUT_CSC_CONTROL, 0,
10151571a7a1Sriastradh 				OUTPUT_CSC_GRPH_MODE, 4);
10161571a7a1Sriastradh 		} else {
10171571a7a1Sriastradh 
10181571a7a1Sriastradh 			switch (color_space) {
10191571a7a1Sriastradh 			case COLOR_SPACE_SRGB:
10201571a7a1Sriastradh 				/* by pass */
10211571a7a1Sriastradh 				REG_SET(OUTPUT_CSC_CONTROL, 0,
10221571a7a1Sriastradh 					OUTPUT_CSC_GRPH_MODE, 0);
10231571a7a1Sriastradh 				break;
10241571a7a1Sriastradh 			case COLOR_SPACE_SRGB_LIMITED:
10251571a7a1Sriastradh 				/* TV RGB */
10261571a7a1Sriastradh 				REG_SET(OUTPUT_CSC_CONTROL, 0,
10271571a7a1Sriastradh 					OUTPUT_CSC_GRPH_MODE, 1);
10281571a7a1Sriastradh 				break;
10291571a7a1Sriastradh 			case COLOR_SPACE_YCBCR601:
10301571a7a1Sriastradh 			case COLOR_SPACE_YCBCR601_LIMITED:
10311571a7a1Sriastradh 				/* YCbCr601 */
10321571a7a1Sriastradh 				REG_SET(OUTPUT_CSC_CONTROL, 0,
10331571a7a1Sriastradh 					OUTPUT_CSC_GRPH_MODE, 2);
10341571a7a1Sriastradh 				break;
10351571a7a1Sriastradh 			case COLOR_SPACE_YCBCR709:
10361571a7a1Sriastradh 			case COLOR_SPACE_YCBCR709_LIMITED:
10371571a7a1Sriastradh 				/* YCbCr709 */
10381571a7a1Sriastradh 				REG_SET(OUTPUT_CSC_CONTROL, 0,
10391571a7a1Sriastradh 					OUTPUT_CSC_GRPH_MODE, 3);
10401571a7a1Sriastradh 				break;
10411571a7a1Sriastradh 			default:
10421571a7a1Sriastradh 				return false;
10431571a7a1Sriastradh 			}
10441571a7a1Sriastradh 		}
10451571a7a1Sriastradh 	} else if (csc_adjust_type == GRAPHICS_CSC_ADJUST_TYPE_HW) {
10461571a7a1Sriastradh 		switch (color_space) {
10471571a7a1Sriastradh 		case COLOR_SPACE_SRGB:
10481571a7a1Sriastradh 			/* by pass */
10491571a7a1Sriastradh 			REG_SET(OUTPUT_CSC_CONTROL, 0,
10501571a7a1Sriastradh 				OUTPUT_CSC_GRPH_MODE, 0);
10511571a7a1Sriastradh 			break;
10521571a7a1Sriastradh 			break;
10531571a7a1Sriastradh 		case COLOR_SPACE_SRGB_LIMITED:
10541571a7a1Sriastradh 			/* TV RGB */
10551571a7a1Sriastradh 			REG_SET(OUTPUT_CSC_CONTROL, 0,
10561571a7a1Sriastradh 				OUTPUT_CSC_GRPH_MODE, 1);
10571571a7a1Sriastradh 			break;
10581571a7a1Sriastradh 		case COLOR_SPACE_YCBCR601:
10591571a7a1Sriastradh 		case COLOR_SPACE_YCBCR601_LIMITED:
10601571a7a1Sriastradh 			/* YCbCr601 */
10611571a7a1Sriastradh 			REG_SET(OUTPUT_CSC_CONTROL, 0,
10621571a7a1Sriastradh 				OUTPUT_CSC_GRPH_MODE, 2);
10631571a7a1Sriastradh 			break;
10641571a7a1Sriastradh 		case COLOR_SPACE_YCBCR709:
10651571a7a1Sriastradh 		case COLOR_SPACE_YCBCR709_LIMITED:
10661571a7a1Sriastradh 			 /* YCbCr709 */
10671571a7a1Sriastradh 			REG_SET(OUTPUT_CSC_CONTROL, 0,
10681571a7a1Sriastradh 				OUTPUT_CSC_GRPH_MODE, 3);
10691571a7a1Sriastradh 			break;
10701571a7a1Sriastradh 		default:
10711571a7a1Sriastradh 			return false;
10721571a7a1Sriastradh 		}
10731571a7a1Sriastradh 
10741571a7a1Sriastradh 	} else
10751571a7a1Sriastradh 		/* by pass */
10761571a7a1Sriastradh 		REG_SET(OUTPUT_CSC_CONTROL, 0,
10771571a7a1Sriastradh 			OUTPUT_CSC_GRPH_MODE, 0);
10781571a7a1Sriastradh 
10791571a7a1Sriastradh 	return true;
10801571a7a1Sriastradh }
10811571a7a1Sriastradh 
dce110_opp_set_csc_adjustment(struct transform * xfm,const struct out_csc_color_matrix * tbl_entry)10821571a7a1Sriastradh void dce110_opp_set_csc_adjustment(
10831571a7a1Sriastradh 	struct transform *xfm,
10841571a7a1Sriastradh 	const struct out_csc_color_matrix *tbl_entry)
10851571a7a1Sriastradh {
10861571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
10871571a7a1Sriastradh 	enum csc_color_mode config =
10881571a7a1Sriastradh 			CSC_COLOR_MODE_GRAPHICS_OUTPUT_CSC;
10891571a7a1Sriastradh 
10901571a7a1Sriastradh 	program_color_matrix(
10911571a7a1Sriastradh 			xfm_dce, tbl_entry, GRPH_COLOR_MATRIX_SW);
10921571a7a1Sriastradh 
10931571a7a1Sriastradh 	/*  We did everything ,now program DxOUTPUT_CSC_CONTROL */
10941571a7a1Sriastradh 	configure_graphics_mode(xfm_dce, config, GRAPHICS_CSC_ADJUST_TYPE_SW,
10951571a7a1Sriastradh 			tbl_entry->color_space);
10961571a7a1Sriastradh }
10971571a7a1Sriastradh 
dce110_opp_set_csc_default(struct transform * xfm,const struct default_adjustment * default_adjust)10981571a7a1Sriastradh void dce110_opp_set_csc_default(
10991571a7a1Sriastradh 	struct transform *xfm,
11001571a7a1Sriastradh 	const struct default_adjustment *default_adjust)
11011571a7a1Sriastradh {
11021571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
11031571a7a1Sriastradh 	enum csc_color_mode config =
11041571a7a1Sriastradh 			CSC_COLOR_MODE_GRAPHICS_PREDEFINED;
11051571a7a1Sriastradh 
11061571a7a1Sriastradh 	if (default_adjust->force_hw_default == false) {
11071571a7a1Sriastradh 		const struct out_csc_color_matrix *elm;
11081571a7a1Sriastradh 		/* currently parameter not in use */
11091571a7a1Sriastradh 		enum grph_color_adjust_option option =
11101571a7a1Sriastradh 			GRPH_COLOR_MATRIX_HW_DEFAULT;
11111571a7a1Sriastradh 		uint32_t i;
11121571a7a1Sriastradh 		/*
11131571a7a1Sriastradh 		 * HW default false we program locally defined matrix
11141571a7a1Sriastradh 		 * HW default true  we use predefined hw matrix and we
11151571a7a1Sriastradh 		 * do not need to program matrix
11161571a7a1Sriastradh 		 * OEM wants the HW default via runtime parameter.
11171571a7a1Sriastradh 		 */
11181571a7a1Sriastradh 		option = GRPH_COLOR_MATRIX_SW;
11191571a7a1Sriastradh 
11201571a7a1Sriastradh 		for (i = 0; i < ARRAY_SIZE(global_color_matrix); ++i) {
11211571a7a1Sriastradh 			elm = &global_color_matrix[i];
11221571a7a1Sriastradh 			if (elm->color_space != default_adjust->out_color_space)
11231571a7a1Sriastradh 				continue;
11241571a7a1Sriastradh 			/* program the matrix with default values from this
11251571a7a1Sriastradh 			 * file */
11261571a7a1Sriastradh 			program_color_matrix(xfm_dce, elm, option);
11271571a7a1Sriastradh 			config = CSC_COLOR_MODE_GRAPHICS_OUTPUT_CSC;
11281571a7a1Sriastradh 			break;
11291571a7a1Sriastradh 		}
11301571a7a1Sriastradh 	}
11311571a7a1Sriastradh 
11321571a7a1Sriastradh 	/* configure the what we programmed :
11331571a7a1Sriastradh 	 * 1. Default values from this file
11341571a7a1Sriastradh 	 * 2. Use hardware default from ROM_A and we do not need to program
11351571a7a1Sriastradh 	 * matrix */
11361571a7a1Sriastradh 
11371571a7a1Sriastradh 	configure_graphics_mode(xfm_dce, config,
11381571a7a1Sriastradh 		default_adjust->csc_adjust_type,
11391571a7a1Sriastradh 		default_adjust->out_color_space);
11401571a7a1Sriastradh }
11411571a7a1Sriastradh 
program_pwl(struct dce_transform * xfm_dce,const struct pwl_params * params)11421571a7a1Sriastradh static void program_pwl(struct dce_transform *xfm_dce,
11431571a7a1Sriastradh 			const struct pwl_params *params)
11441571a7a1Sriastradh {
11451571a7a1Sriastradh 	int retval;
11461571a7a1Sriastradh 	uint8_t max_tries = 10;
11471571a7a1Sriastradh 	uint8_t counter = 0;
11481571a7a1Sriastradh 	uint32_t i = 0;
11491571a7a1Sriastradh 	const struct pwl_result_data *rgb = params->rgb_resulted;
11501571a7a1Sriastradh 
11511571a7a1Sriastradh 	/* Power on LUT memory */
11521571a7a1Sriastradh 	if (REG(DCFE_MEM_PWR_CTRL))
11531571a7a1Sriastradh 		REG_UPDATE(DCFE_MEM_PWR_CTRL,
11541571a7a1Sriastradh 			   DCP_REGAMMA_MEM_PWR_DIS, 1);
11551571a7a1Sriastradh 	else
11561571a7a1Sriastradh 		REG_UPDATE(DCFE_MEM_LIGHT_SLEEP_CNTL,
11571571a7a1Sriastradh 			   REGAMMA_LUT_LIGHT_SLEEP_DIS, 1);
11581571a7a1Sriastradh 
11591571a7a1Sriastradh 	while (counter < max_tries) {
11601571a7a1Sriastradh 		if (REG(DCFE_MEM_PWR_STATUS)) {
11611571a7a1Sriastradh 			REG_GET(DCFE_MEM_PWR_STATUS,
11621571a7a1Sriastradh 				DCP_REGAMMA_MEM_PWR_STATE,
11631571a7a1Sriastradh 				&retval);
11641571a7a1Sriastradh 
11651571a7a1Sriastradh 			if (retval == 0)
11661571a7a1Sriastradh 				break;
11671571a7a1Sriastradh 			++counter;
11681571a7a1Sriastradh 		} else {
11691571a7a1Sriastradh 			REG_GET(DCFE_MEM_LIGHT_SLEEP_CNTL,
11701571a7a1Sriastradh 				REGAMMA_LUT_MEM_PWR_STATE,
11711571a7a1Sriastradh 				&retval);
11721571a7a1Sriastradh 
11731571a7a1Sriastradh 			if (retval == 0)
11741571a7a1Sriastradh 				break;
11751571a7a1Sriastradh 			++counter;
11761571a7a1Sriastradh 		}
11771571a7a1Sriastradh 	}
11781571a7a1Sriastradh 
11791571a7a1Sriastradh 	if (counter == max_tries) {
11801571a7a1Sriastradh 		DC_LOG_WARNING("%s: regamma lut was not powered on "
11811571a7a1Sriastradh 				"in a timely manner,"
11821571a7a1Sriastradh 				" programming still proceeds\n",
11831571a7a1Sriastradh 				__func__);
11841571a7a1Sriastradh 	}
11851571a7a1Sriastradh 
11861571a7a1Sriastradh 	REG_UPDATE(REGAMMA_LUT_WRITE_EN_MASK,
11871571a7a1Sriastradh 		   REGAMMA_LUT_WRITE_EN_MASK, 7);
11881571a7a1Sriastradh 
11891571a7a1Sriastradh 	REG_WRITE(REGAMMA_LUT_INDEX, 0);
11901571a7a1Sriastradh 
11911571a7a1Sriastradh 	/* Program REGAMMA_LUT_DATA */
11921571a7a1Sriastradh 	while (i != params->hw_points_num) {
11931571a7a1Sriastradh 
11941571a7a1Sriastradh 		REG_WRITE(REGAMMA_LUT_DATA, rgb->red_reg);
11951571a7a1Sriastradh 		REG_WRITE(REGAMMA_LUT_DATA, rgb->green_reg);
11961571a7a1Sriastradh 		REG_WRITE(REGAMMA_LUT_DATA, rgb->blue_reg);
11971571a7a1Sriastradh 		REG_WRITE(REGAMMA_LUT_DATA, rgb->delta_red_reg);
11981571a7a1Sriastradh 		REG_WRITE(REGAMMA_LUT_DATA, rgb->delta_green_reg);
11991571a7a1Sriastradh 		REG_WRITE(REGAMMA_LUT_DATA, rgb->delta_blue_reg);
12001571a7a1Sriastradh 
12011571a7a1Sriastradh 		++rgb;
12021571a7a1Sriastradh 		++i;
12031571a7a1Sriastradh 	}
12041571a7a1Sriastradh 
12051571a7a1Sriastradh 	/*  we are done with DCP LUT memory; re-enable low power mode */
12061571a7a1Sriastradh 	if (REG(DCFE_MEM_PWR_CTRL))
12071571a7a1Sriastradh 		REG_UPDATE(DCFE_MEM_PWR_CTRL,
12081571a7a1Sriastradh 			   DCP_REGAMMA_MEM_PWR_DIS, 0);
12091571a7a1Sriastradh 	else
12101571a7a1Sriastradh 		REG_UPDATE(DCFE_MEM_LIGHT_SLEEP_CNTL,
12111571a7a1Sriastradh 			   REGAMMA_LUT_LIGHT_SLEEP_DIS, 0);
12121571a7a1Sriastradh }
12131571a7a1Sriastradh 
regamma_config_regions_and_segments(struct dce_transform * xfm_dce,const struct pwl_params * params)12141571a7a1Sriastradh static void regamma_config_regions_and_segments(struct dce_transform *xfm_dce,
12151571a7a1Sriastradh 						const struct pwl_params *params)
12161571a7a1Sriastradh {
12171571a7a1Sriastradh 	const struct gamma_curve *curve;
12181571a7a1Sriastradh 
12191571a7a1Sriastradh 	REG_SET_2(REGAMMA_CNTLA_START_CNTL, 0,
12201571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION_START, params->arr_points[0].custom_float_x,
12211571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION_START_SEGMENT, 0);
12221571a7a1Sriastradh 
12231571a7a1Sriastradh 	REG_SET(REGAMMA_CNTLA_SLOPE_CNTL, 0,
12241571a7a1Sriastradh 		REGAMMA_CNTLA_EXP_REGION_LINEAR_SLOPE, params->arr_points[0].custom_float_slope);
12251571a7a1Sriastradh 
12261571a7a1Sriastradh 	REG_SET(REGAMMA_CNTLA_END_CNTL1, 0,
12271571a7a1Sriastradh 		REGAMMA_CNTLA_EXP_REGION_END, params->arr_points[1].custom_float_x);
12281571a7a1Sriastradh 
12291571a7a1Sriastradh 	REG_SET_2(REGAMMA_CNTLA_END_CNTL2, 0,
12301571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION_END_BASE, params->arr_points[1].custom_float_y,
12311571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION_END_SLOPE, params->arr_points[1].custom_float_slope);
12321571a7a1Sriastradh 
12331571a7a1Sriastradh 	curve = params->arr_curve_points;
12341571a7a1Sriastradh 
12351571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_0_1, 0,
12361571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12371571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12381571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12391571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12401571a7a1Sriastradh 	curve += 2;
12411571a7a1Sriastradh 
12421571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_2_3, 0,
12431571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12441571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12451571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12461571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12471571a7a1Sriastradh 	curve += 2;
12481571a7a1Sriastradh 
12491571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_4_5, 0,
12501571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12511571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12521571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12531571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12541571a7a1Sriastradh 	curve += 2;
12551571a7a1Sriastradh 
12561571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_6_7, 0,
12571571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12581571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12591571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12601571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12611571a7a1Sriastradh 	curve += 2;
12621571a7a1Sriastradh 
12631571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_8_9, 0,
12641571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12651571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12661571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12671571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12681571a7a1Sriastradh 	curve += 2;
12691571a7a1Sriastradh 
12701571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_10_11, 0,
12711571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12721571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12731571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12741571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12751571a7a1Sriastradh 	curve += 2;
12761571a7a1Sriastradh 
12771571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_12_13, 0,
12781571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12791571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12801571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12811571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12821571a7a1Sriastradh 	curve += 2;
12831571a7a1Sriastradh 
12841571a7a1Sriastradh 	REG_SET_4(REGAMMA_CNTLA_REGION_14_15, 0,
12851571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, curve[0].offset,
12861571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, curve[0].segments_num,
12871571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, curve[1].offset,
12881571a7a1Sriastradh 		  REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, curve[1].segments_num);
12891571a7a1Sriastradh }
12901571a7a1Sriastradh 
12911571a7a1Sriastradh 
12921571a7a1Sriastradh 
dce110_opp_program_regamma_pwl(struct transform * xfm,const struct pwl_params * params)12931571a7a1Sriastradh void dce110_opp_program_regamma_pwl(struct transform *xfm,
12941571a7a1Sriastradh 				    const struct pwl_params *params)
12951571a7a1Sriastradh {
12961571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
12971571a7a1Sriastradh 
12981571a7a1Sriastradh 	/* Setup regions */
12991571a7a1Sriastradh 	regamma_config_regions_and_segments(xfm_dce, params);
13001571a7a1Sriastradh 
13011571a7a1Sriastradh 	/* Program PWL */
13021571a7a1Sriastradh 	program_pwl(xfm_dce, params);
13031571a7a1Sriastradh }
13041571a7a1Sriastradh 
dce110_opp_power_on_regamma_lut(struct transform * xfm,bool power_on)13051571a7a1Sriastradh void dce110_opp_power_on_regamma_lut(struct transform *xfm,
13061571a7a1Sriastradh 				     bool power_on)
13071571a7a1Sriastradh {
13081571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
13091571a7a1Sriastradh 
13101571a7a1Sriastradh 	if (REG(DCFE_MEM_PWR_CTRL))
13111571a7a1Sriastradh 		REG_UPDATE_2(DCFE_MEM_PWR_CTRL,
13121571a7a1Sriastradh 			     DCP_REGAMMA_MEM_PWR_DIS, power_on,
13131571a7a1Sriastradh 			     DCP_LUT_MEM_PWR_DIS, power_on);
13141571a7a1Sriastradh 	else
13151571a7a1Sriastradh 		REG_UPDATE_2(DCFE_MEM_LIGHT_SLEEP_CNTL,
13161571a7a1Sriastradh 			    REGAMMA_LUT_LIGHT_SLEEP_DIS, power_on,
13171571a7a1Sriastradh 			    DCP_LUT_LIGHT_SLEEP_DIS, power_on);
13181571a7a1Sriastradh 
13191571a7a1Sriastradh }
13201571a7a1Sriastradh 
dce110_opp_set_regamma_mode(struct transform * xfm,enum opp_regamma mode)13211571a7a1Sriastradh void dce110_opp_set_regamma_mode(struct transform *xfm,
13221571a7a1Sriastradh 				 enum opp_regamma mode)
13231571a7a1Sriastradh {
13241571a7a1Sriastradh 	struct dce_transform *xfm_dce = TO_DCE_TRANSFORM(xfm);
13251571a7a1Sriastradh 
13261571a7a1Sriastradh 	REG_SET(REGAMMA_CONTROL, 0,
13271571a7a1Sriastradh 		GRPH_REGAMMA_MODE, mode);
13281571a7a1Sriastradh }
13291571a7a1Sriastradh 
13301571a7a1Sriastradh static const struct transform_funcs dce_transform_funcs = {
13311571a7a1Sriastradh 	.transform_reset = dce_transform_reset,
13321571a7a1Sriastradh 	.transform_set_scaler = dce_transform_set_scaler,
13331571a7a1Sriastradh 	.transform_set_gamut_remap = dce_transform_set_gamut_remap,
13341571a7a1Sriastradh 	.opp_set_csc_adjustment = dce110_opp_set_csc_adjustment,
13351571a7a1Sriastradh 	.opp_set_csc_default = dce110_opp_set_csc_default,
13361571a7a1Sriastradh 	.opp_power_on_regamma_lut = dce110_opp_power_on_regamma_lut,
13371571a7a1Sriastradh 	.opp_program_regamma_pwl = dce110_opp_program_regamma_pwl,
13381571a7a1Sriastradh 	.opp_set_regamma_mode = dce110_opp_set_regamma_mode,
13391571a7a1Sriastradh 	.transform_set_pixel_storage_depth = dce_transform_set_pixel_storage_depth,
13401571a7a1Sriastradh 	.transform_get_optimal_number_of_taps = dce_transform_get_optimal_number_of_taps
13411571a7a1Sriastradh };
13421571a7a1Sriastradh 
13431571a7a1Sriastradh /*****************************************/
13441571a7a1Sriastradh /* Constructor, Destructor               */
13451571a7a1Sriastradh /*****************************************/
13461571a7a1Sriastradh 
dce_transform_construct(struct dce_transform * xfm_dce,struct dc_context * ctx,uint32_t inst,const struct dce_transform_registers * regs,const struct dce_transform_shift * xfm_shift,const struct dce_transform_mask * xfm_mask)13471571a7a1Sriastradh void dce_transform_construct(
13481571a7a1Sriastradh 	struct dce_transform *xfm_dce,
13491571a7a1Sriastradh 	struct dc_context *ctx,
13501571a7a1Sriastradh 	uint32_t inst,
13511571a7a1Sriastradh 	const struct dce_transform_registers *regs,
13521571a7a1Sriastradh 	const struct dce_transform_shift *xfm_shift,
13531571a7a1Sriastradh 	const struct dce_transform_mask *xfm_mask)
13541571a7a1Sriastradh {
13551571a7a1Sriastradh 	xfm_dce->base.ctx = ctx;
13561571a7a1Sriastradh 
13571571a7a1Sriastradh 	xfm_dce->base.inst = inst;
13581571a7a1Sriastradh 	xfm_dce->base.funcs = &dce_transform_funcs;
13591571a7a1Sriastradh 
13601571a7a1Sriastradh 	xfm_dce->regs = regs;
13611571a7a1Sriastradh 	xfm_dce->xfm_shift = xfm_shift;
13621571a7a1Sriastradh 	xfm_dce->xfm_mask = xfm_mask;
13631571a7a1Sriastradh 
13641571a7a1Sriastradh 	xfm_dce->prescaler_on = true;
13651571a7a1Sriastradh 	xfm_dce->lb_pixel_depth_supported =
13661571a7a1Sriastradh 			LB_PIXEL_DEPTH_18BPP |
13671571a7a1Sriastradh 			LB_PIXEL_DEPTH_24BPP |
13681571a7a1Sriastradh 			LB_PIXEL_DEPTH_30BPP;
13691571a7a1Sriastradh 
13701571a7a1Sriastradh 	xfm_dce->lb_bits_per_entry = LB_BITS_PER_ENTRY;
13711571a7a1Sriastradh 	xfm_dce->lb_memory_size = LB_TOTAL_NUMBER_OF_ENTRIES; /*0x6B0*/
13721571a7a1Sriastradh }
1373