1*677dec6eSriastradh /*	$NetBSD: nouveau_nvkm_engine_disp_tu102.c,v 1.2 2021/12/18 23:45:35 riastradh Exp $	*/
21571a7a1Sriastradh 
31571a7a1Sriastradh /*
41571a7a1Sriastradh  * Copyright 2018 Red Hat Inc.
51571a7a1Sriastradh  *
61571a7a1Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
71571a7a1Sriastradh  * copy of this software and associated documentation files (the "Software"),
81571a7a1Sriastradh  * to deal in the Software without restriction, including without limitation
91571a7a1Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
101571a7a1Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
111571a7a1Sriastradh  * Software is furnished to do so, subject to the following conditions:
121571a7a1Sriastradh  *
131571a7a1Sriastradh  * The above copyright notice and this permission notice shall be included in
141571a7a1Sriastradh  * all copies or substantial portions of the Software.
151571a7a1Sriastradh  *
161571a7a1Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171571a7a1Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181571a7a1Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
191571a7a1Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
201571a7a1Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
211571a7a1Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
221571a7a1Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
231571a7a1Sriastradh  */
241571a7a1Sriastradh #include <sys/cdefs.h>
25*677dec6eSriastradh __KERNEL_RCSID(0, "$NetBSD: nouveau_nvkm_engine_disp_tu102.c,v 1.2 2021/12/18 23:45:35 riastradh Exp $");
261571a7a1Sriastradh 
271571a7a1Sriastradh #include "nv50.h"
281571a7a1Sriastradh #include "head.h"
291571a7a1Sriastradh #include "ior.h"
301571a7a1Sriastradh #include "channv50.h"
311571a7a1Sriastradh #include "rootnv50.h"
321571a7a1Sriastradh 
331571a7a1Sriastradh #include <core/gpuobj.h>
341571a7a1Sriastradh #include <subdev/timer.h>
351571a7a1Sriastradh 
361571a7a1Sriastradh static int
tu102_disp_init(struct nv50_disp * disp)371571a7a1Sriastradh tu102_disp_init(struct nv50_disp *disp)
381571a7a1Sriastradh {
391571a7a1Sriastradh 	struct nvkm_device *device = disp->base.engine.subdev.device;
401571a7a1Sriastradh 	struct nvkm_head *head;
411571a7a1Sriastradh 	int i, j;
421571a7a1Sriastradh 	u32 tmp;
431571a7a1Sriastradh 
441571a7a1Sriastradh 	/* Claim ownership of display. */
451571a7a1Sriastradh 	if (nvkm_rd32(device, 0x6254e8) & 0x00000002) {
461571a7a1Sriastradh 		nvkm_mask(device, 0x6254e8, 0x00000001, 0x00000000);
471571a7a1Sriastradh 		if (nvkm_msec(device, 2000,
481571a7a1Sriastradh 			if (!(nvkm_rd32(device, 0x6254e8) & 0x00000002))
491571a7a1Sriastradh 				break;
501571a7a1Sriastradh 		) < 0)
511571a7a1Sriastradh 			return -EBUSY;
521571a7a1Sriastradh 	}
531571a7a1Sriastradh 
541571a7a1Sriastradh 	/* Lock pin capabilities. */
551571a7a1Sriastradh 	tmp = 0x00000021; /*XXX*/
561571a7a1Sriastradh 	nvkm_wr32(device, 0x640008, tmp);
571571a7a1Sriastradh 
581571a7a1Sriastradh 	/* SOR capabilities. */
591571a7a1Sriastradh 	for (i = 0; i < disp->sor.nr; i++) {
601571a7a1Sriastradh 		tmp = nvkm_rd32(device, 0x61c000 + (i * 0x800));
611571a7a1Sriastradh 		nvkm_mask(device, 0x640000, 0x00000100 << i, 0x00000100 << i);
621571a7a1Sriastradh 		nvkm_wr32(device, 0x640144 + (i * 0x08), tmp);
631571a7a1Sriastradh 	}
641571a7a1Sriastradh 
651571a7a1Sriastradh 	/* Head capabilities. */
661571a7a1Sriastradh 	list_for_each_entry(head, &disp->base.head, head) {
671571a7a1Sriastradh 		const int id = head->id;
681571a7a1Sriastradh 
691571a7a1Sriastradh 		/* RG. */
701571a7a1Sriastradh 		tmp = nvkm_rd32(device, 0x616300 + (id * 0x800));
711571a7a1Sriastradh 		nvkm_wr32(device, 0x640048 + (id * 0x020), tmp);
721571a7a1Sriastradh 
731571a7a1Sriastradh 		/* POSTCOMP. */
741571a7a1Sriastradh 		for (j = 0; j < 5 * 4; j += 4) {
751571a7a1Sriastradh 			tmp = nvkm_rd32(device, 0x616140 + (id * 0x800) + j);
761571a7a1Sriastradh 			nvkm_wr32(device, 0x640680 + (id * 0x20) + j, tmp);
771571a7a1Sriastradh 		}
781571a7a1Sriastradh 	}
791571a7a1Sriastradh 
801571a7a1Sriastradh 	/* Window capabilities. */
811571a7a1Sriastradh 	for (i = 0; i < disp->wndw.nr; i++) {
821571a7a1Sriastradh 		nvkm_mask(device, 0x640004, 1 << i, 1 << i);
831571a7a1Sriastradh 		for (j = 0; j < 6 * 4; j += 4) {
841571a7a1Sriastradh 			tmp = nvkm_rd32(device, 0x630100 + (i * 0x800) + j);
851571a7a1Sriastradh 			nvkm_mask(device, 0x640780 + (i * 0x20) + j, 0xffffffff, tmp);
861571a7a1Sriastradh 		}
871571a7a1Sriastradh 		nvkm_mask(device, 0x64000c, 0x00000100, 0x00000100);
881571a7a1Sriastradh 	}
891571a7a1Sriastradh 
901571a7a1Sriastradh 	/* IHUB capabilities. */
911571a7a1Sriastradh 	for (i = 0; i < 3; i++) {
921571a7a1Sriastradh 		tmp = nvkm_rd32(device, 0x62e000 + (i * 0x04));
931571a7a1Sriastradh 		nvkm_wr32(device, 0x640010 + (i * 0x04), tmp);
941571a7a1Sriastradh 	}
951571a7a1Sriastradh 
961571a7a1Sriastradh 	nvkm_mask(device, 0x610078, 0x00000001, 0x00000001);
971571a7a1Sriastradh 
981571a7a1Sriastradh 	/* Setup instance memory. */
991571a7a1Sriastradh 	switch (nvkm_memory_target(disp->inst->memory)) {
1001571a7a1Sriastradh 	case NVKM_MEM_TARGET_VRAM: tmp = 0x00000001; break;
1011571a7a1Sriastradh 	case NVKM_MEM_TARGET_NCOH: tmp = 0x00000002; break;
1021571a7a1Sriastradh 	case NVKM_MEM_TARGET_HOST: tmp = 0x00000003; break;
1031571a7a1Sriastradh 	default:
1041571a7a1Sriastradh 		break;
1051571a7a1Sriastradh 	}
1061571a7a1Sriastradh 	nvkm_wr32(device, 0x610010, 0x00000008 | tmp);
1071571a7a1Sriastradh 	nvkm_wr32(device, 0x610014, disp->inst->addr >> 16);
1081571a7a1Sriastradh 
1091571a7a1Sriastradh 	/* CTRL_DISP: AWAKEN, ERROR, SUPERVISOR[1-3]. */
1101571a7a1Sriastradh 	nvkm_wr32(device, 0x611cf0, 0x00000187); /* MSK. */
1111571a7a1Sriastradh 	nvkm_wr32(device, 0x611db0, 0x00000187); /* EN. */
1121571a7a1Sriastradh 
1131571a7a1Sriastradh 	/* EXC_OTHER: CURSn, CORE. */
1141571a7a1Sriastradh 	nvkm_wr32(device, 0x611cec, disp->head.mask << 16 |
1151571a7a1Sriastradh 				    0x00000001); /* MSK. */
1161571a7a1Sriastradh 	nvkm_wr32(device, 0x611dac, 0x00000000); /* EN. */
1171571a7a1Sriastradh 
1181571a7a1Sriastradh 	/* EXC_WINIM. */
1191571a7a1Sriastradh 	nvkm_wr32(device, 0x611ce8, disp->wndw.mask); /* MSK. */
1201571a7a1Sriastradh 	nvkm_wr32(device, 0x611da8, 0x00000000); /* EN. */
1211571a7a1Sriastradh 
1221571a7a1Sriastradh 	/* EXC_WIN. */
1231571a7a1Sriastradh 	nvkm_wr32(device, 0x611ce4, disp->wndw.mask); /* MSK. */
1241571a7a1Sriastradh 	nvkm_wr32(device, 0x611da4, 0x00000000); /* EN. */
1251571a7a1Sriastradh 
1261571a7a1Sriastradh 	/* HEAD_TIMING(n): VBLANK. */
1271571a7a1Sriastradh 	list_for_each_entry(head, &disp->base.head, head) {
1281571a7a1Sriastradh 		const u32 hoff = head->id * 4;
1291571a7a1Sriastradh 		nvkm_wr32(device, 0x611cc0 + hoff, 0x00000004); /* MSK. */
1301571a7a1Sriastradh 		nvkm_wr32(device, 0x611d80 + hoff, 0x00000000); /* EN. */
1311571a7a1Sriastradh 	}
1321571a7a1Sriastradh 
1331571a7a1Sriastradh 	/* OR. */
1341571a7a1Sriastradh 	nvkm_wr32(device, 0x611cf4, 0x00000000); /* MSK. */
1351571a7a1Sriastradh 	nvkm_wr32(device, 0x611db4, 0x00000000); /* EN. */
1361571a7a1Sriastradh 	return 0;
1371571a7a1Sriastradh }
1381571a7a1Sriastradh 
1391571a7a1Sriastradh static const struct nv50_disp_func
1401571a7a1Sriastradh tu102_disp = {
1411571a7a1Sriastradh 	.init = tu102_disp_init,
1421571a7a1Sriastradh 	.fini = gv100_disp_fini,
1431571a7a1Sriastradh 	.intr = gv100_disp_intr,
1441571a7a1Sriastradh 	.uevent = &gv100_disp_chan_uevent,
1451571a7a1Sriastradh 	.super = gv100_disp_super,
1461571a7a1Sriastradh 	.root = &tu102_disp_root_oclass,
1471571a7a1Sriastradh 	.wndw = { .cnt = gv100_disp_wndw_cnt },
1481571a7a1Sriastradh 	.head = { .cnt = gv100_head_cnt, .new = gv100_head_new },
1491571a7a1Sriastradh 	.sor = { .cnt = gv100_sor_cnt, .new = tu102_sor_new },
1501571a7a1Sriastradh 	.ramht_size = 0x2000,
1511571a7a1Sriastradh };
1521571a7a1Sriastradh 
1531571a7a1Sriastradh int
tu102_disp_new(struct nvkm_device * device,int index,struct nvkm_disp ** pdisp)1541571a7a1Sriastradh tu102_disp_new(struct nvkm_device *device, int index, struct nvkm_disp **pdisp)
1551571a7a1Sriastradh {
1561571a7a1Sriastradh 	return nv50_disp_new_(&tu102_disp, device, index, pdisp);
1571571a7a1Sriastradh }
158