109467b48Spatrick //===-- HexagonPeephole.cpp - Hexagon Peephole Optimiztions ---------------===//
209467b48Spatrick //
309467b48Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
409467b48Spatrick // See https://llvm.org/LICENSE.txt for license information.
509467b48Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
609467b48Spatrick //
709467b48Spatrick // This peephole pass optimizes in the following cases.
809467b48Spatrick // 1. Optimizes redundant sign extends for the following case
909467b48Spatrick //    Transform the following pattern
1009467b48Spatrick //    %170 = SXTW %166
1109467b48Spatrick //    ...
1209467b48Spatrick //    %176 = COPY %170:isub_lo
1309467b48Spatrick //
1409467b48Spatrick //    Into
1509467b48Spatrick //    %176 = COPY %166
1609467b48Spatrick //
1709467b48Spatrick //  2. Optimizes redundant negation of predicates.
1809467b48Spatrick //     %15 = CMPGTrr %6, %2
1909467b48Spatrick //     ...
2009467b48Spatrick //     %16 = NOT_p killed %15
2109467b48Spatrick //     ...
2209467b48Spatrick //     JMP_c killed %16, <%bb.1>, implicit dead %pc
2309467b48Spatrick //
2409467b48Spatrick //     Into
2509467b48Spatrick //     %15 = CMPGTrr %6, %2;
2609467b48Spatrick //     ...
2709467b48Spatrick //     JMP_cNot killed %15, <%bb.1>, implicit dead %pc;
2809467b48Spatrick //
2909467b48Spatrick // Note: The peephole pass makes the instrucstions like
3009467b48Spatrick // %170 = SXTW %166 or %16 = NOT_p killed %15
3109467b48Spatrick // redundant and relies on some form of dead removal instructions, like
3209467b48Spatrick // DCE or DIE to actually eliminate them.
3309467b48Spatrick 
3409467b48Spatrick //===----------------------------------------------------------------------===//
3509467b48Spatrick 
3609467b48Spatrick #include "Hexagon.h"
3709467b48Spatrick #include "HexagonTargetMachine.h"
3809467b48Spatrick #include "llvm/ADT/DenseMap.h"
3909467b48Spatrick #include "llvm/ADT/Statistic.h"
4009467b48Spatrick #include "llvm/CodeGen/MachineFunction.h"
4109467b48Spatrick #include "llvm/CodeGen/MachineFunctionPass.h"
4209467b48Spatrick #include "llvm/CodeGen/MachineInstrBuilder.h"
4309467b48Spatrick #include "llvm/CodeGen/MachineRegisterInfo.h"
4409467b48Spatrick #include "llvm/CodeGen/Passes.h"
4509467b48Spatrick #include "llvm/CodeGen/TargetInstrInfo.h"
4609467b48Spatrick #include "llvm/CodeGen/TargetRegisterInfo.h"
4709467b48Spatrick #include "llvm/IR/Constants.h"
48097a140dSpatrick #include "llvm/Pass.h"
4909467b48Spatrick #include "llvm/Support/CommandLine.h"
5009467b48Spatrick #include "llvm/Support/Debug.h"
5109467b48Spatrick #include "llvm/Support/raw_ostream.h"
5209467b48Spatrick #include "llvm/Target/TargetMachine.h"
5309467b48Spatrick #include <algorithm>
5409467b48Spatrick 
5509467b48Spatrick using namespace llvm;
5609467b48Spatrick 
5709467b48Spatrick #define DEBUG_TYPE "hexagon-peephole"
5809467b48Spatrick 
59*d415bd75Srobert static cl::opt<bool>
60*d415bd75Srobert     DisableHexagonPeephole("disable-hexagon-peephole", cl::Hidden,
6109467b48Spatrick                            cl::desc("Disable Peephole Optimization"));
6209467b48Spatrick 
63*d415bd75Srobert static cl::opt<bool> DisablePNotP("disable-hexagon-pnotp", cl::Hidden,
6409467b48Spatrick                                   cl::desc("Disable Optimization of PNotP"));
6509467b48Spatrick 
66*d415bd75Srobert static cl::opt<bool>
67*d415bd75Srobert     DisableOptSZExt("disable-hexagon-optszext", cl::Hidden, cl::init(true),
6809467b48Spatrick                     cl::desc("Disable Optimization of Sign/Zero Extends"));
6909467b48Spatrick 
70*d415bd75Srobert static cl::opt<bool>
71*d415bd75Srobert     DisableOptExtTo64("disable-hexagon-opt-ext-to-64", cl::Hidden,
72*d415bd75Srobert                       cl::init(true),
7309467b48Spatrick                       cl::desc("Disable Optimization of extensions to i64."));
7409467b48Spatrick 
7509467b48Spatrick namespace llvm {
7609467b48Spatrick   FunctionPass *createHexagonPeephole();
7709467b48Spatrick   void initializeHexagonPeepholePass(PassRegistry&);
7809467b48Spatrick }
7909467b48Spatrick 
8009467b48Spatrick namespace {
8109467b48Spatrick   struct HexagonPeephole : public MachineFunctionPass {
8209467b48Spatrick     const HexagonInstrInfo    *QII;
8309467b48Spatrick     const HexagonRegisterInfo *QRI;
8409467b48Spatrick     const MachineRegisterInfo *MRI;
8509467b48Spatrick 
8609467b48Spatrick   public:
8709467b48Spatrick     static char ID;
HexagonPeephole__anon763110c80111::HexagonPeephole8809467b48Spatrick     HexagonPeephole() : MachineFunctionPass(ID) {
8909467b48Spatrick       initializeHexagonPeepholePass(*PassRegistry::getPassRegistry());
9009467b48Spatrick     }
9109467b48Spatrick 
9209467b48Spatrick     bool runOnMachineFunction(MachineFunction &MF) override;
9309467b48Spatrick 
getPassName__anon763110c80111::HexagonPeephole9409467b48Spatrick     StringRef getPassName() const override {
9509467b48Spatrick       return "Hexagon optimize redundant zero and size extends";
9609467b48Spatrick     }
9709467b48Spatrick 
getAnalysisUsage__anon763110c80111::HexagonPeephole9809467b48Spatrick     void getAnalysisUsage(AnalysisUsage &AU) const override {
9909467b48Spatrick       MachineFunctionPass::getAnalysisUsage(AU);
10009467b48Spatrick     }
10109467b48Spatrick   };
10209467b48Spatrick }
10309467b48Spatrick 
10409467b48Spatrick char HexagonPeephole::ID = 0;
10509467b48Spatrick 
10609467b48Spatrick INITIALIZE_PASS(HexagonPeephole, "hexagon-peephole", "Hexagon Peephole",
10709467b48Spatrick                 false, false)
10809467b48Spatrick 
runOnMachineFunction(MachineFunction & MF)10909467b48Spatrick bool HexagonPeephole::runOnMachineFunction(MachineFunction &MF) {
11009467b48Spatrick   if (skipFunction(MF.getFunction()))
11109467b48Spatrick     return false;
11209467b48Spatrick 
11309467b48Spatrick   QII = static_cast<const HexagonInstrInfo *>(MF.getSubtarget().getInstrInfo());
11409467b48Spatrick   QRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
11509467b48Spatrick   MRI = &MF.getRegInfo();
11609467b48Spatrick 
11709467b48Spatrick   DenseMap<unsigned, unsigned> PeepholeMap;
11809467b48Spatrick   DenseMap<unsigned, std::pair<unsigned, unsigned> > PeepholeDoubleRegsMap;
11909467b48Spatrick 
12009467b48Spatrick   if (DisableHexagonPeephole) return false;
12109467b48Spatrick 
12209467b48Spatrick   // Loop over all of the basic blocks.
123*d415bd75Srobert   for (MachineBasicBlock &MBB : MF) {
12409467b48Spatrick     PeepholeMap.clear();
12509467b48Spatrick     PeepholeDoubleRegsMap.clear();
12609467b48Spatrick 
12709467b48Spatrick     // Traverse the basic block.
128*d415bd75Srobert     for (MachineInstr &MI : llvm::make_early_inc_range(MBB)) {
12909467b48Spatrick       // Look for sign extends:
13009467b48Spatrick       // %170 = SXTW %166
13109467b48Spatrick       if (!DisableOptSZExt && MI.getOpcode() == Hexagon::A2_sxtw) {
13209467b48Spatrick         assert(MI.getNumOperands() == 2);
13309467b48Spatrick         MachineOperand &Dst = MI.getOperand(0);
13409467b48Spatrick         MachineOperand &Src = MI.getOperand(1);
13509467b48Spatrick         Register DstReg = Dst.getReg();
13609467b48Spatrick         Register SrcReg = Src.getReg();
13709467b48Spatrick         // Just handle virtual registers.
13873471bf0Spatrick         if (DstReg.isVirtual() && SrcReg.isVirtual()) {
13909467b48Spatrick           // Map the following:
14009467b48Spatrick           // %170 = SXTW %166
14109467b48Spatrick           // PeepholeMap[170] = %166
14209467b48Spatrick           PeepholeMap[DstReg] = SrcReg;
14309467b48Spatrick         }
14409467b48Spatrick       }
14509467b48Spatrick 
14609467b48Spatrick       // Look for  %170 = COMBINE_ir_V4 (0, %169)
14709467b48Spatrick       // %170:DoublRegs, %169:IntRegs
14809467b48Spatrick       if (!DisableOptExtTo64 && MI.getOpcode() == Hexagon::A4_combineir) {
14909467b48Spatrick         assert(MI.getNumOperands() == 3);
15009467b48Spatrick         MachineOperand &Dst = MI.getOperand(0);
15109467b48Spatrick         MachineOperand &Src1 = MI.getOperand(1);
15209467b48Spatrick         MachineOperand &Src2 = MI.getOperand(2);
15309467b48Spatrick         if (Src1.getImm() != 0)
15409467b48Spatrick           continue;
15509467b48Spatrick         Register DstReg = Dst.getReg();
15609467b48Spatrick         Register SrcReg = Src2.getReg();
15709467b48Spatrick         PeepholeMap[DstReg] = SrcReg;
15809467b48Spatrick       }
15909467b48Spatrick 
16009467b48Spatrick       // Look for this sequence below
16109467b48Spatrick       // %DoubleReg1 = LSRd_ri %DoubleReg0, 32
16209467b48Spatrick       // %IntReg = COPY %DoubleReg1:isub_lo.
16309467b48Spatrick       // and convert into
16409467b48Spatrick       // %IntReg = COPY %DoubleReg0:isub_hi.
16509467b48Spatrick       if (MI.getOpcode() == Hexagon::S2_lsr_i_p) {
16609467b48Spatrick         assert(MI.getNumOperands() == 3);
16709467b48Spatrick         MachineOperand &Dst = MI.getOperand(0);
16809467b48Spatrick         MachineOperand &Src1 = MI.getOperand(1);
16909467b48Spatrick         MachineOperand &Src2 = MI.getOperand(2);
17009467b48Spatrick         if (Src2.getImm() != 32)
17109467b48Spatrick           continue;
17209467b48Spatrick         Register DstReg = Dst.getReg();
17309467b48Spatrick         Register SrcReg = Src1.getReg();
17409467b48Spatrick         PeepholeDoubleRegsMap[DstReg] =
17509467b48Spatrick           std::make_pair(*&SrcReg, Hexagon::isub_hi);
17609467b48Spatrick       }
17709467b48Spatrick 
17809467b48Spatrick       // Look for P=NOT(P).
17909467b48Spatrick       if (!DisablePNotP && MI.getOpcode() == Hexagon::C2_not) {
18009467b48Spatrick         assert(MI.getNumOperands() == 2);
18109467b48Spatrick         MachineOperand &Dst = MI.getOperand(0);
18209467b48Spatrick         MachineOperand &Src = MI.getOperand(1);
18309467b48Spatrick         Register DstReg = Dst.getReg();
18409467b48Spatrick         Register SrcReg = Src.getReg();
18509467b48Spatrick         // Just handle virtual registers.
18673471bf0Spatrick         if (DstReg.isVirtual() && SrcReg.isVirtual()) {
18709467b48Spatrick           // Map the following:
18809467b48Spatrick           // %170 = NOT_xx %166
18909467b48Spatrick           // PeepholeMap[170] = %166
19009467b48Spatrick           PeepholeMap[DstReg] = SrcReg;
19109467b48Spatrick         }
19209467b48Spatrick       }
19309467b48Spatrick 
19409467b48Spatrick       // Look for copy:
19509467b48Spatrick       // %176 = COPY %170:isub_lo
19609467b48Spatrick       if (!DisableOptSZExt && MI.isCopy()) {
19709467b48Spatrick         assert(MI.getNumOperands() == 2);
19809467b48Spatrick         MachineOperand &Dst = MI.getOperand(0);
19909467b48Spatrick         MachineOperand &Src = MI.getOperand(1);
20009467b48Spatrick 
20109467b48Spatrick         // Make sure we are copying the lower 32 bits.
20209467b48Spatrick         if (Src.getSubReg() != Hexagon::isub_lo)
20309467b48Spatrick           continue;
20409467b48Spatrick 
20509467b48Spatrick         Register DstReg = Dst.getReg();
20609467b48Spatrick         Register SrcReg = Src.getReg();
20773471bf0Spatrick         if (DstReg.isVirtual() && SrcReg.isVirtual()) {
20809467b48Spatrick           // Try to find in the map.
20909467b48Spatrick           if (unsigned PeepholeSrc = PeepholeMap.lookup(SrcReg)) {
21009467b48Spatrick             // Change the 1st operand.
211*d415bd75Srobert             MI.removeOperand(1);
21209467b48Spatrick             MI.addOperand(MachineOperand::CreateReg(PeepholeSrc, false));
21309467b48Spatrick           } else  {
21409467b48Spatrick             DenseMap<unsigned, std::pair<unsigned, unsigned> >::iterator DI =
21509467b48Spatrick               PeepholeDoubleRegsMap.find(SrcReg);
21609467b48Spatrick             if (DI != PeepholeDoubleRegsMap.end()) {
21709467b48Spatrick               std::pair<unsigned,unsigned> PeepholeSrc = DI->second;
218*d415bd75Srobert               MI.removeOperand(1);
21909467b48Spatrick               MI.addOperand(MachineOperand::CreateReg(
22009467b48Spatrick                   PeepholeSrc.first, false /*isDef*/, false /*isImp*/,
22109467b48Spatrick                   false /*isKill*/, false /*isDead*/, false /*isUndef*/,
22209467b48Spatrick                   false /*isEarlyClobber*/, PeepholeSrc.second));
22309467b48Spatrick             }
22409467b48Spatrick           }
22509467b48Spatrick         }
22609467b48Spatrick       }
22709467b48Spatrick 
22809467b48Spatrick       // Look for Predicated instructions.
22909467b48Spatrick       if (!DisablePNotP) {
23009467b48Spatrick         bool Done = false;
23109467b48Spatrick         if (QII->isPredicated(MI)) {
23209467b48Spatrick           MachineOperand &Op0 = MI.getOperand(0);
23309467b48Spatrick           Register Reg0 = Op0.getReg();
23409467b48Spatrick           const TargetRegisterClass *RC0 = MRI->getRegClass(Reg0);
23509467b48Spatrick           if (RC0->getID() == Hexagon::PredRegsRegClassID) {
23609467b48Spatrick             // Handle instructions that have a prediate register in op0
23709467b48Spatrick             // (most cases of predicable instructions).
23873471bf0Spatrick             if (Reg0.isVirtual()) {
23909467b48Spatrick               // Try to find in the map.
24009467b48Spatrick               if (unsigned PeepholeSrc = PeepholeMap.lookup(Reg0)) {
24109467b48Spatrick                 // Change the 1st operand and, flip the opcode.
24209467b48Spatrick                 MI.getOperand(0).setReg(PeepholeSrc);
24309467b48Spatrick                 MRI->clearKillFlags(PeepholeSrc);
24409467b48Spatrick                 int NewOp = QII->getInvertedPredicatedOpcode(MI.getOpcode());
24509467b48Spatrick                 MI.setDesc(QII->get(NewOp));
24609467b48Spatrick                 Done = true;
24709467b48Spatrick               }
24809467b48Spatrick             }
24909467b48Spatrick           }
25009467b48Spatrick         }
25109467b48Spatrick 
25209467b48Spatrick         if (!Done) {
25309467b48Spatrick           // Handle special instructions.
25409467b48Spatrick           unsigned Op = MI.getOpcode();
25509467b48Spatrick           unsigned NewOp = 0;
25609467b48Spatrick           unsigned PR = 1, S1 = 2, S2 = 3;   // Operand indices.
25709467b48Spatrick 
25809467b48Spatrick           switch (Op) {
25909467b48Spatrick             case Hexagon::C2_mux:
26009467b48Spatrick             case Hexagon::C2_muxii:
26109467b48Spatrick               NewOp = Op;
26209467b48Spatrick               break;
26309467b48Spatrick             case Hexagon::C2_muxri:
26409467b48Spatrick               NewOp = Hexagon::C2_muxir;
26509467b48Spatrick               break;
26609467b48Spatrick             case Hexagon::C2_muxir:
26709467b48Spatrick               NewOp = Hexagon::C2_muxri;
26809467b48Spatrick               break;
26909467b48Spatrick           }
27009467b48Spatrick           if (NewOp) {
27109467b48Spatrick             Register PSrc = MI.getOperand(PR).getReg();
27209467b48Spatrick             if (unsigned POrig = PeepholeMap.lookup(PSrc)) {
273*d415bd75Srobert               BuildMI(MBB, MI.getIterator(), MI.getDebugLoc(), QII->get(NewOp),
274*d415bd75Srobert                       MI.getOperand(0).getReg())
27509467b48Spatrick                   .addReg(POrig)
27609467b48Spatrick                   .add(MI.getOperand(S2))
27709467b48Spatrick                   .add(MI.getOperand(S1));
27809467b48Spatrick               MRI->clearKillFlags(POrig);
27909467b48Spatrick               MI.eraseFromParent();
28009467b48Spatrick             }
28109467b48Spatrick           } // if (NewOp)
28209467b48Spatrick         } // if (!Done)
28309467b48Spatrick 
28409467b48Spatrick       } // if (!DisablePNotP)
28509467b48Spatrick 
28609467b48Spatrick     } // Instruction
28709467b48Spatrick   } // Basic Block
28809467b48Spatrick   return true;
28909467b48Spatrick }
29009467b48Spatrick 
createHexagonPeephole()29109467b48Spatrick FunctionPass *llvm::createHexagonPeephole() {
29209467b48Spatrick   return new HexagonPeephole();
29309467b48Spatrick }
294