109467b48Spatrick //===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
209467b48Spatrick //
309467b48Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
409467b48Spatrick // See https://llvm.org/LICENSE.txt for license information.
509467b48Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
609467b48Spatrick //
709467b48Spatrick //===----------------------------------------------------------------------===//
809467b48Spatrick //
909467b48Spatrick //
1009467b48Spatrick //===----------------------------------------------------------------------===//
1109467b48Spatrick 
1209467b48Spatrick #include "SparcTargetMachine.h"
1309467b48Spatrick #include "LeonPasses.h"
1409467b48Spatrick #include "Sparc.h"
15*d415bd75Srobert #include "SparcMachineFunctionInfo.h"
1609467b48Spatrick #include "SparcTargetObjectFile.h"
1709467b48Spatrick #include "TargetInfo/SparcTargetInfo.h"
1809467b48Spatrick #include "llvm/CodeGen/Passes.h"
1909467b48Spatrick #include "llvm/CodeGen/TargetPassConfig.h"
2009467b48Spatrick #include "llvm/IR/LegacyPassManager.h"
21*d415bd75Srobert #include "llvm/MC/TargetRegistry.h"
22*d415bd75Srobert #include <optional>
2309467b48Spatrick using namespace llvm;
2409467b48Spatrick 
LLVMInitializeSparcTarget()2509467b48Spatrick extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeSparcTarget() {
2609467b48Spatrick   // Register the target.
2709467b48Spatrick   RegisterTargetMachine<SparcV8TargetMachine> X(getTheSparcTarget());
2809467b48Spatrick   RegisterTargetMachine<SparcV9TargetMachine> Y(getTheSparcV9Target());
2909467b48Spatrick   RegisterTargetMachine<SparcelTargetMachine> Z(getTheSparcelTarget());
30*d415bd75Srobert 
31*d415bd75Srobert   PassRegistry &PR = *PassRegistry::getPassRegistry();
32*d415bd75Srobert   initializeSparcDAGToDAGISelPass(PR);
3309467b48Spatrick }
3409467b48Spatrick 
35*d415bd75Srobert static cl::opt<bool>
36*d415bd75Srobert     BranchRelaxation("sparc-enable-branch-relax", cl::Hidden, cl::init(true),
37*d415bd75Srobert                      cl::desc("Relax out of range conditional branches"));
38*d415bd75Srobert 
computeDataLayout(const Triple & T,bool is64Bit)3909467b48Spatrick static std::string computeDataLayout(const Triple &T, bool is64Bit) {
4009467b48Spatrick   // Sparc is typically big endian, but some are little.
4109467b48Spatrick   std::string Ret = T.getArch() == Triple::sparcel ? "e" : "E";
4209467b48Spatrick   Ret += "-m:e";
4309467b48Spatrick 
4409467b48Spatrick   // Some ABIs have 32bit pointers.
4509467b48Spatrick   if (!is64Bit)
4609467b48Spatrick     Ret += "-p:32:32";
4709467b48Spatrick 
4809467b48Spatrick   // Alignments for 64 bit integers.
4909467b48Spatrick   Ret += "-i64:64";
5009467b48Spatrick 
5109467b48Spatrick   // On SparcV9 128 floats are aligned to 128 bits, on others only to 64.
5209467b48Spatrick   // On SparcV9 registers can hold 64 or 32 bits, on others only 32.
5309467b48Spatrick   if (is64Bit)
5409467b48Spatrick     Ret += "-n32:64";
5509467b48Spatrick   else
5609467b48Spatrick     Ret += "-f128:64-n32";
5709467b48Spatrick 
5809467b48Spatrick   if (is64Bit)
5909467b48Spatrick     Ret += "-S128";
6009467b48Spatrick   else
6109467b48Spatrick     Ret += "-S64";
6209467b48Spatrick 
6309467b48Spatrick   return Ret;
6409467b48Spatrick }
6509467b48Spatrick 
getEffectiveRelocModel(std::optional<Reloc::Model> RM)66*d415bd75Srobert static Reloc::Model getEffectiveRelocModel(std::optional<Reloc::Model> RM) {
67*d415bd75Srobert   return RM.value_or(Reloc::Static);
6809467b48Spatrick }
6909467b48Spatrick 
7009467b48Spatrick // Code models. Some only make sense for 64-bit code.
7109467b48Spatrick //
7209467b48Spatrick // SunCC  Reloc   CodeModel  Constraints
7309467b48Spatrick // abs32  Static  Small      text+data+bss linked below 2^32 bytes
7409467b48Spatrick // abs44  Static  Medium     text+data+bss linked below 2^44 bytes
7509467b48Spatrick // abs64  Static  Large      text smaller than 2^31 bytes
7609467b48Spatrick // pic13  PIC_    Small      GOT < 2^13 bytes
7709467b48Spatrick // pic32  PIC_    Medium     GOT < 2^32 bytes
7809467b48Spatrick //
7909467b48Spatrick // All code models require that the text segment is smaller than 2GB.
8009467b48Spatrick static CodeModel::Model
getEffectiveSparcCodeModel(std::optional<CodeModel::Model> CM,Reloc::Model RM,bool Is64Bit,bool JIT)81*d415bd75Srobert getEffectiveSparcCodeModel(std::optional<CodeModel::Model> CM, Reloc::Model RM,
8209467b48Spatrick                            bool Is64Bit, bool JIT) {
8309467b48Spatrick   if (CM) {
8409467b48Spatrick     if (*CM == CodeModel::Tiny)
8509467b48Spatrick       report_fatal_error("Target does not support the tiny CodeModel", false);
8609467b48Spatrick     if (*CM == CodeModel::Kernel)
8709467b48Spatrick       report_fatal_error("Target does not support the kernel CodeModel", false);
8809467b48Spatrick     return *CM;
8909467b48Spatrick   }
9009467b48Spatrick   if (Is64Bit) {
9109467b48Spatrick     if (JIT)
9209467b48Spatrick       return CodeModel::Large;
9309467b48Spatrick     return RM == Reloc::PIC_ ? CodeModel::Small : CodeModel::Medium;
9409467b48Spatrick   }
9509467b48Spatrick   return CodeModel::Small;
9609467b48Spatrick }
9709467b48Spatrick 
9809467b48Spatrick /// Create an ILP32 architecture model
SparcTargetMachine(const Target & T,const Triple & TT,StringRef CPU,StringRef FS,const TargetOptions & Options,std::optional<Reloc::Model> RM,std::optional<CodeModel::Model> CM,CodeGenOpt::Level OL,bool JIT,bool is64bit)99*d415bd75Srobert SparcTargetMachine::SparcTargetMachine(const Target &T, const Triple &TT,
100*d415bd75Srobert                                        StringRef CPU, StringRef FS,
101*d415bd75Srobert                                        const TargetOptions &Options,
102*d415bd75Srobert                                        std::optional<Reloc::Model> RM,
103*d415bd75Srobert                                        std::optional<CodeModel::Model> CM,
104*d415bd75Srobert                                        CodeGenOpt::Level OL, bool JIT,
105*d415bd75Srobert                                        bool is64bit)
10609467b48Spatrick     : LLVMTargetMachine(T, computeDataLayout(TT, is64bit), TT, CPU, FS, Options,
10709467b48Spatrick                         getEffectiveRelocModel(RM),
10809467b48Spatrick                         getEffectiveSparcCodeModel(
10909467b48Spatrick                             CM, getEffectiveRelocModel(RM), is64bit, JIT),
11009467b48Spatrick                         OL),
11109467b48Spatrick       TLOF(std::make_unique<SparcELFTargetObjectFile>()),
112097a140dSpatrick       Subtarget(TT, std::string(CPU), std::string(FS), *this, is64bit),
113097a140dSpatrick       is64Bit(is64bit) {
11409467b48Spatrick   initAsmInfo();
11509467b48Spatrick }
11609467b48Spatrick 
117*d415bd75Srobert SparcTargetMachine::~SparcTargetMachine() = default;
11809467b48Spatrick 
11909467b48Spatrick const SparcSubtarget *
getSubtargetImpl(const Function & F) const12009467b48Spatrick SparcTargetMachine::getSubtargetImpl(const Function &F) const {
12109467b48Spatrick   Attribute CPUAttr = F.getFnAttribute("target-cpu");
12209467b48Spatrick   Attribute FSAttr = F.getFnAttribute("target-features");
12309467b48Spatrick 
12473471bf0Spatrick   std::string CPU =
12573471bf0Spatrick       CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU;
12673471bf0Spatrick   std::string FS =
12773471bf0Spatrick       FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS;
12809467b48Spatrick 
12909467b48Spatrick   // FIXME: This is related to the code below to reset the target options,
13009467b48Spatrick   // we need to know whether or not the soft float flag is set on the
13109467b48Spatrick   // function, so we can enable it as a subtarget feature.
13273471bf0Spatrick   bool softFloat = F.getFnAttribute("use-soft-float").getValueAsBool();
13309467b48Spatrick 
13409467b48Spatrick   if (softFloat)
13509467b48Spatrick     FS += FS.empty() ? "+soft-float" : ",+soft-float";
13609467b48Spatrick 
13709467b48Spatrick   auto &I = SubtargetMap[CPU + FS];
13809467b48Spatrick   if (!I) {
13909467b48Spatrick     // This needs to be done before we create a new subtarget since any
14009467b48Spatrick     // creation will depend on the TM and the code generation flags on the
14109467b48Spatrick     // function that reside in TargetOptions.
14209467b48Spatrick     resetTargetOptions(F);
14309467b48Spatrick     I = std::make_unique<SparcSubtarget>(TargetTriple, CPU, FS, *this,
14409467b48Spatrick                                           this->is64Bit);
14509467b48Spatrick   }
14609467b48Spatrick   return I.get();
14709467b48Spatrick }
14809467b48Spatrick 
createMachineFunctionInfo(BumpPtrAllocator & Allocator,const Function & F,const TargetSubtargetInfo * STI) const149*d415bd75Srobert MachineFunctionInfo *SparcTargetMachine::createMachineFunctionInfo(
150*d415bd75Srobert     BumpPtrAllocator &Allocator, const Function &F,
151*d415bd75Srobert     const TargetSubtargetInfo *STI) const {
152*d415bd75Srobert   return SparcMachineFunctionInfo::create<SparcMachineFunctionInfo>(Allocator,
153*d415bd75Srobert                                                                     F, STI);
154*d415bd75Srobert }
155*d415bd75Srobert 
15609467b48Spatrick namespace {
15709467b48Spatrick /// Sparc Code Generator Pass Configuration Options.
15809467b48Spatrick class SparcPassConfig : public TargetPassConfig {
15909467b48Spatrick public:
SparcPassConfig(SparcTargetMachine & TM,PassManagerBase & PM)16009467b48Spatrick   SparcPassConfig(SparcTargetMachine &TM, PassManagerBase &PM)
16109467b48Spatrick     : TargetPassConfig(TM, PM) {}
16209467b48Spatrick 
getSparcTargetMachine() const16309467b48Spatrick   SparcTargetMachine &getSparcTargetMachine() const {
16409467b48Spatrick     return getTM<SparcTargetMachine>();
16509467b48Spatrick   }
16609467b48Spatrick 
16709467b48Spatrick   void addIRPasses() override;
16809467b48Spatrick   bool addInstSelector() override;
16909467b48Spatrick   void addPreEmitPass() override;
17009467b48Spatrick };
17109467b48Spatrick } // namespace
17209467b48Spatrick 
createPassConfig(PassManagerBase & PM)17309467b48Spatrick TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
17409467b48Spatrick   return new SparcPassConfig(*this, PM);
17509467b48Spatrick }
17609467b48Spatrick 
addIRPasses()17709467b48Spatrick void SparcPassConfig::addIRPasses() {
17809467b48Spatrick   addPass(createAtomicExpandPass());
17909467b48Spatrick 
18009467b48Spatrick   TargetPassConfig::addIRPasses();
18109467b48Spatrick }
18209467b48Spatrick 
addInstSelector()18309467b48Spatrick bool SparcPassConfig::addInstSelector() {
18409467b48Spatrick   addPass(createSparcISelDag(getSparcTargetMachine()));
18509467b48Spatrick   return false;
18609467b48Spatrick }
18709467b48Spatrick 
addPreEmitPass()18809467b48Spatrick void SparcPassConfig::addPreEmitPass(){
189*d415bd75Srobert   if (BranchRelaxation)
190*d415bd75Srobert     addPass(&BranchRelaxationPassID);
191*d415bd75Srobert 
19209467b48Spatrick   addPass(createSparcDelaySlotFillerPass());
19309467b48Spatrick 
19409467b48Spatrick   if (this->getSparcTargetMachine().getSubtargetImpl()->insertNOPLoad())
19509467b48Spatrick   {
19609467b48Spatrick     addPass(new InsertNOPLoad());
19709467b48Spatrick   }
19809467b48Spatrick   if (this->getSparcTargetMachine().getSubtargetImpl()->detectRoundChange()) {
19909467b48Spatrick     addPass(new DetectRoundChange());
20009467b48Spatrick   }
20109467b48Spatrick   if (this->getSparcTargetMachine().getSubtargetImpl()->fixAllFDIVSQRT())
20209467b48Spatrick   {
20309467b48Spatrick     addPass(new FixAllFDIVSQRT());
20409467b48Spatrick   }
20509467b48Spatrick }
20609467b48Spatrick 
anchor()20709467b48Spatrick void SparcV8TargetMachine::anchor() { }
20809467b48Spatrick 
SparcV8TargetMachine(const Target & T,const Triple & TT,StringRef CPU,StringRef FS,const TargetOptions & Options,std::optional<Reloc::Model> RM,std::optional<CodeModel::Model> CM,CodeGenOpt::Level OL,bool JIT)20909467b48Spatrick SparcV8TargetMachine::SparcV8TargetMachine(const Target &T, const Triple &TT,
21009467b48Spatrick                                            StringRef CPU, StringRef FS,
21109467b48Spatrick                                            const TargetOptions &Options,
212*d415bd75Srobert                                            std::optional<Reloc::Model> RM,
213*d415bd75Srobert                                            std::optional<CodeModel::Model> CM,
21409467b48Spatrick                                            CodeGenOpt::Level OL, bool JIT)
21509467b48Spatrick     : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, false) {}
21609467b48Spatrick 
anchor()21709467b48Spatrick void SparcV9TargetMachine::anchor() { }
21809467b48Spatrick 
SparcV9TargetMachine(const Target & T,const Triple & TT,StringRef CPU,StringRef FS,const TargetOptions & Options,std::optional<Reloc::Model> RM,std::optional<CodeModel::Model> CM,CodeGenOpt::Level OL,bool JIT)21909467b48Spatrick SparcV9TargetMachine::SparcV9TargetMachine(const Target &T, const Triple &TT,
22009467b48Spatrick                                            StringRef CPU, StringRef FS,
22109467b48Spatrick                                            const TargetOptions &Options,
222*d415bd75Srobert                                            std::optional<Reloc::Model> RM,
223*d415bd75Srobert                                            std::optional<CodeModel::Model> CM,
22409467b48Spatrick                                            CodeGenOpt::Level OL, bool JIT)
22509467b48Spatrick     : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, true) {}
22609467b48Spatrick 
anchor()22709467b48Spatrick void SparcelTargetMachine::anchor() {}
22809467b48Spatrick 
SparcelTargetMachine(const Target & T,const Triple & TT,StringRef CPU,StringRef FS,const TargetOptions & Options,std::optional<Reloc::Model> RM,std::optional<CodeModel::Model> CM,CodeGenOpt::Level OL,bool JIT)22909467b48Spatrick SparcelTargetMachine::SparcelTargetMachine(const Target &T, const Triple &TT,
23009467b48Spatrick                                            StringRef CPU, StringRef FS,
23109467b48Spatrick                                            const TargetOptions &Options,
232*d415bd75Srobert                                            std::optional<Reloc::Model> RM,
233*d415bd75Srobert                                            std::optional<CodeModel::Model> CM,
23409467b48Spatrick                                            CodeGenOpt::Level OL, bool JIT)
23509467b48Spatrick     : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, false) {}
236