1*3d8817e4Smiod2006-05-26 Richard Sandiford <richard@codesourcery.com> 2*3d8817e4Smiod 3*3d8817e4Smiod * m68k.h (mcf_mask): Define. 4*3d8817e4Smiod 5*3d8817e4Smiod2006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de> 6*3d8817e4Smiod 7*3d8817e4Smiod * avr.h (AVR_ISA_PWMx): New. 8*3d8817e4Smiod 9*3d8817e4Smiod2006-03-28 Nathan Sidwell <nathan@codesourcery.com> 10*3d8817e4Smiod 11*3d8817e4Smiod * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010, 12*3d8817e4Smiod cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851, 13*3d8817e4Smiod cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e, 14*3d8817e4Smiod cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x, 15*3d8817e4Smiod cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove. 16*3d8817e4Smiod 17*3d8817e4Smiod2006-03-10 Paul Brook <paul@codesourcery.com> 18*3d8817e4Smiod 19*3d8817e4Smiod * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions. 20*3d8817e4Smiod 21*3d8817e4Smiod2006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 22*3d8817e4Smiod 23*3d8817e4Smiod * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come 24*3d8817e4Smiod first. Correct mask of bb "B" opcode. 25*3d8817e4Smiod 26*3d8817e4Smiod2006-02-27 H.J. Lu <hongjiu.lu@intel.com> 27*3d8817e4Smiod 28*3d8817e4Smiod * i386.h (i386_optab): Support Intel Merom New Instructions. 29*3d8817e4Smiod 30*3d8817e4Smiod2006-02-24 Paul Brook <paul@codesourcery.com> 31*3d8817e4Smiod 32*3d8817e4Smiod * arm.h: Add V7 feature bits. 33*3d8817e4Smiod 34*3d8817e4Smiod2006-02-23 H.J. Lu <hongjiu.lu@intel.com> 35*3d8817e4Smiod 36*3d8817e4Smiod * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b. 37*3d8817e4Smiod 38*3d8817e4Smiod2006-01-31 Paul Brook <paul@codesourcery.com> 39*3d8817e4Smiod Richard Earnshaw <rearnsha@arm.com> 40*3d8817e4Smiod 41*3d8817e4Smiod * arm.h: Use ARM_CPU_FEATURE. 42*3d8817e4Smiod (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New. 43*3d8817e4Smiod (arm_feature_set): Change to a structure. 44*3d8817e4Smiod (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE, 45*3d8817e4Smiod ARM_FEATURE): New macros. 46*3d8817e4Smiod 47*3d8817e4Smiod2005-12-07 Hans-Peter Nilsson <hp@axis.com> 48*3d8817e4Smiod 49*3d8817e4Smiod * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS) 50*3d8817e4Smiod (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros. 51*3d8817e4Smiod (ADD_PC_INCR_OPCODE): Don't define. 52*3d8817e4Smiod 53*3d8817e4Smiod2005-12-06 H.J. Lu <hongjiu.lu@intel.com> 54*3d8817e4Smiod 55*3d8817e4Smiod PR gas/1874 56*3d8817e4Smiod * i386.h (i386_optab): Add 64bit support for monitor and mwait. 57*3d8817e4Smiod 58*3d8817e4Smiod2005-11-14 David Ung <davidu@mips.com> 59*3d8817e4Smiod 60*3d8817e4Smiod * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore 61*3d8817e4Smiod instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for 62*3d8817e4Smiod save/restore encoding of the args field. 63*3d8817e4Smiod 64*3d8817e4Smiod2005-10-28 Dave Brolley <brolley@redhat.com> 65*3d8817e4Smiod 66*3d8817e4Smiod Contribute the following changes: 67*3d8817e4Smiod 2005-02-16 Dave Brolley <brolley@redhat.com> 68*3d8817e4Smiod 69*3d8817e4Smiod * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename 70*3d8817e4Smiod cgen_isa_mask_* to cgen_bitset_*. 71*3d8817e4Smiod * cgen.h: Likewise. 72*3d8817e4Smiod 73*3d8817e4Smiod 2003-10-21 Richard Sandiford <rsandifo@redhat.com> 74*3d8817e4Smiod 75*3d8817e4Smiod * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition. 76*3d8817e4Smiod (CGEN_ATTR_ENTRY): Change "value" to type "unsigned". 77*3d8817e4Smiod (CGEN_CPU_TABLE): Make isas a ponter. 78*3d8817e4Smiod 79*3d8817e4Smiod 2003-09-29 Dave Brolley <brolley@redhat.com> 80*3d8817e4Smiod 81*3d8817e4Smiod * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef. 82*3d8817e4Smiod (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto. 83*3d8817e4Smiod (CGEN_ATTR_VALUE_TYPE): Use these new typedefs. 84*3d8817e4Smiod 85*3d8817e4Smiod 2002-12-13 Dave Brolley <brolley@redhat.com> 86*3d8817e4Smiod 87*3d8817e4Smiod * cgen.h (symcat.h): #include it. 88*3d8817e4Smiod (cgen-bitset.h): #include it. 89*3d8817e4Smiod (CGEN_ATTR_VALUE_TYPE): Now a union. 90*3d8817e4Smiod (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h. 91*3d8817e4Smiod (CGEN_ATTR_ENTRY): 'value' now unsigned. 92*3d8817e4Smiod (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*). 93*3d8817e4Smiod * cgen-bitset.h: New file. 94*3d8817e4Smiod 95*3d8817e4Smiod2005-09-30 Catherine Moore <clm@cm00re.com> 96*3d8817e4Smiod 97*3d8817e4Smiod * bfin.h: New file. 98*3d8817e4Smiod 99*3d8817e4Smiod2005-10-24 Jan Beulich <jbeulich@novell.com> 100*3d8817e4Smiod 101*3d8817e4Smiod * ia64.h (enum ia64_opnd): Move memory operand out of set of 102*3d8817e4Smiod indirect operands. 103*3d8817e4Smiod 104*3d8817e4Smiod2005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 105*3d8817e4Smiod 106*3d8817e4Smiod * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes. 107*3d8817e4Smiod Add FLAG_STRICT to pa10 ftest opcode. 108*3d8817e4Smiod 109*3d8817e4Smiod2005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 110*3d8817e4Smiod 111*3d8817e4Smiod * hppa.h (pa_opcodes): Remove lha entries. 112*3d8817e4Smiod 113*3d8817e4Smiod2005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 114*3d8817e4Smiod 115*3d8817e4Smiod * hppa.h (FLAG_STRICT): Revise comment. 116*3d8817e4Smiod (pa_opcode): Revise ordering rules. Add/move strict pa10 variants 117*3d8817e4Smiod before corresponding pa11 opcodes. Add strict pa10 register-immediate 118*3d8817e4Smiod entries for "fdc". 119*3d8817e4Smiod 120*3d8817e4Smiod2005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 121*3d8817e4Smiod 122*3d8817e4Smiod * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries. 123*3d8817e4Smiod 124*3d8817e4Smiod2005-09-06 Chao-ying Fu <fu@mips.com> 125*3d8817e4Smiod 126*3d8817e4Smiod * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H, 127*3d8817e4Smiod OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New 128*3d8817e4Smiod define. 129*3d8817e4Smiod Document !, $, *, &, g, +t, +T operand formats for MT instructions. 130*3d8817e4Smiod (INSN_ASE_MASK): Update to include INSN_MT. 131*3d8817e4Smiod (INSN_MT): New define for MT ASE. 132*3d8817e4Smiod 133*3d8817e4Smiod2005-08-25 Chao-ying Fu <fu@mips.com> 134*3d8817e4Smiod 135*3d8817e4Smiod * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S, 136*3d8817e4Smiod OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7, 137*3d8817e4Smiod OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4, 138*3d8817e4Smiod OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP, 139*3d8817e4Smiod OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define. 140*3d8817e4Smiod Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP 141*3d8817e4Smiod instructions. 142*3d8817e4Smiod (INSN_DSP): New define for DSP ASE. 143*3d8817e4Smiod 144*3d8817e4Smiod2005-08-18 Alan Modra <amodra@bigpond.net.au> 145*3d8817e4Smiod 146*3d8817e4Smiod * a29k.h: Delete. 147*3d8817e4Smiod 148*3d8817e4Smiod2005-08-15 Daniel Jacobowitz <dan@codesourcery.com> 149*3d8817e4Smiod 150*3d8817e4Smiod * ppc.h (PPC_OPCODE_E300): Define. 151*3d8817e4Smiod 152*3d8817e4Smiod2005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com> 153*3d8817e4Smiod 154*3d8817e4Smiod * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109. 155*3d8817e4Smiod 156*3d8817e4Smiod2005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 157*3d8817e4Smiod 158*3d8817e4Smiod PR gas/336 159*3d8817e4Smiod * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb 160*3d8817e4Smiod and pitlb. 161*3d8817e4Smiod 162*3d8817e4Smiod2005-07-27 Jan Beulich <jbeulich@novell.com> 163*3d8817e4Smiod 164*3d8817e4Smiod * i386.h (i386_optab): Add comment to movd. Use LongMem for all 165*3d8817e4Smiod movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers. 166*3d8817e4Smiod Add movq-s as 64-bit variants of movd-s. 167*3d8817e4Smiod 168*3d8817e4Smiod2005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 169*3d8817e4Smiod 170*3d8817e4Smiod * hppa.h: Fix punctuation in comment. 171*3d8817e4Smiod 172*3d8817e4Smiod * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for 173*3d8817e4Smiod implicit space-register addressing. Set space-register bits on opcodes 174*3d8817e4Smiod using implicit space-register addressing. Add various missing pa20 175*3d8817e4Smiod long-immediate opcodes. Remove various opcodes using implicit 3-bit 176*3d8817e4Smiod space-register addressing. Use "fE" instead of "fe" in various 177*3d8817e4Smiod fstw opcodes. 178*3d8817e4Smiod 179*3d8817e4Smiod2005-07-18 Jan Beulich <jbeulich@novell.com> 180*3d8817e4Smiod 181*3d8817e4Smiod * i386.h (i386_optab): Operands of aam and aad are unsigned. 182*3d8817e4Smiod 183*3d8817e4Smiod2007-07-15 H.J. Lu <hongjiu.lu@intel.com> 184*3d8817e4Smiod 185*3d8817e4Smiod * i386.h (i386_optab): Support Intel VMX Instructions. 186*3d8817e4Smiod 187*3d8817e4Smiod2005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 188*3d8817e4Smiod 189*3d8817e4Smiod * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores. 190*3d8817e4Smiod 191*3d8817e4Smiod2005-07-05 Jan Beulich <jbeulich@novell.com> 192*3d8817e4Smiod 193*3d8817e4Smiod * i386.h (i386_optab): Add new insns. 194*3d8817e4Smiod 195*3d8817e4Smiod2005-07-01 Nick Clifton <nickc@redhat.com> 196*3d8817e4Smiod 197*3d8817e4Smiod * sparc.h: Add typedefs to structure declarations. 198*3d8817e4Smiod 199*3d8817e4Smiod2005-06-20 H.J. Lu <hongjiu.lu@intel.com> 200*3d8817e4Smiod 201*3d8817e4Smiod PR 1013 202*3d8817e4Smiod * i386.h (i386_optab): Update comments for 64bit addressing on 203*3d8817e4Smiod mov. Allow 64bit addressing for mov and movq. 204*3d8817e4Smiod 205*3d8817e4Smiod2005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 206*3d8817e4Smiod 207*3d8817e4Smiod * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx, 208*3d8817e4Smiod respectively, in various floating-point load and store patterns. 209*3d8817e4Smiod 210*3d8817e4Smiod2005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca> 211*3d8817e4Smiod 212*3d8817e4Smiod * hppa.h (FLAG_STRICT): Correct comment. 213*3d8817e4Smiod (pa_opcodes): Update load and store entries to allow both PA 1.X and 214*3d8817e4Smiod PA 2.0 mneumonics when equivalent. Entries with cache control 215*3d8817e4Smiod completers now require PA 1.1. Adjust whitespace. 216*3d8817e4Smiod 217*3d8817e4Smiod2005-05-19 Anton Blanchard <anton@samba.org> 218*3d8817e4Smiod 219*3d8817e4Smiod * ppc.h (PPC_OPCODE_POWER5): Define. 220*3d8817e4Smiod 221*3d8817e4Smiod2005-05-10 Nick Clifton <nickc@redhat.com> 222*3d8817e4Smiod 223*3d8817e4Smiod * Update the address and phone number of the FSF organization in 224*3d8817e4Smiod the GPL notices in the following files: 225*3d8817e4Smiod a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h, 226*3d8817e4Smiod crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h, 227*3d8817e4Smiod i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h, 228*3d8817e4Smiod mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h, 229*3d8817e4Smiod pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h, 230*3d8817e4Smiod tic54x.h, tic80.h, v850.h, vax.h 231*3d8817e4Smiod 232*3d8817e4Smiod2005-05-09 Jan Beulich <jbeulich@novell.com> 233*3d8817e4Smiod 234*3d8817e4Smiod * i386.h (i386_optab): Add ht and hnt. 235*3d8817e4Smiod 236*3d8817e4Smiod2005-04-18 Mark Kettenis <kettenis@gnu.org> 237*3d8817e4Smiod 238*3d8817e4Smiod * i386.h: Insert hyphens into selected VIA PadLock extensions. 239*3d8817e4Smiod Add xcrypt-ctr. Provide aliases without hyphens. 240*3d8817e4Smiod 241*3d8817e4Smiod2005-04-13 H.J. Lu <hongjiu.lu@intel.com> 242*3d8817e4Smiod 243*3d8817e4Smiod Moved from ../ChangeLog 244*3d8817e4Smiod 245*3d8817e4Smiod 2005-04-12 Paul Brook <paul@codesourcery.com> 246*3d8817e4Smiod * m88k.h: Rename psr macros to avoid conflicts. 247*3d8817e4Smiod 248*3d8817e4Smiod 2005-03-12 Zack Weinberg <zack@codesourcery.com> 249*3d8817e4Smiod * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T. 250*3d8817e4Smiod Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2, 251*3d8817e4Smiod and ARM_ARCH_V6ZKT2. 252*3d8817e4Smiod 253*3d8817e4Smiod 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com> 254*3d8817e4Smiod * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4. 255*3d8817e4Smiod Remove redundant instruction types. 256*3d8817e4Smiod (struct argument): X_op - new field. 257*3d8817e4Smiod (struct cst4_entry): Remove. 258*3d8817e4Smiod (no_op_insn): Declare. 259*3d8817e4Smiod 260*3d8817e4Smiod 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com> 261*3d8817e4Smiod * crx.h (enum argtype): Rename types, remove unused types. 262*3d8817e4Smiod 263*3d8817e4Smiod 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com> 264*3d8817e4Smiod * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'. 265*3d8817e4Smiod (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE. 266*3d8817e4Smiod (enum operand_type): Rearrange operands, edit comments. 267*3d8817e4Smiod replace us<N> with ui<N> for unsigned immediate. 268*3d8817e4Smiod replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped 269*3d8817e4Smiod displacements (respectively). 270*3d8817e4Smiod replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index. 271*3d8817e4Smiod (instruction type): Add NO_TYPE_INS. 272*3d8817e4Smiod (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR. 273*3d8817e4Smiod (operand_entry): New field - 'flags'. 274*3d8817e4Smiod (operand flags): New. 275*3d8817e4Smiod 276*3d8817e4Smiod 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com> 277*3d8817e4Smiod * crx.h (operand_type): Remove redundant types i3, i4, 278*3d8817e4Smiod i5, i8, i12. 279*3d8817e4Smiod Add new unsigned immediate types us3, us4, us5, us16. 280*3d8817e4Smiod 281*3d8817e4Smiod2005-04-12 Mark Kettenis <kettenis@gnu.org> 282*3d8817e4Smiod 283*3d8817e4Smiod * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and 284*3d8817e4Smiod adjust them accordingly. 285*3d8817e4Smiod 286*3d8817e4Smiod2005-04-01 Jan Beulich <jbeulich@novell.com> 287*3d8817e4Smiod 288*3d8817e4Smiod * i386.h (i386_optab): Add rdtscp. 289*3d8817e4Smiod 290*3d8817e4Smiod2005-03-29 H.J. Lu <hongjiu.lu@intel.com> 291*3d8817e4Smiod 292*3d8817e4Smiod * i386.h (i386_optab): Don't allow the `l' suffix for moving 293*3d8817e4Smiod between memory and segment register. Allow movq for moving between 294*3d8817e4Smiod general-purpose register and segment register. 295*3d8817e4Smiod 296*3d8817e4Smiod2005-02-09 Jan Beulich <jbeulich@novell.com> 297*3d8817e4Smiod 298*3d8817e4Smiod PR gas/707 299*3d8817e4Smiod * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and 300*3d8817e4Smiod FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and 301*3d8817e4Smiod fnstsw. 302*3d8817e4Smiod 303*3d8817e4Smiod2006-02-07 Nathan Sidwell <nathan@codesourcery.com> 304*3d8817e4Smiod 305*3d8817e4Smiod * m68k.h (m68008, m68ec030, m68882): Remove. 306*3d8817e4Smiod (m68k_mask): New. 307*3d8817e4Smiod (cpu_m68k, cpu_cf): New. 308*3d8817e4Smiod (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407, 309*3d8817e4Smiod mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants. 310*3d8817e4Smiod 311*3d8817e4Smiod2005-01-25 Alexandre Oliva <aoliva@redhat.com> 312*3d8817e4Smiod 313*3d8817e4Smiod 2004-11-10 Alexandre Oliva <aoliva@redhat.com> 314*3d8817e4Smiod * cgen.h (enum cgen_parse_operand_type): Add 315*3d8817e4Smiod CGEN_PARSE_OPERAND_SYMBOLIC. 316*3d8817e4Smiod 317*3d8817e4Smiod2005-01-21 Fred Fish <fnf@specifixinc.com> 318*3d8817e4Smiod 319*3d8817e4Smiod * mips.h: Change INSN_ALIAS to INSN2_ALIAS. 320*3d8817e4Smiod Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC. 321*3d8817e4Smiod Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC. 322*3d8817e4Smiod 323*3d8817e4Smiod2005-01-19 Fred Fish <fnf@specifixinc.com> 324*3d8817e4Smiod 325*3d8817e4Smiod * mips.h (struct mips_opcode): Add new pinfo2 member. 326*3d8817e4Smiod (INSN_ALIAS): New define for opcode table entries that are 327*3d8817e4Smiod specific instances of another entry, such as 'move' for an 'or' 328*3d8817e4Smiod with a zero operand. 329*3d8817e4Smiod (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2. 330*3d8817e4Smiod (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4. 331*3d8817e4Smiod 332*3d8817e4Smiod2004-12-09 Ian Lance Taylor <ian@wasabisystems.com> 333*3d8817e4Smiod 334*3d8817e4Smiod * mips.h (CPU_RM9000): Define. 335*3d8817e4Smiod (OPCODE_IS_MEMBER): Handle CPU_RM9000. 336*3d8817e4Smiod 337*3d8817e4Smiod2004-11-25 Jan Beulich <jbeulich@novell.com> 338*3d8817e4Smiod 339*3d8817e4Smiod * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves 340*3d8817e4Smiod to/from test registers are illegal in 64-bit mode. Add missing 341*3d8817e4Smiod NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix 342*3d8817e4Smiod (previously one had to explicitly encode a rex64 prefix). Re-enable 343*3d8817e4Smiod lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings 344*3d8817e4Smiod support it there. Add cmpxchg16b as per Intel's 64-bit documentation. 345*3d8817e4Smiod 346*3d8817e4Smiod2004-11-23 Jan Beulich <jbeulich@novell.com> 347*3d8817e4Smiod 348*3d8817e4Smiod * i386.h (i386_optab): paddq and psubq, even in their MMX form, are 349*3d8817e4Smiod available only with SSE2. Change the MMX additions introduced by SSE 350*3d8817e4Smiod and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A 351*3d8817e4Smiod instructions by their now designated identifier (since combining i686 352*3d8817e4Smiod and 3DNow! does not really imply 3DNow!A). 353*3d8817e4Smiod 354*3d8817e4Smiod2004-11-19 Alan Modra <amodra@bigpond.net.au> 355*3d8817e4Smiod 356*3d8817e4Smiod * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes, 357*3d8817e4Smiod struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c. 358*3d8817e4Smiod 359*3d8817e4Smiod2004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com> 360*3d8817e4Smiod Vineet Sharma <vineets@noida.hcltech.com> 361*3d8817e4Smiod 362*3d8817e4Smiod * maxq.h: New file: Disassembly information for the maxq port. 363*3d8817e4Smiod 364*3d8817e4Smiod2004-11-05 H.J. Lu <hongjiu.lu@intel.com> 365*3d8817e4Smiod 366*3d8817e4Smiod * i386.h (i386_optab): Put back "movzb". 367*3d8817e4Smiod 368*3d8817e4Smiod2004-11-04 Hans-Peter Nilsson <hp@axis.com> 369*3d8817e4Smiod 370*3d8817e4Smiod * cris.h (enum cris_insn_version_usage): Tweak formatting and 371*3d8817e4Smiod comments. Remove member cris_ver_sim. Add members 372*3d8817e4Smiod cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10, 373*3d8817e4Smiod cris_ver_v8_10, cris_ver_v10, cris_ver_v10p. 374*3d8817e4Smiod (struct cris_support_reg, struct cris_cond15): New types. 375*3d8817e4Smiod (cris_conds15): Declare. 376*3d8817e4Smiod (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON) 377*3d8817e4Smiod (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS) 378*3d8817e4Smiod (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros. 379*3d8817e4Smiod (NOP_Z_BITS): Define in terms of NOP_OPCODE. 380*3d8817e4Smiod (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and 381*3d8817e4Smiod SIZE_FIELD_UNSIGNED. 382*3d8817e4Smiod 383*3d8817e4Smiod2004-11-04 Jan Beulich <jbeulich@novell.com> 384*3d8817e4Smiod 385*3d8817e4Smiod * i386.h (sldx_Suf): Remove. 386*3d8817e4Smiod (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize. 387*3d8817e4Smiod (q_FP): Define, implying no REX64. 388*3d8817e4Smiod (x_FP, sl_FP): Imply FloatMF. 389*3d8817e4Smiod (i386_optab): Split reg and mem forms of moving from segment registers 390*3d8817e4Smiod so that the memory forms can ignore the 16-/32-bit operand size 391*3d8817e4Smiod distinction. Adjust a few others for Intel mode. Remove *FP uses from 392*3d8817e4Smiod all non-floating-point instructions. Unite 32- and 64-bit forms of 393*3d8817e4Smiod movsx, movzx, and movd. Adjust floating point operations for the above 394*3d8817e4Smiod changes to the *FP macros. Add DefaultSize to floating point control 395*3d8817e4Smiod insns operating on larger memory ranges. Remove left over comments 396*3d8817e4Smiod hinting at certain insns being Intel-syntax ones where the ones 397*3d8817e4Smiod actually meant are already gone. 398*3d8817e4Smiod 399*3d8817e4Smiod2004-10-07 Tomer Levi <Tomer.Levi@nsc.com> 400*3d8817e4Smiod 401*3d8817e4Smiod * crx.h: Add COPS_REG_INS - Coprocessor Special register 402*3d8817e4Smiod instruction type. 403*3d8817e4Smiod 404*3d8817e4Smiod2004-09-30 Paul Brook <paul@codesourcery.com> 405*3d8817e4Smiod 406*3d8817e4Smiod * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define. 407*3d8817e4Smiod (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define. 408*3d8817e4Smiod 409*3d8817e4Smiod2004-09-11 Theodore A. Roth <troth@openavr.org> 410*3d8817e4Smiod 411*3d8817e4Smiod * avr.h: Add support for 412*3d8817e4Smiod atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128. 413*3d8817e4Smiod 414*3d8817e4Smiod2004-09-09 Segher Boessenkool <segher@kernel.crashing.org> 415*3d8817e4Smiod 416*3d8817e4Smiod * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment. 417*3d8817e4Smiod 418*3d8817e4Smiod2004-08-24 Dmitry Diky <diwil@spec.ru> 419*3d8817e4Smiod 420*3d8817e4Smiod * msp430.h (msp430_opc): Add new instructions. 421*3d8817e4Smiod (msp430_rcodes): Declare new instructions. 422*3d8817e4Smiod (msp430_hcodes): Likewise.. 423*3d8817e4Smiod 424*3d8817e4Smiod2004-08-13 Nick Clifton <nickc@redhat.com> 425*3d8817e4Smiod 426*3d8817e4Smiod PR/301 427*3d8817e4Smiod * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX 428*3d8817e4Smiod processors. 429*3d8817e4Smiod 430*3d8817e4Smiod2004-08-30 Michal Ludvig <mludvig@suse.cz> 431*3d8817e4Smiod 432*3d8817e4Smiod * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns. 433*3d8817e4Smiod 434*3d8817e4Smiod2004-07-22 H.J. Lu <hongjiu.lu@intel.com> 435*3d8817e4Smiod 436*3d8817e4Smiod * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints. 437*3d8817e4Smiod 438*3d8817e4Smiod2004-07-21 Jan Beulich <jbeulich@novell.com> 439*3d8817e4Smiod 440*3d8817e4Smiod * i386.h: Adjust instruction descriptions to better match the 441*3d8817e4Smiod specification. 442*3d8817e4Smiod 443*3d8817e4Smiod2004-07-16 Richard Earnshaw <rearnsha@arm.com> 444*3d8817e4Smiod 445*3d8817e4Smiod * arm.h: Remove all old content. Replace with architecture defines 446*3d8817e4Smiod from gas/config/tc-arm.c. 447*3d8817e4Smiod 448*3d8817e4Smiod2004-07-09 Andreas Schwab <schwab@suse.de> 449*3d8817e4Smiod 450*3d8817e4Smiod * m68k.h: Fix comment. 451*3d8817e4Smiod 452*3d8817e4Smiod2004-07-07 Tomer Levi <Tomer.Levi@nsc.com> 453*3d8817e4Smiod 454*3d8817e4Smiod * crx.h: New file. 455*3d8817e4Smiod 456*3d8817e4Smiod2004-06-24 Alan Modra <amodra@bigpond.net.au> 457*3d8817e4Smiod 458*3d8817e4Smiod * i386.h (i386_optab): Remove fildd, fistpd and fisttpd. 459*3d8817e4Smiod 460*3d8817e4Smiod2004-05-24 Peter Barada <peter@the-baradas.com> 461*3d8817e4Smiod 462*3d8817e4Smiod * m68k.h: Add 'size' to m68k_opcode. 463*3d8817e4Smiod 464*3d8817e4Smiod2004-05-05 Peter Barada <peter@the-baradas.com> 465*3d8817e4Smiod 466*3d8817e4Smiod * m68k.h: Switch from ColdFire chip name to core variant. 467*3d8817e4Smiod 468*3d8817e4Smiod2004-04-22 Peter Barada <peter@the-baradas.com> 469*3d8817e4Smiod 470*3d8817e4Smiod * m68k.h: Add mcfmac/mcfemac definitions. Update operand 471*3d8817e4Smiod descriptions for new EMAC cases. 472*3d8817e4Smiod Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly 473*3d8817e4Smiod handle Motorola MAC syntax. 474*3d8817e4Smiod Allow disassembly of ColdFire V4e object files. 475*3d8817e4Smiod 476*3d8817e4Smiod2004-03-16 Alan Modra <amodra@bigpond.net.au> 477*3d8817e4Smiod 478*3d8817e4Smiod * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines. 479*3d8817e4Smiod 480*3d8817e4Smiod2004-03-12 Jakub Jelinek <jakub@redhat.com> 481*3d8817e4Smiod 482*3d8817e4Smiod * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit. 483*3d8817e4Smiod 484*3d8817e4Smiod2004-03-12 Michal Ludvig <mludvig@suse.cz> 485*3d8817e4Smiod 486*3d8817e4Smiod * i386.h (i386_optab): Added xstore as an alias for xstorerng. 487*3d8817e4Smiod 488*3d8817e4Smiod2004-03-12 Michal Ludvig <mludvig@suse.cz> 489*3d8817e4Smiod 490*3d8817e4Smiod * i386.h (i386_optab): Added xstore/xcrypt insns. 491*3d8817e4Smiod 492*3d8817e4Smiod2004-02-09 Anil Paranjpe <anilp1@KPITCummins.com> 493*3d8817e4Smiod 494*3d8817e4Smiod * h8300.h (32bit ldc/stc): Add relaxing support. 495*3d8817e4Smiod 496*3d8817e4Smiod2004-01-12 Anil Paranjpe <anilp1@KPITCummins.com> 497*3d8817e4Smiod 498*3d8817e4Smiod * h8300.h (BITOP): Pass MEMRELAX flag. 499*3d8817e4Smiod 500*3d8817e4Smiod2004-01-09 Anil Paranjpe <anilp1@KPITCummins.com> 501*3d8817e4Smiod 502*3d8817e4Smiod * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32 503*3d8817e4Smiod except for the H8S. 504*3d8817e4Smiod 505*3d8817e4SmiodFor older changes see ChangeLog-9103 506*3d8817e4Smiod 507*3d8817e4SmiodLocal Variables: 508*3d8817e4Smiodmode: change-log 509*3d8817e4Smiodleft-margin: 8 510*3d8817e4Smiodfill-column: 74 511*3d8817e4Smiodversion-control: never 512*3d8817e4SmiodEnd: 513