1*3d8817e4Smiod /* i370-opc.c -- Instruction 370 (ESA/390) architecture opcode list
2*3d8817e4Smiod    Copyright 1994, 1999, 2000, 2001, 2003, 2005 Free Software Foundation, Inc.
3*3d8817e4Smiod    PowerPC version written by Ian Lance Taylor, Cygnus Support
4*3d8817e4Smiod    Rewritten for i370 ESA/390 support by Linas Vepstas <linas@linas.org> 1998, 1999
5*3d8817e4Smiod 
6*3d8817e4Smiod    This file is part of GDB, GAS, and the GNU binutils.
7*3d8817e4Smiod 
8*3d8817e4Smiod    GDB, GAS, and the GNU binutils are free software; you can redistribute
9*3d8817e4Smiod    them and/or modify them under the terms of the GNU General Public
10*3d8817e4Smiod    License as published by the Free Software Foundation; either version
11*3d8817e4Smiod    2, or (at your option) any later version.
12*3d8817e4Smiod 
13*3d8817e4Smiod    GDB, GAS, and the GNU binutils are distributed in the hope that they
14*3d8817e4Smiod    will be useful, but WITHOUT ANY WARRANTY; without even the implied
15*3d8817e4Smiod    warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See
16*3d8817e4Smiod    the GNU General Public License for more details.
17*3d8817e4Smiod 
18*3d8817e4Smiod    You should have received a copy of the GNU General Public License
19*3d8817e4Smiod    along with this file; see the file COPYING.  If not, write to the Free
20*3d8817e4Smiod    Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21*3d8817e4Smiod    02110-1301, USA.  */
22*3d8817e4Smiod 
23*3d8817e4Smiod #include <stdio.h>
24*3d8817e4Smiod #include "sysdep.h"
25*3d8817e4Smiod #include "opcode/i370.h"
26*3d8817e4Smiod 
27*3d8817e4Smiod /* This file holds the i370 opcode table.  The opcode table
28*3d8817e4Smiod    includes almost all of the extended instruction mnemonics.  This
29*3d8817e4Smiod    permits the disassembler to use them, and simplifies the assembler
30*3d8817e4Smiod    logic, at the cost of increasing the table size.  The table is
31*3d8817e4Smiod    strictly constant data, so the compiler should be able to put it in
32*3d8817e4Smiod    the .text section.
33*3d8817e4Smiod 
34*3d8817e4Smiod    This file also holds the operand table.  All knowledge about
35*3d8817e4Smiod    inserting operands into instructions and vice-versa is kept in this
36*3d8817e4Smiod    file.  */
37*3d8817e4Smiod 
38*3d8817e4Smiod /* The functions used to insert and extract complicated operands.  */
39*3d8817e4Smiod 
40*3d8817e4Smiod static i370_insn_t
insert_ss_b2(i370_insn_t insn,long value,const char ** errmsg ATTRIBUTE_UNUSED)41*3d8817e4Smiod insert_ss_b2 (i370_insn_t insn, long value,
42*3d8817e4Smiod 	      const char **errmsg ATTRIBUTE_UNUSED)
43*3d8817e4Smiod {
44*3d8817e4Smiod   insn.i[1] |= (value & 0xf) << 28;
45*3d8817e4Smiod   return insn;
46*3d8817e4Smiod }
47*3d8817e4Smiod 
48*3d8817e4Smiod static i370_insn_t
insert_ss_d2(i370_insn_t insn,long value,const char ** errmsg ATTRIBUTE_UNUSED)49*3d8817e4Smiod insert_ss_d2 (i370_insn_t insn, long value,
50*3d8817e4Smiod 	      const char **errmsg ATTRIBUTE_UNUSED)
51*3d8817e4Smiod {
52*3d8817e4Smiod   insn.i[1] |= (value & 0xfff) << 16;
53*3d8817e4Smiod   return insn;
54*3d8817e4Smiod }
55*3d8817e4Smiod 
56*3d8817e4Smiod static i370_insn_t
insert_rxf_r3(i370_insn_t insn,long value,const char ** errmsg ATTRIBUTE_UNUSED)57*3d8817e4Smiod insert_rxf_r3 (i370_insn_t insn, long value,
58*3d8817e4Smiod 	       const char **errmsg ATTRIBUTE_UNUSED)
59*3d8817e4Smiod {
60*3d8817e4Smiod   insn.i[1] |= (value & 0xf) << 28;
61*3d8817e4Smiod   return insn;
62*3d8817e4Smiod }
63*3d8817e4Smiod 
64*3d8817e4Smiod static long
extract_ss_b2(i370_insn_t insn,int * invalid ATTRIBUTE_UNUSED)65*3d8817e4Smiod extract_ss_b2 (i370_insn_t insn, int *invalid ATTRIBUTE_UNUSED)
66*3d8817e4Smiod {
67*3d8817e4Smiod   return (insn.i[1] >>28) & 0xf;
68*3d8817e4Smiod }
69*3d8817e4Smiod 
70*3d8817e4Smiod static long
extract_ss_d2(i370_insn_t insn,int * invalid ATTRIBUTE_UNUSED)71*3d8817e4Smiod extract_ss_d2 (i370_insn_t insn, int *invalid ATTRIBUTE_UNUSED)
72*3d8817e4Smiod {
73*3d8817e4Smiod   return (insn.i[1] >>16) & 0xfff;
74*3d8817e4Smiod }
75*3d8817e4Smiod 
76*3d8817e4Smiod static long
extract_rxf_r3(i370_insn_t insn,int * invalid ATTRIBUTE_UNUSED)77*3d8817e4Smiod extract_rxf_r3 (i370_insn_t insn, int *invalid ATTRIBUTE_UNUSED)
78*3d8817e4Smiod {
79*3d8817e4Smiod   return (insn.i[1] >>28) & 0xf;
80*3d8817e4Smiod }
81*3d8817e4Smiod 
82*3d8817e4Smiod /* The operands table.
83*3d8817e4Smiod    The fields are bits, shift, insert, extract, flags, name.
84*3d8817e4Smiod    The types:
85*3d8817e4Smiod    I370_OPERAND_GPR register, must name a register, must be present
86*3d8817e4Smiod    I370_OPERAND_RELATIVE displacement or legnth field, must be present
87*3d8817e4Smiod    I370_OPERAND_BASE base register; if present, must name a register
88*3d8817e4Smiod                       if absent, should take value of zero
89*3d8817e4Smiod    I370_OPERAND_INDEX index register; if present, must name a register
90*3d8817e4Smiod                       if absent, should take value of zero
91*3d8817e4Smiod    I370_OPERAND_OPTIONAL other optional operand (usuall reg?).  */
92*3d8817e4Smiod 
93*3d8817e4Smiod const struct i370_operand i370_operands[] =
94*3d8817e4Smiod {
95*3d8817e4Smiod   /* The zero index is used to indicate the end of the list of
96*3d8817e4Smiod      operands.  */
97*3d8817e4Smiod #define UNUSED 0
98*3d8817e4Smiod   { 0, 0, 0, 0, 0, "unused" },
99*3d8817e4Smiod 
100*3d8817e4Smiod   /* The R1 register field in an RR form instruction.  */
101*3d8817e4Smiod #define RR_R1 (UNUSED + 1)
102*3d8817e4Smiod #define RR_R1_MASK (0xf << 4)
103*3d8817e4Smiod   { 4, 4, 0, 0, I370_OPERAND_GPR, "RR R1" },
104*3d8817e4Smiod 
105*3d8817e4Smiod   /* The R2 register field in an RR form instruction.  */
106*3d8817e4Smiod #define RR_R2 (RR_R1 + 1)
107*3d8817e4Smiod #define RR_R2_MASK (0xf)
108*3d8817e4Smiod   { 4, 0, 0, 0, I370_OPERAND_GPR, "RR R2" },
109*3d8817e4Smiod 
110*3d8817e4Smiod   /* The I field in an RR form SVC-style instruction.  */
111*3d8817e4Smiod #define RR_I (RR_R2 + 1)
112*3d8817e4Smiod #define RR_I_MASK (0xff)
113*3d8817e4Smiod   { 8, 0, 0, 0, I370_OPERAND_RELATIVE, "RR I (svc)" },
114*3d8817e4Smiod 
115*3d8817e4Smiod   /* The R1 register field in an RRE form instruction.  */
116*3d8817e4Smiod #define RRE_R1 (RR_I + 1)
117*3d8817e4Smiod #define RRE_R1_MASK (0xf << 4)
118*3d8817e4Smiod   { 4, 4, 0, 0, I370_OPERAND_GPR, "RRE R1" },
119*3d8817e4Smiod 
120*3d8817e4Smiod   /* The R2 register field in an RRE form instruction.  */
121*3d8817e4Smiod #define RRE_R2 (RRE_R1 + 1)
122*3d8817e4Smiod #define RRE_R2_MASK (0xf)
123*3d8817e4Smiod   { 4, 0, 0, 0, I370_OPERAND_GPR, "RRE R2" },
124*3d8817e4Smiod 
125*3d8817e4Smiod   /* The R1 register field in an RRF form instruction.  */
126*3d8817e4Smiod #define RRF_R1 (RRE_R2 + 1)
127*3d8817e4Smiod #define RRF_R1_MASK (0xf << 4)
128*3d8817e4Smiod   { 4, 4, 0, 0, I370_OPERAND_GPR, "RRF R1" },
129*3d8817e4Smiod 
130*3d8817e4Smiod   /* The R2 register field in an RRF form instruction.  */
131*3d8817e4Smiod #define RRF_R2 (RRF_R1 + 1)
132*3d8817e4Smiod #define RRF_R2_MASK (0xf)
133*3d8817e4Smiod   { 4, 0, 0, 0, I370_OPERAND_GPR, "RRF R2" },
134*3d8817e4Smiod 
135*3d8817e4Smiod   /* The R3 register field in an RRF form instruction.  */
136*3d8817e4Smiod #define RRF_R3 (RRF_R2 + 1)
137*3d8817e4Smiod #define RRF_R3_MASK (0xf << 12)
138*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR, "RRF R3" },
139*3d8817e4Smiod 
140*3d8817e4Smiod   /* The R1 register field in an RX or RS form instruction.  */
141*3d8817e4Smiod #define RX_R1 (RRF_R3 + 1)
142*3d8817e4Smiod #define RX_R1_MASK (0xf << 20)
143*3d8817e4Smiod   { 4, 20, 0, 0, I370_OPERAND_GPR, "RX R1" },
144*3d8817e4Smiod 
145*3d8817e4Smiod   /* The X2 index field in an RX form instruction.  */
146*3d8817e4Smiod #define RX_X2 (RX_R1 + 1)
147*3d8817e4Smiod #define RX_X2_MASK (0xf << 16)
148*3d8817e4Smiod   { 4, 16, 0, 0, I370_OPERAND_GPR | I370_OPERAND_INDEX, "RX X2"},
149*3d8817e4Smiod 
150*3d8817e4Smiod   /* The B2 base field in an RX form instruction.  */
151*3d8817e4Smiod #define RX_B2 (RX_X2 + 1)
152*3d8817e4Smiod #define RX_B2_MASK (0xf << 12)
153*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_BASE, "RX B2"},
154*3d8817e4Smiod 
155*3d8817e4Smiod   /* The D2 displacement field in an RX form instruction.  */
156*3d8817e4Smiod #define RX_D2 (RX_B2 + 1)
157*3d8817e4Smiod #define RX_D2_MASK (0xfff)
158*3d8817e4Smiod   { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "RX D2"},
159*3d8817e4Smiod 
160*3d8817e4Smiod  /* The R3 register field in an RXF form instruction.  */
161*3d8817e4Smiod #define RXF_R3 (RX_D2 + 1)
162*3d8817e4Smiod #define RXF_R3_MASK (0xf << 12)
163*3d8817e4Smiod   { 4, 12, insert_rxf_r3, extract_rxf_r3, I370_OPERAND_GPR, "RXF R3" },
164*3d8817e4Smiod 
165*3d8817e4Smiod   /* The D2 displacement field in an RS form instruction.  */
166*3d8817e4Smiod #define RS_D2 (RXF_R3 + 1)
167*3d8817e4Smiod #define RS_D2_MASK (0xfff)
168*3d8817e4Smiod   { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "RS D2"},
169*3d8817e4Smiod 
170*3d8817e4Smiod   /* The R3 register field in an RS form instruction.  */
171*3d8817e4Smiod #define RS_R3 (RS_D2 + 1)
172*3d8817e4Smiod #define RS_R3_MASK (0xf << 16)
173*3d8817e4Smiod   { 4, 16, 0, 0, I370_OPERAND_GPR, "RS R3" },
174*3d8817e4Smiod 
175*3d8817e4Smiod   /* The B2 base field in an RS form instruction.  */
176*3d8817e4Smiod #define RS_B2 (RS_R3 + 1)
177*3d8817e4Smiod #define RS_B2_MASK (0xf << 12)
178*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_BASE | I370_OPERAND_SBASE, "RS B2"},
179*3d8817e4Smiod 
180*3d8817e4Smiod   /* The optional B2 base field in an RS form instruction.  */
181*3d8817e4Smiod   /* Note that this field will almost always be absent */
182*3d8817e4Smiod #define RS_B2_OPT (RS_B2 + 1)
183*3d8817e4Smiod #define RS_B2_OPT_MASK (0xf << 12)
184*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_OPTIONAL, "RS B2 OPT"},
185*3d8817e4Smiod 
186*3d8817e4Smiod   /* The R1 register field in an RSI form instruction.  */
187*3d8817e4Smiod #define RSI_R1 (RS_B2_OPT + 1)
188*3d8817e4Smiod #define RSI_R1_MASK (0xf << 20)
189*3d8817e4Smiod   { 4, 20, 0, 0, I370_OPERAND_GPR, "RSI R1" },
190*3d8817e4Smiod 
191*3d8817e4Smiod   /* The R3 register field in an RSI form instruction.  */
192*3d8817e4Smiod #define RSI_R3 (RSI_R1 + 1)
193*3d8817e4Smiod #define RSI_R3_MASK (0xf << 16)
194*3d8817e4Smiod   { 4, 16, 0, 0, I370_OPERAND_GPR, "RSI R3" },
195*3d8817e4Smiod 
196*3d8817e4Smiod   /* The I2 immediate field in an RSI form instruction.  */
197*3d8817e4Smiod #define RSI_I2 (RSI_R3 + 1)
198*3d8817e4Smiod #define RSI_I2_MASK (0xffff)
199*3d8817e4Smiod   { 16, 0, 0, 0, I370_OPERAND_RELATIVE, "RSI I2" },
200*3d8817e4Smiod 
201*3d8817e4Smiod   /* The R1 register field in an RI form instruction.  */
202*3d8817e4Smiod #define RI_R1 (RSI_I2 + 1)
203*3d8817e4Smiod #define RI_R1_MASK (0xf << 20)
204*3d8817e4Smiod   { 4, 20, 0, 0, I370_OPERAND_GPR, "RI R1" },
205*3d8817e4Smiod 
206*3d8817e4Smiod   /* The I2 immediate field in an RI form instruction.  */
207*3d8817e4Smiod #define RI_I2 (RI_R1 + 1)
208*3d8817e4Smiod #define RI_I2_MASK (0xffff)
209*3d8817e4Smiod   { 16, 0, 0, 0, I370_OPERAND_RELATIVE, "RI I2" },
210*3d8817e4Smiod 
211*3d8817e4Smiod  /* The I2 index field in an SI form instruction.  */
212*3d8817e4Smiod #define SI_I2 (RI_I2 + 1)
213*3d8817e4Smiod #define SI_I2_MASK (0xff << 16)
214*3d8817e4Smiod   { 8, 16, 0, 0, I370_OPERAND_RELATIVE, "SI I2"},
215*3d8817e4Smiod 
216*3d8817e4Smiod  /* The B1 base register field in an SI form instruction.  */
217*3d8817e4Smiod #define SI_B1 (SI_I2 + 1)
218*3d8817e4Smiod #define SI_B1_MASK (0xf << 12)
219*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR, "SI B1" },
220*3d8817e4Smiod 
221*3d8817e4Smiod   /* The D1 displacement field in an SI form instruction.  */
222*3d8817e4Smiod #define SI_D1 (SI_B1 + 1)
223*3d8817e4Smiod #define SI_D1_MASK (0xfff)
224*3d8817e4Smiod   { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "SI D1" },
225*3d8817e4Smiod 
226*3d8817e4Smiod  /* The B2 base register field in an S form instruction.  */
227*3d8817e4Smiod #define S_B2 (SI_D1 + 1)
228*3d8817e4Smiod #define S_B2_MASK (0xf << 12)
229*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_BASE | I370_OPERAND_SBASE, "S B2" },
230*3d8817e4Smiod 
231*3d8817e4Smiod   /* The D2 displacement field in an S form instruction.  */
232*3d8817e4Smiod #define S_D2 (S_B2 + 1)
233*3d8817e4Smiod #define S_D2_MASK (0xfff)
234*3d8817e4Smiod   { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "S D2" },
235*3d8817e4Smiod 
236*3d8817e4Smiod   /* The L length field in an SS form instruction.  */
237*3d8817e4Smiod #define SS_L (S_D2 + 1)
238*3d8817e4Smiod #define SS_L_MASK (0xffff<<16)
239*3d8817e4Smiod   { 8, 16, 0, 0, I370_OPERAND_RELATIVE | I370_OPERAND_LENGTH, "SS L" },
240*3d8817e4Smiod 
241*3d8817e4Smiod  /* The B1 base register field in an SS form instruction.  */
242*3d8817e4Smiod #define SS_B1 (SS_L + 1)
243*3d8817e4Smiod #define SS_B1_MASK (0xf << 12)
244*3d8817e4Smiod   { 4, 12, 0, 0, I370_OPERAND_GPR, "SS B1" },
245*3d8817e4Smiod 
246*3d8817e4Smiod   /* The D1 displacement field in an SS form instruction.  */
247*3d8817e4Smiod #define SS_D1 (SS_B1 + 1)
248*3d8817e4Smiod #define SS_D1_MASK (0xfff)
249*3d8817e4Smiod   { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "SS D1" },
250*3d8817e4Smiod 
251*3d8817e4Smiod  /* The B2 base register field in an SS form instruction.  */
252*3d8817e4Smiod #define SS_B2 (SS_D1 + 1)
253*3d8817e4Smiod #define SS_B2_MASK (0xf << 12)
254*3d8817e4Smiod   { 4, 12, insert_ss_b2, extract_ss_b2, I370_OPERAND_GPR | I370_OPERAND_BASE | I370_OPERAND_SBASE, "SS B2" },
255*3d8817e4Smiod 
256*3d8817e4Smiod   /* The D2 displacement field in an SS form instruction.  */
257*3d8817e4Smiod #define SS_D2 (SS_B2 + 1)
258*3d8817e4Smiod #define SS_D2_MASK (0xfff)
259*3d8817e4Smiod   { 12, 0, insert_ss_d2, extract_ss_d2, I370_OPERAND_RELATIVE, "SS D2" },
260*3d8817e4Smiod 
261*3d8817e4Smiod };
262*3d8817e4Smiod 
263*3d8817e4Smiod 
264*3d8817e4Smiod /* Macros used to form opcodes.  */
265*3d8817e4Smiod 
266*3d8817e4Smiod /* The short-instruction opcode.  */
267*3d8817e4Smiod #define OPS(x) ((((unsigned short) (x)) & 0xff) << 8)
268*3d8817e4Smiod #define OPS_MASK OPS (0xff)
269*3d8817e4Smiod 
270*3d8817e4Smiod /* the extended instruction opcode */
271*3d8817e4Smiod #define XOPS(x) ((((unsigned short) (x)) & 0xff) << 24)
272*3d8817e4Smiod #define XOPS_MASK XOPS (0xff)
273*3d8817e4Smiod 
274*3d8817e4Smiod /* the S instruction opcode */
275*3d8817e4Smiod #define SOPS(x) ((((unsigned short) (x)) & 0xffff) << 16)
276*3d8817e4Smiod #define SOPS_MASK SOPS (0xffff)
277*3d8817e4Smiod 
278*3d8817e4Smiod /* the E instruction opcode */
279*3d8817e4Smiod #define EOPS(x) (((unsigned short) (x)) & 0xffff)
280*3d8817e4Smiod #define EOPS_MASK EOPS (0xffff)
281*3d8817e4Smiod 
282*3d8817e4Smiod /* the RI instruction opcode */
283*3d8817e4Smiod #define ROPS(x) (((((unsigned short) (x)) & 0xff0) << 20) | \
284*3d8817e4Smiod                  ((((unsigned short) (x)) & 0x00f) << 16))
285*3d8817e4Smiod #define ROPS_MASK ROPS (0xfff)
286*3d8817e4Smiod 
287*3d8817e4Smiod 
288*3d8817e4Smiod /* An E form instruction.  */
289*3d8817e4Smiod #define E(op)  (EOPS (op))
290*3d8817e4Smiod #define E_MASK E (0xffff)
291*3d8817e4Smiod 
292*3d8817e4Smiod /* An RR form instruction.  */
293*3d8817e4Smiod #define RR(op, r1, r2) \
294*3d8817e4Smiod   (OPS (op) | ((((unsigned short) (r1)) & 0xf) << 4) |   \
295*3d8817e4Smiod               ((((unsigned short) (r2)) & 0xf) ))
296*3d8817e4Smiod 
297*3d8817e4Smiod #define RR_MASK RR (0xff, 0x0, 0x0)
298*3d8817e4Smiod 
299*3d8817e4Smiod /* An SVC-style instruction.  */
300*3d8817e4Smiod #define SVC(op, i) \
301*3d8817e4Smiod   (OPS (op) | (((unsigned short) (i)) & 0xff))
302*3d8817e4Smiod 
303*3d8817e4Smiod #define SVC_MASK SVC (0xff, 0x0)
304*3d8817e4Smiod 
305*3d8817e4Smiod /* An RRE form instruction.  */
306*3d8817e4Smiod #define RRE(op, r1, r2) \
307*3d8817e4Smiod   (SOPS (op) | ((((unsigned short) (r1)) & 0xf) << 4) |   \
308*3d8817e4Smiod                ((((unsigned short) (r2)) & 0xf) ))
309*3d8817e4Smiod 
310*3d8817e4Smiod #define RRE_MASK RRE (0xffff, 0x0, 0x0)
311*3d8817e4Smiod 
312*3d8817e4Smiod /* An RRF form instruction.  */
313*3d8817e4Smiod #define RRF(op, r3, r1, r2) \
314*3d8817e4Smiod   (SOPS (op) | ((((unsigned short) (r3)) & 0xf) << 12) |   \
315*3d8817e4Smiod                ((((unsigned short) (r1)) & 0xf) << 4)  |   \
316*3d8817e4Smiod                ((((unsigned short) (r2)) & 0xf) ))
317*3d8817e4Smiod 
318*3d8817e4Smiod #define RRF_MASK RRF (0xffff, 0x0, 0x0, 0x0)
319*3d8817e4Smiod 
320*3d8817e4Smiod /* An RX form instruction.  */
321*3d8817e4Smiod #define RX(op, r1, x2, b2, d2) \
322*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (r1)) & 0xf) << 20) |  \
323*3d8817e4Smiod               ((((unsigned short) (x2)) & 0xf) << 16) |  \
324*3d8817e4Smiod               ((((unsigned short) (b2)) & 0xf) << 12) |  \
325*3d8817e4Smiod               ((((unsigned short) (d2)) & 0xfff)))
326*3d8817e4Smiod 
327*3d8817e4Smiod #define RX_MASK RX (0xff, 0x0, 0x0, 0x0, 0x0)
328*3d8817e4Smiod 
329*3d8817e4Smiod /* An RXE form instruction high word.  */
330*3d8817e4Smiod #define RXEH(op, r1, x2, b2, d2) \
331*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (r1)) & 0xf) << 20) |  \
332*3d8817e4Smiod               ((((unsigned short) (x2)) & 0xf) << 16) |  \
333*3d8817e4Smiod               ((((unsigned short) (b2)) & 0xf) << 12) |  \
334*3d8817e4Smiod               ((((unsigned short) (d2)) & 0xfff)))
335*3d8817e4Smiod 
336*3d8817e4Smiod #define RXEH_MASK RXEH (0xff, 0, 0, 0, 0)
337*3d8817e4Smiod 
338*3d8817e4Smiod /* An RXE form instruction low word.  */
339*3d8817e4Smiod #define RXEL(op) \
340*3d8817e4Smiod               ((((unsigned short) (op)) & 0xff) << 16 )
341*3d8817e4Smiod 
342*3d8817e4Smiod #define RXEL_MASK RXEL (0xff)
343*3d8817e4Smiod 
344*3d8817e4Smiod /* An RXF form instruction high word.  */
345*3d8817e4Smiod #define RXFH(op, r1, x2, b2, d2) \
346*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (r1)) & 0xf) << 20) |  \
347*3d8817e4Smiod               ((((unsigned short) (x2)) & 0xf) << 16) |  \
348*3d8817e4Smiod               ((((unsigned short) (b2)) & 0xf) << 12) |  \
349*3d8817e4Smiod               ((((unsigned short) (d2)) & 0xfff)))
350*3d8817e4Smiod 
351*3d8817e4Smiod #define RXFH_MASK RXFH (0xff, 0, 0, 0, 0)
352*3d8817e4Smiod 
353*3d8817e4Smiod /* An RXF form instruction low word.  */
354*3d8817e4Smiod #define RXFL(op, r3) \
355*3d8817e4Smiod               (((((unsigned short) (r3)) & 0xf)  << 28 ) | \
356*3d8817e4Smiod                ((((unsigned short) (op)) & 0xff) << 16 ))
357*3d8817e4Smiod 
358*3d8817e4Smiod #define RXFL_MASK RXFL (0xff, 0)
359*3d8817e4Smiod 
360*3d8817e4Smiod /* An RS form instruction.  */
361*3d8817e4Smiod #define RS(op, r1, b3, b2, d2) \
362*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (r1)) & 0xf) << 20) |  \
363*3d8817e4Smiod               ((((unsigned short) (b3)) & 0xf) << 16) |  \
364*3d8817e4Smiod               ((((unsigned short) (b2)) & 0xf) << 12) |  \
365*3d8817e4Smiod               ((((unsigned short) (d2)) & 0xfff)))
366*3d8817e4Smiod 
367*3d8817e4Smiod #define RS_MASK RS (0xff, 0x0, 0x0, 0x0, 0x0)
368*3d8817e4Smiod 
369*3d8817e4Smiod /* An RSI form instruction.  */
370*3d8817e4Smiod #define RSI(op, r1, r3, i2) \
371*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (r1)) & 0xf) << 20) |  \
372*3d8817e4Smiod               ((((unsigned short) (r3)) & 0xf) << 16) |  \
373*3d8817e4Smiod               ((((unsigned short) (i2)) & 0xffff)))
374*3d8817e4Smiod 
375*3d8817e4Smiod #define RSI_MASK RSI (0xff, 0x0, 0x0, 0x0)
376*3d8817e4Smiod 
377*3d8817e4Smiod /* An RI form instruction.  */
378*3d8817e4Smiod #define RI(op, r1, i2) \
379*3d8817e4Smiod   (ROPS(op) | ((((unsigned short) (r1)) & 0xf) << 20) |  \
380*3d8817e4Smiod               ((((unsigned short) (i2)) & 0xffff)))
381*3d8817e4Smiod 
382*3d8817e4Smiod #define RI_MASK RI (0xfff, 0x0, 0x0)
383*3d8817e4Smiod 
384*3d8817e4Smiod /* An SI form instruction.  */
385*3d8817e4Smiod #define SI(op, i2, b1, d1) \
386*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (i2)) & 0xff) << 16) |  \
387*3d8817e4Smiod               ((((unsigned short) (b1)) & 0xf)  << 12) |  \
388*3d8817e4Smiod               ((((unsigned short) (d1)) & 0xfff)))
389*3d8817e4Smiod 
390*3d8817e4Smiod #define SI_MASK SI (0xff, 0x0, 0x0, 0x0)
391*3d8817e4Smiod 
392*3d8817e4Smiod /* An S form instruction.  */
393*3d8817e4Smiod #define S(op, b2, d2) \
394*3d8817e4Smiod   (SOPS(op) | ((((unsigned short)(b2)) & 0xf) << 12) |  \
395*3d8817e4Smiod               ((((unsigned short)(d2)) & 0xfff)))
396*3d8817e4Smiod 
397*3d8817e4Smiod #define S_MASK S (0xffff, 0x0, 0x0)
398*3d8817e4Smiod 
399*3d8817e4Smiod /* An SS form instruction high word.  */
400*3d8817e4Smiod #define SSH(op, l, b1, d1) \
401*3d8817e4Smiod   (XOPS(op) | ((((unsigned short) (l)) & 0xff) << 16) |  \
402*3d8817e4Smiod               ((((unsigned short) (b1)) & 0xf)  << 12) |  \
403*3d8817e4Smiod               ((((unsigned short) (d1)) & 0xfff)))
404*3d8817e4Smiod 
405*3d8817e4Smiod /* An SS form instruction low word.  */
406*3d8817e4Smiod #define SSL(b2, d2) \
407*3d8817e4Smiod             ( ((((unsigned short) (b1)) & 0xf)   << 28) |  \
408*3d8817e4Smiod               ((((unsigned short) (d1)) & 0xfff) << 16 ))
409*3d8817e4Smiod 
410*3d8817e4Smiod #define SS_MASK SSH (0xff, 0x0, 0x0, 0x0)
411*3d8817e4Smiod 
412*3d8817e4Smiod /* An SSE form instruction high word.  */
413*3d8817e4Smiod #define SSEH(op, b1, d1) \
414*3d8817e4Smiod   (SOPS(op) | ((((unsigned short) (b1)) & 0xf)  << 12) |  \
415*3d8817e4Smiod               ((((unsigned short) (d1)) & 0xfff)))
416*3d8817e4Smiod 
417*3d8817e4Smiod /* An SSE form instruction low word.  */
418*3d8817e4Smiod #define SSEL(b2, d2) \
419*3d8817e4Smiod             ( ((((unsigned short) (b1)) & 0xf)   << 28) |  \
420*3d8817e4Smiod               ((((unsigned short) (d1)) & 0xfff) << 16 ))
421*3d8817e4Smiod 
422*3d8817e4Smiod #define SSE_MASK SSEH (0xffff, 0x0, 0x0)
423*3d8817e4Smiod 
424*3d8817e4Smiod 
425*3d8817e4Smiod /* Smaller names for the flags so each entry in the opcodes table will
426*3d8817e4Smiod    fit on a single line.  These flags are set up so that e.g. IXA means
427*3d8817e4Smiod    the insn is supported on the 370/XA or newer architecture.
428*3d8817e4Smiod    Note that 370 or older obsolete insn's are not supported ...  */
429*3d8817e4Smiod #define	IBF	I370_OPCODE_ESA390_BF
430*3d8817e4Smiod #define	IBS	I370_OPCODE_ESA390_BS
431*3d8817e4Smiod #define	ICK	I370_OPCODE_ESA390_CK
432*3d8817e4Smiod #define	ICM	I370_OPCODE_ESA390_CM
433*3d8817e4Smiod #define	IFX	I370_OPCODE_ESA390_FX
434*3d8817e4Smiod #define	IHX	I370_OPCODE_ESA390_HX
435*3d8817e4Smiod #define	IIR	I370_OPCODE_ESA390_IR
436*3d8817e4Smiod #define	IMI	I370_OPCODE_ESA390_MI
437*3d8817e4Smiod #define	IPC	I370_OPCODE_ESA390_PC
438*3d8817e4Smiod #define	IPL	I370_OPCODE_ESA390_PL
439*3d8817e4Smiod #define	IQR	I370_OPCODE_ESA390_QR
440*3d8817e4Smiod #define	IRP	I370_OPCODE_ESA390_RP
441*3d8817e4Smiod #define	ISA	I370_OPCODE_ESA390_SA
442*3d8817e4Smiod #define	ISG	I370_OPCODE_ESA390_SG
443*3d8817e4Smiod #define	ISR	I370_OPCODE_ESA390_SR
444*3d8817e4Smiod #define	ITR	I370_OPCODE_ESA390_SR
445*3d8817e4Smiod #define	I390	IBF  | IBS | ICK | ICM | IIR | IFX | IHX | IMI | IPC | IPL | IQR | IRP | ISA | ISG | ISR | ITR | I370_OPCODE_ESA390
446*3d8817e4Smiod #define	IESA	I390 | I370_OPCODE_ESA370
447*3d8817e4Smiod #define IXA	IESA | I370_OPCODE_370_XA
448*3d8817e4Smiod #define	I370	IXA  | I370_OPCODE_370
449*3d8817e4Smiod #define I360	I370 | I370_OPCODE_360
450*3d8817e4Smiod 
451*3d8817e4Smiod 
452*3d8817e4Smiod /* The opcode table.
453*3d8817e4Smiod 
454*3d8817e4Smiod    The format of the opcode table is:
455*3d8817e4Smiod 
456*3d8817e4Smiod    NAME	    LEN  OPCODE_HI  OPCODE_LO	MASK_HI MASK_LO	FLAGS		{ OPERANDS }
457*3d8817e4Smiod 
458*3d8817e4Smiod    NAME is the name of the instruction.
459*3d8817e4Smiod    OPCODE is the instruction opcode.
460*3d8817e4Smiod    MASK is the opcode mask; this is used to tell the disassembler
461*3d8817e4Smiod      which bits in the actual opcode must match OPCODE.
462*3d8817e4Smiod    FLAGS are flags indicated what processors support the instruction.
463*3d8817e4Smiod    OPERANDS is the list of operands.
464*3d8817e4Smiod 
465*3d8817e4Smiod    The disassembler reads the table in order and prints the first
466*3d8817e4Smiod    instruction which matches, so this table is sorted to put more
467*3d8817e4Smiod    specific instructions before more general instructions.  It is also
468*3d8817e4Smiod    sorted by major opcode.  */
469*3d8817e4Smiod 
470*3d8817e4Smiod const struct i370_opcode i370_opcodes[] =
471*3d8817e4Smiod {
472*3d8817e4Smiod /* E form instructions */
473*3d8817e4Smiod { "pr",     2, {{E(0x0101),    0}}, {{E_MASK,  0}}, IESA,  {0} },
474*3d8817e4Smiod 
475*3d8817e4Smiod { "trap2",  2, {{E(0x01FF),    0}}, {{E_MASK,  0}}, ITR,   {0} },
476*3d8817e4Smiod { "upt",    2, {{E(0x0102),    0}}, {{E_MASK,  0}}, IXA,   {0} },
477*3d8817e4Smiod 
478*3d8817e4Smiod /* RR form instructions */
479*3d8817e4Smiod { "ar",     2, {{RR(0x1a,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
480*3d8817e4Smiod { "adr",    2, {{RR(0x2a,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
481*3d8817e4Smiod { "aer",    2, {{RR(0x3a,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
482*3d8817e4Smiod { "alr",    2, {{RR(0x1e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
483*3d8817e4Smiod { "aur",    2, {{RR(0x2e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
484*3d8817e4Smiod { "awr",    2, {{RR(0x3e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
485*3d8817e4Smiod { "axr",    2, {{RR(0x36,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
486*3d8817e4Smiod { "balr",   2, {{RR(0x05,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
487*3d8817e4Smiod { "basr",   2, {{RR(0x0d,0,0), 0}}, {{RR_MASK, 0}}, IXA,   {RR_R1, RR_R2} },
488*3d8817e4Smiod { "bassm",  2, {{RR(0x0c,0,0), 0}}, {{RR_MASK, 0}}, IXA,   {RR_R1, RR_R2} },
489*3d8817e4Smiod { "bsm",    2, {{RR(0x0b,0,0), 0}}, {{RR_MASK, 0}}, IXA,   {RR_R1, RR_R2} },
490*3d8817e4Smiod { "bcr",    2, {{RR(0x07,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
491*3d8817e4Smiod { "bctr",   2, {{RR(0x06,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
492*3d8817e4Smiod { "cdr",    2, {{RR(0x29,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
493*3d8817e4Smiod { "cer",    2, {{RR(0x39,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
494*3d8817e4Smiod { "clr",    2, {{RR(0x15,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
495*3d8817e4Smiod { "clcl",   2, {{RR(0x0f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
496*3d8817e4Smiod { "cr",     2, {{RR(0x19,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
497*3d8817e4Smiod { "ddr",    2, {{RR(0x2d,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
498*3d8817e4Smiod { "der",    2, {{RR(0x3d,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
499*3d8817e4Smiod { "dr",     2, {{RR(0x1d,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
500*3d8817e4Smiod { "hdr",    2, {{RR(0x24,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
501*3d8817e4Smiod { "her",    2, {{RR(0x34,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
502*3d8817e4Smiod { "lcdr",   2, {{RR(0x23,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
503*3d8817e4Smiod { "lcer",   2, {{RR(0x33,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
504*3d8817e4Smiod { "lcr",    2, {{RR(0x13,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
505*3d8817e4Smiod { "ldr",    2, {{RR(0x28,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
506*3d8817e4Smiod { "ler",    2, {{RR(0x38,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
507*3d8817e4Smiod { "lndr",   2, {{RR(0x21,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
508*3d8817e4Smiod { "lner",   2, {{RR(0x31,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
509*3d8817e4Smiod { "lnr",    2, {{RR(0x11,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
510*3d8817e4Smiod { "lpdr",   2, {{RR(0x20,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
511*3d8817e4Smiod { "lper",   2, {{RR(0x30,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
512*3d8817e4Smiod { "lpr",    2, {{RR(0x10,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
513*3d8817e4Smiod { "lr",     2, {{RR(0x18,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
514*3d8817e4Smiod { "lrdr",   2, {{RR(0x25,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
515*3d8817e4Smiod { "lrer",   2, {{RR(0x35,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
516*3d8817e4Smiod { "ltdr",   2, {{RR(0x22,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
517*3d8817e4Smiod { "lter",   2, {{RR(0x32,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
518*3d8817e4Smiod { "ltr",    2, {{RR(0x12,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
519*3d8817e4Smiod { "mdr",    2, {{RR(0x2c,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
520*3d8817e4Smiod { "mer",    2, {{RR(0x3c,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
521*3d8817e4Smiod { "mr",     2, {{RR(0x1c,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
522*3d8817e4Smiod { "mvcl",   2, {{RR(0x0e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
523*3d8817e4Smiod { "mxdr",   2, {{RR(0x27,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
524*3d8817e4Smiod { "mxr",    2, {{RR(0x26,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
525*3d8817e4Smiod { "nr",     2, {{RR(0x14,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
526*3d8817e4Smiod { "or",     2, {{RR(0x16,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
527*3d8817e4Smiod { "sdr",    2, {{RR(0x2b,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
528*3d8817e4Smiod { "ser",    2, {{RR(0x3b,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
529*3d8817e4Smiod { "slr",    2, {{RR(0x1f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
530*3d8817e4Smiod { "spm",    2, {{RR(0x04,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1} },
531*3d8817e4Smiod { "sr",     2, {{RR(0x1b,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
532*3d8817e4Smiod { "sur",    2, {{RR(0x3f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
533*3d8817e4Smiod { "swr",    2, {{RR(0x2f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
534*3d8817e4Smiod { "sxr",    2, {{RR(0x37,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
535*3d8817e4Smiod { "xr",     2, {{RR(0x17,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} },
536*3d8817e4Smiod 
537*3d8817e4Smiod /* Unusual RR formats.  */
538*3d8817e4Smiod { "svc",    2, {{SVC(0x0a,0), 0}},  {{SVC_MASK, 0}}, I370,  {RR_I} },
539*3d8817e4Smiod 
540*3d8817e4Smiod /* RRE form instructions.  */
541*3d8817e4Smiod { "adbr",   4, {{RRE(0xb31a,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
542*3d8817e4Smiod { "aebr",   4, {{RRE(0xb30a,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
543*3d8817e4Smiod { "axbr",   4, {{RRE(0xb34a,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
544*3d8817e4Smiod { "bakr",   4, {{RRE(0xb240,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
545*3d8817e4Smiod { "bsa",    4, {{RRE(0xb25a,0,0),   0}}, {{RRE_MASK, 0}}, IBS,  {RRE_R1, RRE_R2} },
546*3d8817e4Smiod { "bsg",    4, {{RRE(0xb258,0,0),   0}}, {{RRE_MASK, 0}}, ISG,  {RRE_R1, RRE_R2} },
547*3d8817e4Smiod { "cdbr",   4, {{RRE(0xb319,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
548*3d8817e4Smiod { "cdfbr",  4, {{RRE(0xb395,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
549*3d8817e4Smiod { "cdfr",   4, {{RRE(0xb3b5,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
550*3d8817e4Smiod { "cebr",   4, {{RRE(0xb309,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
551*3d8817e4Smiod { "cefbr",  4, {{RRE(0xb394,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
552*3d8817e4Smiod { "cefr",   4, {{RRE(0xb3b4,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
553*3d8817e4Smiod { "cksm",   4, {{RRE(0xb241,0,0),   0}}, {{RRE_MASK, 0}}, ICK,  {RRE_R1, RRE_R2} },
554*3d8817e4Smiod { "clst",   4, {{RRE(0xb25d,0,0),   0}}, {{RRE_MASK, 0}}, ISR,  {RRE_R1, RRE_R2} },
555*3d8817e4Smiod { "cpya",   4, {{RRE(0xb24d,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
556*3d8817e4Smiod { "cuse",   4, {{RRE(0xb257,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
557*3d8817e4Smiod { "cxbr",   4, {{RRE(0xb349,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
558*3d8817e4Smiod { "cxfbr",  4, {{RRE(0xb396,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
559*3d8817e4Smiod { "cxfr",   4, {{RRE(0xb3b6,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
560*3d8817e4Smiod { "cxr",    4, {{RRE(0xb369,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
561*3d8817e4Smiod { "ddbr",   4, {{RRE(0xb31d,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
562*3d8817e4Smiod { "debr",   4, {{RRE(0xb30d,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
563*3d8817e4Smiod { "dxbr",   4, {{RRE(0xb34d,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
564*3d8817e4Smiod { "dxr",    4, {{RRE(0xb22d,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
565*3d8817e4Smiod { "ear",    4, {{RRE(0xb24f,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
566*3d8817e4Smiod { "efpc",   4, {{RRE(0xb38c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
567*3d8817e4Smiod { "epar",   4, {{RRE(0xb226,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} },
568*3d8817e4Smiod { "ereg",   4, {{RRE(0xb249,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
569*3d8817e4Smiod { "esar",   4, {{RRE(0xb227,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} },
570*3d8817e4Smiod { "esta",   4, {{RRE(0xb24a,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
571*3d8817e4Smiod { "fidr",   4, {{RRE(0xb37f,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
572*3d8817e4Smiod { "fier",   4, {{RRE(0xb377,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
573*3d8817e4Smiod { "fixr",   4, {{RRE(0xb367,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
574*3d8817e4Smiod { "iac",    4, {{RRE(0xb224,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} },
575*3d8817e4Smiod { "ipm",    4, {{RRE(0xb222,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} },
576*3d8817e4Smiod { "ipte",   4, {{RRE(0xb221,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
577*3d8817e4Smiod { "iske",   4, {{RRE(0xb229,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
578*3d8817e4Smiod { "ivsk",   4, {{RRE(0xb223,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
579*3d8817e4Smiod { "kdbr",   4, {{RRE(0xb318,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
580*3d8817e4Smiod { "kebr",   4, {{RRE(0xb308,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
581*3d8817e4Smiod { "kxbr",   4, {{RRE(0xb348,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
582*3d8817e4Smiod { "lcdbr",  4, {{RRE(0xb313,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
583*3d8817e4Smiod { "lcebr",  4, {{RRE(0xb303,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
584*3d8817e4Smiod { "lcxbr",  4, {{RRE(0xb343,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
585*3d8817e4Smiod { "lcxr",   4, {{RRE(0xb363,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
586*3d8817e4Smiod { "lder",   4, {{RRE(0xb324,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
587*3d8817e4Smiod { "ldxbr",  4, {{RRE(0xb345,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
588*3d8817e4Smiod { "ledbr",  4, {{RRE(0xb344,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
589*3d8817e4Smiod { "lexbr",  4, {{RRE(0xb346,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
590*3d8817e4Smiod { "lexr",   4, {{RRE(0xb366,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
591*3d8817e4Smiod { "lndbr",  4, {{RRE(0xb311,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
592*3d8817e4Smiod { "lnebr",  4, {{RRE(0xb301,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
593*3d8817e4Smiod { "lnxbr",  4, {{RRE(0xb341,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
594*3d8817e4Smiod { "lnxr",   4, {{RRE(0xb361,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
595*3d8817e4Smiod { "lpdbr",  4, {{RRE(0xb310,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
596*3d8817e4Smiod { "lpebr",  4, {{RRE(0xb300,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
597*3d8817e4Smiod { "lpxbr",  4, {{RRE(0xb340,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
598*3d8817e4Smiod { "lpxr",   4, {{RRE(0xb360,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
599*3d8817e4Smiod { "ltdbr",  4, {{RRE(0xb312,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
600*3d8817e4Smiod { "ltebr",  4, {{RRE(0xb302,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
601*3d8817e4Smiod { "ltxbr",  4, {{RRE(0xb342,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
602*3d8817e4Smiod { "ltxr",   4, {{RRE(0xb362,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
603*3d8817e4Smiod { "lura",   4, {{RRE(0xb24b,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
604*3d8817e4Smiod { "lxdr",   4, {{RRE(0xb325,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
605*3d8817e4Smiod { "lxer",   4, {{RRE(0xb326,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
606*3d8817e4Smiod { "lxr",    4, {{RRE(0xb365,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} },
607*3d8817e4Smiod { "lzdr",   4, {{RRE(0xb375,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} },
608*3d8817e4Smiod { "lzer",   4, {{RRE(0xb374,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} },
609*3d8817e4Smiod { "lzxr",   4, {{RRE(0xb376,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} },
610*3d8817e4Smiod { "mdbr",   4, {{RRE(0xb31c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
611*3d8817e4Smiod { "mdebr",  4, {{RRE(0xb30c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
612*3d8817e4Smiod { "meebr",  4, {{RRE(0xb317,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
613*3d8817e4Smiod { "meer",   4, {{RRE(0xb337,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
614*3d8817e4Smiod { "msr",    4, {{RRE(0xb252,0,0),   0}}, {{RRE_MASK, 0}}, IIR,  {RRE_R1, RRE_R2} },
615*3d8817e4Smiod { "msta",   4, {{RRE(0xb247,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1} },
616*3d8817e4Smiod { "mvpg",   4, {{RRE(0xb254,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
617*3d8817e4Smiod { "mvst",   4, {{RRE(0xb255,0,0),   0}}, {{RRE_MASK, 0}}, ISR,  {RRE_R1, RRE_R2} },
618*3d8817e4Smiod { "mxbr",   4, {{RRE(0xb34c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
619*3d8817e4Smiod { "mxdbr",  4, {{RRE(0xb307,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
620*3d8817e4Smiod { "palb",   4, {{RRE(0xb248,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {0} },
621*3d8817e4Smiod { "prbe",   4, {{RRE(0xb22a,0,0),   0}}, {{RRE_MASK, 0}}, I370, {RRE_R1, RRE_R2} },
622*3d8817e4Smiod { "pt",     4, {{RRE(0xb228,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
623*3d8817e4Smiod { "rrbe",   4, {{RRE(0xb22a,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
624*3d8817e4Smiod { "sar",    4, {{RRE(0xb24e,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
625*3d8817e4Smiod { "sdbr",   4, {{RRE(0xb31b,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
626*3d8817e4Smiod { "sebr",   4, {{RRE(0xb30b,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
627*3d8817e4Smiod { "servc",  4, {{RRE(0xb220,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
628*3d8817e4Smiod { "sfpc",   4, {{RRE(0xb384,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
629*3d8817e4Smiod { "sqdbr",  4, {{RRE(0xb315,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
630*3d8817e4Smiod { "sqdr",   4, {{RRE(0xb244,0,0),   0}}, {{RRE_MASK, 0}}, IQR,  {RRE_R1, RRE_R2} },
631*3d8817e4Smiod { "sqebr",  4, {{RRE(0xb314,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
632*3d8817e4Smiod { "sqer",   4, {{RRE(0xb245,0,0),   0}}, {{RRE_MASK, 0}}, IQR,  {RRE_R1, RRE_R2} },
633*3d8817e4Smiod { "sqxbr",  4, {{RRE(0xb316,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
634*3d8817e4Smiod { "sqxr",   4, {{RRE(0xb336,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} },
635*3d8817e4Smiod { "srst",   4, {{RRE(0xb25e,0,0),   0}}, {{RRE_MASK, 0}}, ISR,  {RRE_R1, RRE_R2} },
636*3d8817e4Smiod { "ssar",   4, {{RRE(0xb225,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} },
637*3d8817e4Smiod { "sske",   4, {{RRE(0xb22b,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
638*3d8817e4Smiod { "stura",  4, {{RRE(0xb246,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
639*3d8817e4Smiod { "sxbr",   4, {{RRE(0xb34b,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} },
640*3d8817e4Smiod { "tar",    4, {{RRE(0xb24c,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} },
641*3d8817e4Smiod { "tb",     4, {{RRE(0xb22c,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} },
642*3d8817e4Smiod { "thdr",   4, {{RRE(0xb359,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} },
643*3d8817e4Smiod { "thder",  4, {{RRE(0xb359,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} },
644*3d8817e4Smiod 
645*3d8817e4Smiod /* RRF form instructions.  */
646*3d8817e4Smiod { "cfdbr",  4, {{RRF(0xb399,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
647*3d8817e4Smiod { "cfdr",   4, {{RRF(0xb3b9,0,0,0), 0}}, {{RRF_MASK, 0}}, IHX,  {RRF_R1, RRF_R3, RRF_R2} },
648*3d8817e4Smiod { "cfebr",  4, {{RRF(0xb398,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
649*3d8817e4Smiod { "cfer",   4, {{RRF(0xb3b8,0,0,0), 0}}, {{RRF_MASK, 0}}, IHX,  {RRF_R1, RRF_R3, RRF_R2} },
650*3d8817e4Smiod { "cfxbr",  4, {{RRF(0xb39a,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
651*3d8817e4Smiod { "cfxr",   4, {{RRF(0xb3ba,0,0,0), 0}}, {{RRF_MASK, 0}}, IHX,  {RRF_R1, RRF_R3, RRF_R2} },
652*3d8817e4Smiod { "didbr",  4, {{RRF(0xb35b,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
653*3d8817e4Smiod { "diebr",  4, {{RRF(0xb353,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
654*3d8817e4Smiod { "fidbr",  4, {{RRF(0xb35f,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
655*3d8817e4Smiod { "fiebr",  4, {{RRF(0xb357,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
656*3d8817e4Smiod { "fixbr",  4, {{RRF(0xb347,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
657*3d8817e4Smiod { "madbr",  4, {{RRF(0xb31e,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
658*3d8817e4Smiod { "maebr",  4, {{RRF(0xb30e,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
659*3d8817e4Smiod { "msdbr",  4, {{RRF(0xb31f,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
660*3d8817e4Smiod { "msebr",  4, {{RRF(0xb30f,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} },
661*3d8817e4Smiod { "tbdr",   4, {{RRF(0xb351,0,0,0), 0}}, {{RRF_MASK, 0}}, IFX,  {RRF_R1, RRF_R3, RRF_R2} },
662*3d8817e4Smiod { "tbedr",  4, {{RRF(0xb350,0,0,0), 0}}, {{RRF_MASK, 0}}, IFX,  {RRF_R1, RRF_R3, RRF_R2} },
663*3d8817e4Smiod 
664*3d8817e4Smiod /* RX form instructions.  */
665*3d8817e4Smiod { "a",      4, {{RX(0x5a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
666*3d8817e4Smiod { "ad",     4, {{RX(0x6a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
667*3d8817e4Smiod { "ae",     4, {{RX(0x7a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
668*3d8817e4Smiod { "ah",     4, {{RX(0x4a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
669*3d8817e4Smiod { "al",     4, {{RX(0x5e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
670*3d8817e4Smiod { "au",     4, {{RX(0x7e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
671*3d8817e4Smiod { "aw",     4, {{RX(0x6e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
672*3d8817e4Smiod { "bal",    4, {{RX(0x45,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
673*3d8817e4Smiod { "bas",    4, {{RX(0x4d,0,0,0,0),  0}}, {{RX_MASK,  0}}, IXA,  {RX_R1, RX_D2, RX_X2, RX_B2} },
674*3d8817e4Smiod { "bc",     4, {{RX(0x47,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
675*3d8817e4Smiod { "bct",    4, {{RX(0x46,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
676*3d8817e4Smiod { "c",      4, {{RX(0x59,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
677*3d8817e4Smiod { "cd",     4, {{RX(0x69,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
678*3d8817e4Smiod { "ce",     4, {{RX(0x79,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
679*3d8817e4Smiod { "ch",     4, {{RX(0x49,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
680*3d8817e4Smiod { "cl",     4, {{RX(0x55,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
681*3d8817e4Smiod { "cvb",    4, {{RX(0x4f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
682*3d8817e4Smiod { "cvd",    4, {{RX(0x4e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
683*3d8817e4Smiod { "d",      4, {{RX(0x5d,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
684*3d8817e4Smiod { "dd",     4, {{RX(0x6d,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
685*3d8817e4Smiod { "de",     4, {{RX(0x7d,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
686*3d8817e4Smiod { "ex",     4, {{RX(0x44,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
687*3d8817e4Smiod { "ic",     4, {{RX(0x43,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
688*3d8817e4Smiod { "l",      4, {{RX(0x58,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
689*3d8817e4Smiod { "la",     4, {{RX(0x41,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
690*3d8817e4Smiod { "lae",    4, {{RX(0x51,0,0,0,0),  0}}, {{RX_MASK,  0}}, IESA, {RX_R1, RX_D2, RX_X2, RX_B2} },
691*3d8817e4Smiod { "ld",     4, {{RX(0x68,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
692*3d8817e4Smiod { "le",     4, {{RX(0x78,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
693*3d8817e4Smiod { "lh",     4, {{RX(0x48,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
694*3d8817e4Smiod { "lra",    4, {{RX(0xb1,0,0,0,0),  0}}, {{RX_MASK,  0}}, IXA,  {RX_R1, RX_D2, RX_X2, RX_B2} },
695*3d8817e4Smiod { "m",      4, {{RX(0x5c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
696*3d8817e4Smiod { "md",     4, {{RX(0x6c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
697*3d8817e4Smiod { "me",     4, {{RX(0x7c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
698*3d8817e4Smiod { "mh",     4, {{RX(0x4c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
699*3d8817e4Smiod { "ms",     4, {{RX(0x71,0,0,0,0),  0}}, {{RX_MASK,  0}}, IIR,  {RX_R1, RX_D2, RX_X2, RX_B2} },
700*3d8817e4Smiod { "mxd",    4, {{RX(0x67,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
701*3d8817e4Smiod { "n",      4, {{RX(0x54,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
702*3d8817e4Smiod { "o",      4, {{RX(0x56,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
703*3d8817e4Smiod { "s",      4, {{RX(0x5b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
704*3d8817e4Smiod { "sd",     4, {{RX(0x6b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
705*3d8817e4Smiod { "se",     4, {{RX(0x7b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
706*3d8817e4Smiod { "sh",     4, {{RX(0x4b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
707*3d8817e4Smiod { "sl",     4, {{RX(0x5f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
708*3d8817e4Smiod { "st",     4, {{RX(0x50,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
709*3d8817e4Smiod { "stc",    4, {{RX(0x42,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
710*3d8817e4Smiod { "std",    4, {{RX(0x60,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
711*3d8817e4Smiod { "ste",    4, {{RX(0x70,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
712*3d8817e4Smiod { "sth",    4, {{RX(0x40,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
713*3d8817e4Smiod { "su",     4, {{RX(0x7f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
714*3d8817e4Smiod { "sw",     4, {{RX(0x6f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
715*3d8817e4Smiod { "x",      4, {{RX(0x57,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} },
716*3d8817e4Smiod 
717*3d8817e4Smiod /* RXE form instructions.  */
718*3d8817e4Smiod { "adb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1a)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
719*3d8817e4Smiod { "aeb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x0a)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
720*3d8817e4Smiod { "cdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x19)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
721*3d8817e4Smiod { "ceb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x09)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
722*3d8817e4Smiod { "ddb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1d)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
723*3d8817e4Smiod { "deb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x0d)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
724*3d8817e4Smiod { "kdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x18)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
725*3d8817e4Smiod { "keb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x08)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
726*3d8817e4Smiod { "lde",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x24)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
727*3d8817e4Smiod { "ldeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x04)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
728*3d8817e4Smiod { "lxd",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x25)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
729*3d8817e4Smiod { "lxdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x05)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
730*3d8817e4Smiod { "lxe",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x26)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
731*3d8817e4Smiod { "lxeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x06)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
732*3d8817e4Smiod { "mdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1c)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
733*3d8817e4Smiod { "mdeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x0c)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
734*3d8817e4Smiod { "mee",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x37)}}, {{RXEH_MASK, RXEL_MASK}}, IHX, {RX_R1, RX_D2, RX_X2, RX_B2} },
735*3d8817e4Smiod { "meeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x17)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
736*3d8817e4Smiod { "mxdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x07)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
737*3d8817e4Smiod { "sqd",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x35)}}, {{RXEH_MASK, RXEL_MASK}}, IHX, {RX_R1, RX_D2, RX_X2, RX_B2} },
738*3d8817e4Smiod { "sqdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x15)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
739*3d8817e4Smiod { "sqe",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x34)}}, {{RXEH_MASK, RXEL_MASK}}, IHX, {RX_R1, RX_D2, RX_X2, RX_B2} },
740*3d8817e4Smiod { "sqeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x14)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
741*3d8817e4Smiod { "sdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1b)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
742*3d8817e4Smiod { "seb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x0b)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
743*3d8817e4Smiod { "tcdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x11)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
744*3d8817e4Smiod { "tceb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x10)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
745*3d8817e4Smiod { "tcxb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x12)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} },
746*3d8817e4Smiod 
747*3d8817e4Smiod /* RXF form instructions.  */
748*3d8817e4Smiod { "madb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x1e,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} },
749*3d8817e4Smiod { "maeb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x0e,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} },
750*3d8817e4Smiod { "msdb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x1f,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} },
751*3d8817e4Smiod { "mseb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x0f,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} },
752*3d8817e4Smiod 
753*3d8817e4Smiod /* RS form instructions.  */
754*3d8817e4Smiod { "bxh",    4, {{RS(0x86,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
755*3d8817e4Smiod { "bxle",   4, {{RS(0x87,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
756*3d8817e4Smiod { "cds",    4, {{RS(0xbb,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} },
757*3d8817e4Smiod { "clcle",  4, {{RS(0xa9,0,0,0,0), 0}}, {{RS_MASK, 0}}, ICM,  {RX_R1, RS_R3, RS_D2, RS_B2} },
758*3d8817e4Smiod { "clm",    4, {{RS(0xbd,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
759*3d8817e4Smiod { "cs",     4, {{RS(0xba,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} },
760*3d8817e4Smiod { "icm",    4, {{RS(0xbf,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
761*3d8817e4Smiod { "lam",    4, {{RS(0x9a,0,0,0,0), 0}}, {{RS_MASK, 0}}, IESA, {RX_R1, RS_R3, RS_D2, RS_B2} },
762*3d8817e4Smiod { "lctl",   4, {{RS(0xb7,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
763*3d8817e4Smiod { "lm",     4, {{RS(0x98,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
764*3d8817e4Smiod { "mvcle",  4, {{RS(0xa8,0,0,0,0), 0}}, {{RS_MASK, 0}}, ICM,  {RX_R1, RS_R3, RS_D2, RS_B2} },
765*3d8817e4Smiod { "sigp",   4, {{RS(0xae,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} },
766*3d8817e4Smiod { "stam",   4, {{RS(0x9b,0,0,0,0), 0}}, {{RS_MASK, 0}}, IESA, {RX_R1, RS_R3, RS_D2, RS_B2} },
767*3d8817e4Smiod { "stcm",   4, {{RS(0xbe,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
768*3d8817e4Smiod { "stctl",  4, {{RS(0xb6,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
769*3d8817e4Smiod { "stm",    4, {{RS(0x90,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} },
770*3d8817e4Smiod { "trace",  4, {{RS(0x99,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} },
771*3d8817e4Smiod 
772*3d8817e4Smiod /* RS form instructions with blank R3 and optional B2 (shift left/right).  */
773*3d8817e4Smiod { "sla",    4, {{RS(0x8b,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
774*3d8817e4Smiod { "slda",   4, {{RS(0x8f,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
775*3d8817e4Smiod { "sldl",   4, {{RS(0x8d,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
776*3d8817e4Smiod { "sll",    4, {{RS(0x89,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
777*3d8817e4Smiod { "sra",    4, {{RS(0x8a,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
778*3d8817e4Smiod { "srda",   4, {{RS(0x8e,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
779*3d8817e4Smiod { "srdl",   4, {{RS(0x8c,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
780*3d8817e4Smiod { "srl",    4, {{RS(0x88,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} },
781*3d8817e4Smiod 
782*3d8817e4Smiod /* RSI form instructions.  */
783*3d8817e4Smiod { "brxh",   4, {{RSI(0x84,0,0,0),  0}}, {{RSI_MASK, 0}}, IIR,  {RSI_R1, RSI_R3, RSI_I2} },
784*3d8817e4Smiod { "brxle",  4, {{RSI(0x85,0,0,0),  0}}, {{RSI_MASK, 0}}, IIR,  {RSI_R1, RSI_R3, RSI_I2} },
785*3d8817e4Smiod 
786*3d8817e4Smiod /* RI form instructions.  */
787*3d8817e4Smiod { "ahi",    4, {{RI(0xa7a,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
788*3d8817e4Smiod { "bras",   4, {{RI(0xa75,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
789*3d8817e4Smiod { "brc",    4, {{RI(0xa74,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
790*3d8817e4Smiod { "brct",   4, {{RI(0xa76,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
791*3d8817e4Smiod { "chi",    4, {{RI(0xa7e,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
792*3d8817e4Smiod { "lhi",    4, {{RI(0xa78,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
793*3d8817e4Smiod { "mhi",    4, {{RI(0xa7c,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
794*3d8817e4Smiod { "tmh",    4, {{RI(0xa70,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
795*3d8817e4Smiod { "tml",    4, {{RI(0xa71,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} },
796*3d8817e4Smiod 
797*3d8817e4Smiod /* SI form instructions.  */
798*3d8817e4Smiod { "cli",    4, {{SI(0x95,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
799*3d8817e4Smiod { "mc",     4, {{SI(0xaf,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
800*3d8817e4Smiod { "mvi",    4, {{SI(0x92,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
801*3d8817e4Smiod { "ni",     4, {{SI(0x94,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
802*3d8817e4Smiod { "oi",     4, {{SI(0x96,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
803*3d8817e4Smiod { "stnsm",  4, {{SI(0xac,0,0,0),   0}}, {{SI_MASK,  0}}, IXA,  {SI_D1, SI_B1, SI_I2} },
804*3d8817e4Smiod { "stosm",  4, {{SI(0xad,0,0,0),   0}}, {{SI_MASK,  0}}, IXA,  {SI_D1, SI_B1, SI_I2} },
805*3d8817e4Smiod { "tm",     4, {{SI(0x91,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
806*3d8817e4Smiod { "xi",     4, {{SI(0x97,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} },
807*3d8817e4Smiod 
808*3d8817e4Smiod /* S form instructions.  */
809*3d8817e4Smiod { "cfc",    4, {{S(0xb21a,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
810*3d8817e4Smiod { "csch",   4, {{S(0xb230,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
811*3d8817e4Smiod { "hsch",   4, {{S(0xb231,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
812*3d8817e4Smiod { "ipk",    4, {{S(0xb20b,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
813*3d8817e4Smiod { "lfpc",   4, {{S(0xb29d,0,0),    0}}, {{S_MASK,	 0}}, IBF,  {S_D2, S_B2} },
814*3d8817e4Smiod { "lpsw",   4, {{S(0x8200,0,0),    0}}, {{S_MASK,	 0}}, I370, {S_D2, S_B2} },
815*3d8817e4Smiod { "msch",   4, {{S(0xb232,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
816*3d8817e4Smiod { "pc",     4, {{S(0xb218,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
817*3d8817e4Smiod { "pcf",    4, {{S(0xb218,0,0),    0}}, {{S_MASK,	 0}}, IPC,  {S_D2, S_B2} },
818*3d8817e4Smiod { "ptlb",   4, {{S(0xb20d,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
819*3d8817e4Smiod { "rchp",   4, {{S(0xb23b,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
820*3d8817e4Smiod { "rp",     4, {{S(0xb277,0,0),    0}}, {{S_MASK,	 0}}, IRP,  {0} },
821*3d8817e4Smiod { "rsch",   4, {{S(0xb238,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
822*3d8817e4Smiod { "sac",    4, {{S(0xb219,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
823*3d8817e4Smiod { "sacf",   4, {{S(0xb279,0,0),    0}}, {{S_MASK,	 0}}, ISA,  {S_D2, S_B2} },
824*3d8817e4Smiod { "sal",    4, {{S(0xb237,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
825*3d8817e4Smiod { "schm",   4, {{S(0xb23c,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {0} },
826*3d8817e4Smiod { "sck",    4, {{S(0xb204,0,0),    0}}, {{S_MASK,	 0}}, I370, {S_D2, S_B2} },
827*3d8817e4Smiod { "sckc",   4, {{S(0xb206,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
828*3d8817e4Smiod { "spka",   4, {{S(0xb20a,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
829*3d8817e4Smiod { "spt",    4, {{S(0xb208,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
830*3d8817e4Smiod { "spx",    4, {{S(0xb210,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
831*3d8817e4Smiod { "srnm",   4, {{S(0xb299,0,0),    0}}, {{S_MASK,	 0}}, IBF,  {S_D2, S_B2} },
832*3d8817e4Smiod { "ssch",   4, {{S(0xb233,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
833*3d8817e4Smiod { "ssm",    4, {{S(0x8000,0,0),    0}}, {{S_MASK,	 0}}, I370, {S_D2, S_B2} },
834*3d8817e4Smiod { "stap",   4, {{S(0xb212,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
835*3d8817e4Smiod { "stck",   4, {{S(0xb205,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
836*3d8817e4Smiod { "stckc",  4, {{S(0xb207,0,0),    0}}, {{S_MASK,	 0}}, I370, {S_D2, S_B2} },
837*3d8817e4Smiod { "stcps",  4, {{S(0xb23a,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
838*3d8817e4Smiod { "stcrw",  4, {{S(0xb239,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
839*3d8817e4Smiod { "stfpc",  4, {{S(0xb29c,0,0),    0}}, {{S_MASK,	 0}}, IBF,  {S_D2, S_B2} },
840*3d8817e4Smiod { "stidp",  4, {{S(0xb202,0,0),    0}}, {{S_MASK,	 0}}, I370, {S_D2, S_B2} },
841*3d8817e4Smiod { "stpt",   4, {{S(0xb209,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
842*3d8817e4Smiod { "stpx",   4, {{S(0xb211,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
843*3d8817e4Smiod { "stsch",  4, {{S(0xb234,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
844*3d8817e4Smiod { "tpi",    4, {{S(0xb236,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
845*3d8817e4Smiod { "trap4",  4, {{S(0xb2ff,0,0),    0}}, {{S_MASK,	 0}}, ITR,  {S_D2, S_B2} },
846*3d8817e4Smiod { "ts",     4, {{S(0x9300,0,0),    0}}, {{S_MASK,	 0}}, I370, {S_D2, S_B2} },
847*3d8817e4Smiod { "tsch",   4, {{S(0xb235,0,0),    0}}, {{S_MASK,	 0}}, IXA,  {S_D2, S_B2} },
848*3d8817e4Smiod 
849*3d8817e4Smiod /* SS form instructions.  */
850*3d8817e4Smiod { "ap",     6, {{SSH(0xfa,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
851*3d8817e4Smiod { "clc",    6, {{SSH(0xd5,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
852*3d8817e4Smiod { "cp",     6, {{SSH(0xf9,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
853*3d8817e4Smiod { "dp",     6, {{SSH(0xfd,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
854*3d8817e4Smiod { "ed",     6, {{SSH(0xde,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
855*3d8817e4Smiod { "edmk",   6, {{SSH(0xdf,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
856*3d8817e4Smiod { "mvc",    6, {{SSH(0xd2,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
857*3d8817e4Smiod { "mvcin",  6, {{SSH(0xe8,0,0,0),  0}}, {{SS_MASK,  0}}, IMI,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
858*3d8817e4Smiod { "mvck",   6, {{SSH(0xd9,0,0,0),  0}}, {{SS_MASK,  0}}, IXA,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
859*3d8817e4Smiod { "mvcp",   6, {{SSH(0xda,0,0,0),  0}}, {{SS_MASK,  0}}, IXA,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
860*3d8817e4Smiod { "mvcs",   6, {{SSH(0xdb,0,0,0),  0}}, {{SS_MASK,  0}}, IXA,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
861*3d8817e4Smiod { "mvn",    6, {{SSH(0xd1,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
862*3d8817e4Smiod { "mvo",    6, {{SSH(0xf1,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
863*3d8817e4Smiod { "mvz",    6, {{SSH(0xd3,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
864*3d8817e4Smiod { "nc",     6, {{SSH(0xd4,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
865*3d8817e4Smiod { "oc",     6, {{SSH(0xd6,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
866*3d8817e4Smiod { "pack",   6, {{SSH(0xf2,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
867*3d8817e4Smiod { "plo",    6, {{SSH(0xee,0,0,0),  0}}, {{SS_MASK,  0}}, IPL,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
868*3d8817e4Smiod { "sp",     6, {{SSH(0xfb,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
869*3d8817e4Smiod { "srp",    6, {{SSH(0xf0,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
870*3d8817e4Smiod { "tr",     6, {{SSH(0xdc,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
871*3d8817e4Smiod { "trt",    6, {{SSH(0xdd,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
872*3d8817e4Smiod { "unpk",   6, {{SSH(0xf3,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
873*3d8817e4Smiod { "xc",     6, {{SSH(0xd7,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
874*3d8817e4Smiod { "zap",    6, {{SSH(0xf8,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} },
875*3d8817e4Smiod 
876*3d8817e4Smiod /* SSE form instructions.  */
877*3d8817e4Smiod { "lasp",   6, {{SSEH(0xe500,0,0), 0}}, {{SSE_MASK, 0}}, IXA,  {SS_D1, SS_B1, SS_D2, SS_B2} },
878*3d8817e4Smiod { "mvcdk",  6, {{SSEH(0xe50f,0,0), 0}}, {{SSE_MASK, 0}}, IESA, {SS_D1, SS_B1, SS_D2, SS_B2} },
879*3d8817e4Smiod { "mvcsk",  6, {{SSEH(0xe50e,0,0), 0}}, {{SSE_MASK, 0}}, IESA, {SS_D1, SS_B1, SS_D2, SS_B2} },
880*3d8817e4Smiod { "tprot",  6, {{SSEH(0xe501,0,0), 0}}, {{SSE_MASK, 0}}, IXA,  {SS_D1, SS_B1, SS_D2, SS_B2} },
881*3d8817e4Smiod 
882*3d8817e4Smiod /* */
883*3d8817e4Smiod };
884*3d8817e4Smiod 
885*3d8817e4Smiod const int i370_num_opcodes =
886*3d8817e4Smiod   sizeof (i370_opcodes) / sizeof (i370_opcodes[0]);
887*3d8817e4Smiod 
888*3d8817e4Smiod /* The macro table.  This is only used by the assembler.  */
889*3d8817e4Smiod 
890*3d8817e4Smiod const struct i370_macro i370_macros[] =
891*3d8817e4Smiod {
892*3d8817e4Smiod { "b",     1,   I370,	"bc  15,%0" },
893*3d8817e4Smiod { "br",    1,   I370,	"bcr 15,%0" },
894*3d8817e4Smiod 
895*3d8817e4Smiod { "nop",   1,   I370,	"bc  0,%0" },
896*3d8817e4Smiod { "nopr",  1,   I370,	"bcr 0,%0" },
897*3d8817e4Smiod 
898*3d8817e4Smiod { "bh",    1,   I370,	"bc  2,%0" },
899*3d8817e4Smiod { "bhr",   1,   I370,	"bcr 2,%0" },
900*3d8817e4Smiod { "bl",    1,   I370,	"bc  4,%0" },
901*3d8817e4Smiod { "blr",   1,   I370,	"bcr 4,%0" },
902*3d8817e4Smiod { "be",    1,   I370,	"bc  8,%0" },
903*3d8817e4Smiod { "ber",   1,   I370,	"bcr 8,%0" },
904*3d8817e4Smiod 
905*3d8817e4Smiod { "bnh",    1,   I370,	"bc  13,%0" },
906*3d8817e4Smiod { "bnhr",   1,   I370,	"bcr 13,%0" },
907*3d8817e4Smiod { "bnl",    1,   I370,	"bc  11,%0" },
908*3d8817e4Smiod { "bnlr",   1,   I370,	"bcr 11,%0" },
909*3d8817e4Smiod { "bne",    1,   I370,	"bc  7,%0" },
910*3d8817e4Smiod { "bner",   1,   I370,	"bcr 7,%0" },
911*3d8817e4Smiod 
912*3d8817e4Smiod { "bp",    1,   I370,	"bc  2,%0" },
913*3d8817e4Smiod { "bpr",   1,   I370,	"bcr 2,%0" },
914*3d8817e4Smiod { "bm",    1,   I370,	"bc  4,%0" },
915*3d8817e4Smiod { "bmr",   1,   I370,	"bcr 4,%0" },
916*3d8817e4Smiod { "bz",    1,   I370,	"bc  8,%0" },
917*3d8817e4Smiod { "bzr",   1,   I370,	"bcr 8,%0" },
918*3d8817e4Smiod { "bo",    1,   I370,	"bc  1,%0" },
919*3d8817e4Smiod { "bor",   1,   I370,	"bcr 1,%0" },
920*3d8817e4Smiod 
921*3d8817e4Smiod { "bnp",    1,   I370,	"bc  13,%0" },
922*3d8817e4Smiod { "bnpr",   1,   I370,	"bcr 13,%0" },
923*3d8817e4Smiod { "bnm",    1,   I370,	"bc  11,%0" },
924*3d8817e4Smiod { "bnmr",   1,   I370,	"bcr 11,%0" },
925*3d8817e4Smiod { "bnz",    1,   I370,	"bc  7,%0" },
926*3d8817e4Smiod { "bnzr",   1,   I370,	"bcr 7,%0" },
927*3d8817e4Smiod { "bno",    1,   I370,	"bc  14,%0" },
928*3d8817e4Smiod { "bnor",   1,   I370,	"bcr 14,%0" },
929*3d8817e4Smiod 
930*3d8817e4Smiod { "sync",   0,   I370,	"bcr 15,0" },
931*3d8817e4Smiod 
932*3d8817e4Smiod };
933*3d8817e4Smiod 
934*3d8817e4Smiod const int i370_num_macros =
935*3d8817e4Smiod   sizeof (i370_macros) / sizeof (i370_macros[0]);
936