1*3d8817e4Smiod /* ia64-opc-i.c -- IA-64 `I' opcode table.
2*3d8817e4Smiod    Copyright 1998, 1999, 2000, 2002, 2005, 2006
3*3d8817e4Smiod    Free Software Foundation, Inc.
4*3d8817e4Smiod    Contributed by David Mosberger-Tang <davidm@hpl.hp.com>
5*3d8817e4Smiod 
6*3d8817e4Smiod    This file is part of GDB, GAS, and the GNU binutils.
7*3d8817e4Smiod 
8*3d8817e4Smiod    GDB, GAS, and the GNU binutils are free software; you can redistribute
9*3d8817e4Smiod    them and/or modify them under the terms of the GNU General Public
10*3d8817e4Smiod    License as published by the Free Software Foundation; either version
11*3d8817e4Smiod    2, or (at your option) any later version.
12*3d8817e4Smiod 
13*3d8817e4Smiod    GDB, GAS, and the GNU binutils are distributed in the hope that they
14*3d8817e4Smiod    will be useful, but WITHOUT ANY WARRANTY; without even the implied
15*3d8817e4Smiod    warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See
16*3d8817e4Smiod    the GNU General Public License for more details.
17*3d8817e4Smiod 
18*3d8817e4Smiod    You should have received a copy of the GNU General Public License
19*3d8817e4Smiod    along with this file; see the file COPYING.  If not, write to the
20*3d8817e4Smiod    Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21*3d8817e4Smiod    02110-1301, USA.  */
22*3d8817e4Smiod 
23*3d8817e4Smiod #include "ia64-opc.h"
24*3d8817e4Smiod 
25*3d8817e4Smiod #define I0	IA64_TYPE_I, 0
26*3d8817e4Smiod #define I	IA64_TYPE_I, 1
27*3d8817e4Smiod #define I2	IA64_TYPE_I, 2
28*3d8817e4Smiod 
29*3d8817e4Smiod /* instruction bit fields: */
30*3d8817e4Smiod #define bC(x)		(((ia64_insn) ((x) & 0x1)) << 12)
31*3d8817e4Smiod #define bIh(x)		(((ia64_insn) ((x) & 0x1)) << 23)
32*3d8817e4Smiod #define bTa(x)		(((ia64_insn) ((x) & 0x1)) << 33)
33*3d8817e4Smiod #define bTag13(x)	(((ia64_insn) ((x) & 0x1)) << 33)
34*3d8817e4Smiod #define bTb(x)		(((ia64_insn) ((x) & 0x1)) << 36)
35*3d8817e4Smiod #define bVc(x)		(((ia64_insn) ((x) & 0x1)) << 20)
36*3d8817e4Smiod #define bVe(x)		(((ia64_insn) ((x) & 0x1)) << 32)
37*3d8817e4Smiod #define bWh(x)		(((ia64_insn) ((x) & 0x3)) << 20)
38*3d8817e4Smiod #define bX(x)		(((ia64_insn) ((x) & 0x1)) << 33)
39*3d8817e4Smiod #define bXb(x)		(((ia64_insn) ((x) & 0x1)) << 22)
40*3d8817e4Smiod #define bXc(x)		(((ia64_insn) ((x) & 0x1)) << 19)
41*3d8817e4Smiod #define bX2(x)		(((ia64_insn) ((x) & 0x3)) << 34)
42*3d8817e4Smiod #define bX2a(x)		(((ia64_insn) ((x) & 0x3)) << 34)
43*3d8817e4Smiod #define bX2b(x)		(((ia64_insn) ((x) & 0x3)) << 28)
44*3d8817e4Smiod #define bX2c(x)		(((ia64_insn) ((x) & 0x3)) << 30)
45*3d8817e4Smiod #define bX3(x)		(((ia64_insn) ((x) & 0x7)) << 33)
46*3d8817e4Smiod #define bX6(x)		(((ia64_insn) ((x) & 0x3f)) << 27)
47*3d8817e4Smiod #define bYa(x)		(((ia64_insn) ((x) & 0x1)) << 13)
48*3d8817e4Smiod #define bYb(x)		(((ia64_insn) ((x) & 0x1)) << 26)
49*3d8817e4Smiod #define bZa(x)		(((ia64_insn) ((x) & 0x1)) << 36)
50*3d8817e4Smiod #define bZb(x)		(((ia64_insn) ((x) & 0x1)) << 33)
51*3d8817e4Smiod 
52*3d8817e4Smiod /* instruction bit masks: */
53*3d8817e4Smiod #define mC	bC (-1)
54*3d8817e4Smiod #define mIh	bIh (-1)
55*3d8817e4Smiod #define mTa	bTa (-1)
56*3d8817e4Smiod #define mTag13	bTag13 (-1)
57*3d8817e4Smiod #define mTb	bTb (-1)
58*3d8817e4Smiod #define mVc	bVc (-1)
59*3d8817e4Smiod #define mVe	bVe (-1)
60*3d8817e4Smiod #define mWh	bWh (-1)
61*3d8817e4Smiod #define mX	bX (-1)
62*3d8817e4Smiod #define mXb	bXb (-1)
63*3d8817e4Smiod #define mXc	bXc (-1)
64*3d8817e4Smiod #define mX2	bX2 (-1)
65*3d8817e4Smiod #define mX2a	bX2a (-1)
66*3d8817e4Smiod #define mX2b	bX2b (-1)
67*3d8817e4Smiod #define mX2c	bX2c (-1)
68*3d8817e4Smiod #define mX3	bX3 (-1)
69*3d8817e4Smiod #define mX6	bX6 (-1)
70*3d8817e4Smiod #define mYa	bYa (-1)
71*3d8817e4Smiod #define mYb	bYb (-1)
72*3d8817e4Smiod #define mZa	bZa (-1)
73*3d8817e4Smiod #define mZb	bZb (-1)
74*3d8817e4Smiod 
75*3d8817e4Smiod #define OpZaZbVeX2aX2b(a,b,c,d,e,f) \
76*3d8817e4Smiod 	(bOp (a) | bZa (b) | bZb (c) | bVe (d) | bX2a (e) | bX2b (f)), \
77*3d8817e4Smiod 	(mOp | mZa | mZb | mVe | mX2a | mX2b)
78*3d8817e4Smiod #define OpZaZbVeX2aX2bX2c(a,b,c,d,e,f,g) \
79*3d8817e4Smiod   (bOp (a) | bZa (b) | bZb (c) | bVe (d) | bX2a (e) | bX2b (f) | bX2c (g)), \
80*3d8817e4Smiod 	(mOp | mZa | mZb | mVe | mX2a | mX2b | mX2c)
81*3d8817e4Smiod #define OpX2X(a,b,c)		(bOp (a) | bX2 (b) | bX (c)), (mOp | mX2 | mX)
82*3d8817e4Smiod #define OpX2XYa(a,b,c,d)	(bOp (a) | bX2 (b) | bX (c) | bYa (d)), \
83*3d8817e4Smiod 				(mOp | mX2 | mX | mYa)
84*3d8817e4Smiod #define OpX2XYb(a,b,c,d)	(bOp (a) | bX2 (b) | bX (c) | bYb (d)), \
85*3d8817e4Smiod 				(mOp | mX2 | mX | mYb)
86*3d8817e4Smiod #define OpX2TaTbYaC(a,b,c,d,e,f) \
87*3d8817e4Smiod 	(bOp (a) | bX2 (b) | bTa (c) | bTb (d) | bYa (e) | bC (f)), \
88*3d8817e4Smiod 	(mOp | mX2 | mTa | mTb | mYa | mC)
89*3d8817e4Smiod #define OpX2TaTbYaXcC(a,b,c,d,e,f,g) \
90*3d8817e4Smiod 	(bOp (a) | bX2 (b) | bTa (c) | bTb (d) | bYa (e) | bXc (f) | bC (g)), \
91*3d8817e4Smiod 	(mOp | mX2 | mTa | mTb | mYa | mXc | mC)
92*3d8817e4Smiod #define OpX3(a,b)		(bOp (a) | bX3 (b)), (mOp | mX3)
93*3d8817e4Smiod #define OpX3X6(a,b,c)		(bOp (a) | bX3 (b) | bX6(c)), \
94*3d8817e4Smiod 				(mOp | mX3 | mX6)
95*3d8817e4Smiod #define OpX3X6Yb(a,b,c,d)	(bOp (a) | bX3 (b) | bX6(c) | bYb(d)), \
96*3d8817e4Smiod 				(mOp | mX3 | mX6 | mYb)
97*3d8817e4Smiod #define OpX3XbIhWh(a,b,c,d,e) \
98*3d8817e4Smiod   (bOp (a) | bX3 (b) | bXb (c) | bIh (d) | bWh (e)), \
99*3d8817e4Smiod   (mOp | mX3 | mXb | mIh | mWh)
100*3d8817e4Smiod #define OpX3XbIhWhTag13(a,b,c,d,e,f) \
101*3d8817e4Smiod      (bOp (a) | bX3 (b) | bXb (c) | bIh (d) | bWh (e) | bTag13 (f)), \
102*3d8817e4Smiod      (mOp | mX3 | mXb | mIh | mWh | mTag13)
103*3d8817e4Smiod 
104*3d8817e4Smiod #define FULL17 ((ia64_insn)0x10ff001fc0LL)
105*3d8817e4Smiod 
106*3d8817e4Smiod /* Used to initialise unused fields in ia64_opcode struct,
107*3d8817e4Smiod    in order to stop gcc from complaining.  */
108*3d8817e4Smiod #define EMPTY 0,0,NULL
109*3d8817e4Smiod 
110*3d8817e4Smiod struct ia64_opcode ia64_opcodes_i[] =
111*3d8817e4Smiod   {
112*3d8817e4Smiod     /* I-type instruction encodings (sorted according to major opcode).  */
113*3d8817e4Smiod 
114*3d8817e4Smiod     {"break.i",	I0, OpX3X6 (0, 0, 0x00), {IMMU21}, X_IN_MLX, 0, NULL},
115*3d8817e4Smiod     {"nop.i",	I0, OpX3X6Yb (0, 0, 0x01, 0), {IMMU21}, X_IN_MLX, 0, NULL},
116*3d8817e4Smiod     {"hint.i",	I0, OpX3X6Yb (0, 0, 0x01, 1), {IMMU21}, X_IN_MLX, 0, NULL},
117*3d8817e4Smiod     {"chk.s.i",	I0, OpX3 (0, 1), {R2, TGT25b}, EMPTY},
118*3d8817e4Smiod 
119*3d8817e4Smiod     {"mov", I, OpX3XbIhWhTag13 (0, 7, 0, 0, 1, 0), {B1, R2}, PSEUDO, 0, NULL},
120*3d8817e4Smiod #define MOV(a,b,c,d) \
121*3d8817e4Smiod     I, OpX3XbIhWh (0, a, b, c, d), {B1, R2, TAG13b}, EMPTY
122*3d8817e4Smiod     {"mov.sptk",		MOV (7, 0, 0, 0)},
123*3d8817e4Smiod     {"mov.sptk.imp",		MOV (7, 0, 1, 0)},
124*3d8817e4Smiod     {"mov",			MOV (7, 0, 0, 1)},
125*3d8817e4Smiod     {"mov.imp",			MOV (7, 0, 1, 1)},
126*3d8817e4Smiod     {"mov.dptk",		MOV (7, 0, 0, 2)},
127*3d8817e4Smiod     {"mov.dptk.imp",		MOV (7, 0, 1, 2)},
128*3d8817e4Smiod     {"mov.ret.sptk",		MOV (7, 1, 0, 0)},
129*3d8817e4Smiod     {"mov.ret.sptk.imp",	MOV (7, 1, 1, 0)},
130*3d8817e4Smiod     {"mov.ret",			MOV (7, 1, 0, 1)},
131*3d8817e4Smiod     {"mov.ret.imp",		MOV (7, 1, 1, 1)},
132*3d8817e4Smiod     {"mov.ret.dptk",		MOV (7, 1, 0, 2)},
133*3d8817e4Smiod     {"mov.ret.dptk.imp",	MOV (7, 1, 1, 2)},
134*3d8817e4Smiod #undef MOV
135*3d8817e4Smiod     {"mov",	I, OpX3X6 (0, 0, 0x31), {R1, B2}, EMPTY},
136*3d8817e4Smiod     {"mov",	I, OpX3 (0, 3), {PR, R2, IMM17}, EMPTY},
137*3d8817e4Smiod     /* Don't remove one of the seemingly redundant FULL17-s.  */
138*3d8817e4Smiod     {"mov",	I, FULL17 | OpX3 (0, 3) | FULL17, {PR, R2}, PSEUDO, 0, NULL},
139*3d8817e4Smiod     {"mov",	I, OpX3 (0, 2), {PR_ROT, IMM44}, EMPTY},
140*3d8817e4Smiod     {"mov",	I, OpX3X6 (0, 0, 0x30), {R1, IP}, EMPTY},
141*3d8817e4Smiod     {"mov",	I, OpX3X6 (0, 0, 0x33), {R1, PR}, EMPTY},
142*3d8817e4Smiod     {"mov.i",	I, OpX3X6 (0, 0, 0x2a), {AR3, R2}, EMPTY},
143*3d8817e4Smiod     {"mov.i",	I, OpX3X6 (0, 0, 0x0a), {AR3, IMM8}, EMPTY},
144*3d8817e4Smiod     {"mov.i",	I, OpX3X6 (0, 0, 0x32), {R1, AR3}, EMPTY},
145*3d8817e4Smiod     {"zxt1",	I, OpX3X6 (0, 0, 0x10), {R1, R3}, EMPTY},
146*3d8817e4Smiod     {"zxt2",	I, OpX3X6 (0, 0, 0x11), {R1, R3}, EMPTY},
147*3d8817e4Smiod     {"zxt4",	I, OpX3X6 (0, 0, 0x12), {R1, R3}, EMPTY},
148*3d8817e4Smiod     {"sxt1",	I, OpX3X6 (0, 0, 0x14), {R1, R3}, EMPTY},
149*3d8817e4Smiod     {"sxt2",	I, OpX3X6 (0, 0, 0x15), {R1, R3}, EMPTY},
150*3d8817e4Smiod     {"sxt4",	I, OpX3X6 (0, 0, 0x16), {R1, R3}, EMPTY},
151*3d8817e4Smiod     {"czx1.l",	I, OpX3X6 (0, 0, 0x18), {R1, R3}, EMPTY},
152*3d8817e4Smiod     {"czx2.l",	I, OpX3X6 (0, 0, 0x19), {R1, R3}, EMPTY},
153*3d8817e4Smiod     {"czx1.r",	I, OpX3X6 (0, 0, 0x1c), {R1, R3}, EMPTY},
154*3d8817e4Smiod     {"czx2.r",	I, OpX3X6 (0, 0, 0x1d), {R1, R3}, EMPTY},
155*3d8817e4Smiod 
156*3d8817e4Smiod     {"dep",	I, Op (4), {R1, R2, R3, CPOS6c, LEN4}, EMPTY},
157*3d8817e4Smiod 
158*3d8817e4Smiod     {"shrp",	I, OpX2X (5, 3, 0), {R1, R2, R3, CNT6}, EMPTY},
159*3d8817e4Smiod 
160*3d8817e4Smiod     {"shr.u",	I, OpX2XYa (5, 1, 0, 0), {R1, R3, POS6},
161*3d8817e4Smiod      PSEUDO | LEN_EQ_64MCNT, 0, NULL},
162*3d8817e4Smiod     {"extr.u",	I, OpX2XYa (5, 1, 0, 0), {R1, R3, POS6, LEN6}, EMPTY},
163*3d8817e4Smiod 
164*3d8817e4Smiod     {"shr",	I, OpX2XYa (5, 1, 0, 1), {R1, R3, POS6},
165*3d8817e4Smiod      PSEUDO | LEN_EQ_64MCNT, 0, NULL},
166*3d8817e4Smiod     {"extr",	I, OpX2XYa (5, 1, 0, 1), {R1, R3, POS6, LEN6}, EMPTY},
167*3d8817e4Smiod 
168*3d8817e4Smiod     {"shl",	I, OpX2XYb (5, 1, 1, 0), {R1, R2, CPOS6a},
169*3d8817e4Smiod      PSEUDO | LEN_EQ_64MCNT, 0, NULL},
170*3d8817e4Smiod     {"dep.z",	I, OpX2XYb (5, 1, 1, 0), {R1, R2, CPOS6a, LEN6}, EMPTY},
171*3d8817e4Smiod     {"dep.z",	I, OpX2XYb (5, 1, 1, 1), {R1, IMM8, CPOS6a, LEN6}, EMPTY},
172*3d8817e4Smiod     {"dep",	I, OpX2X (5, 3, 1), {R1, IMM1, R3, CPOS6b, LEN6}, EMPTY},
173*3d8817e4Smiod #define TF(a,b,c) \
174*3d8817e4Smiod 	I2, OpX2TaTbYaXcC (5, 0, a, b, 1, 1, c), {P1, P2, IMMU5b}, EMPTY
175*3d8817e4Smiod #define TFCM(a,b,c) \
176*3d8817e4Smiod 	I2, OpX2TaTbYaXcC (5, 0, a, b, 1, 1, c), {P2, P1, IMMU5b}, PSEUDO, 0, NULL
177*3d8817e4Smiod     {"tf.z",		 TF   (0, 0, 0)},
178*3d8817e4Smiod     {"tf.nz",		 TFCM (0, 0, 0)},
179*3d8817e4Smiod     {"tf.z.unc",	 TF   (0, 0, 1)},
180*3d8817e4Smiod     {"tf.nz.unc",	 TFCM (0, 0, 1)},
181*3d8817e4Smiod     {"tf.z.and",	 TF   (0, 1, 0)},
182*3d8817e4Smiod     {"tf.nz.andcm",	 TFCM (0, 1, 0)},
183*3d8817e4Smiod     {"tf.nz.and",	 TF   (0, 1, 1)},
184*3d8817e4Smiod     {"tf.z.andcm",	 TFCM (0, 1, 1)},
185*3d8817e4Smiod     {"tf.z.or",		 TF   (1, 0, 0)},
186*3d8817e4Smiod     {"tf.nz.orcm",	 TFCM (1, 0, 0)},
187*3d8817e4Smiod     {"tf.nz.or",	 TF   (1, 0, 1)},
188*3d8817e4Smiod     {"tf.z.orcm",	 TFCM (1, 0, 1)},
189*3d8817e4Smiod     {"tf.z.or.andcm",	 TF   (1, 1, 0)},
190*3d8817e4Smiod     {"tf.nz.and.orcm",	 TFCM (1, 1, 0)},
191*3d8817e4Smiod     {"tf.nz.or.andcm",	 TF   (1, 1, 1)},
192*3d8817e4Smiod     {"tf.z.and.orcm",	 TFCM (1, 1, 1)},
193*3d8817e4Smiod #undef TF
194*3d8817e4Smiod #undef TFCM
195*3d8817e4Smiod #define TBIT(a,b,c,d) \
196*3d8817e4Smiod         I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P1, P2, R3, POS6}, EMPTY
197*3d8817e4Smiod #define TBITCM(a,b,c,d)	\
198*3d8817e4Smiod         I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P2, P1, R3, POS6}, PSEUDO, 0, NULL
199*3d8817e4Smiod     {"tbit.z",		 TBIT   (0, 0, 0, 0)},
200*3d8817e4Smiod     {"tbit.nz",		 TBITCM (0, 0, 0, 0)},
201*3d8817e4Smiod     {"tbit.z.unc",	 TBIT   (0, 0, 0, 1)},
202*3d8817e4Smiod     {"tbit.nz.unc",	 TBITCM (0, 0, 0, 1)},
203*3d8817e4Smiod     {"tbit.z.and",	 TBIT   (0, 1, 0, 0)},
204*3d8817e4Smiod     {"tbit.nz.andcm",	 TBITCM (0, 1, 0, 0)},
205*3d8817e4Smiod     {"tbit.nz.and",	 TBIT   (0, 1, 0, 1)},
206*3d8817e4Smiod     {"tbit.z.andcm",	 TBITCM (0, 1, 0, 1)},
207*3d8817e4Smiod     {"tbit.z.or",	 TBIT   (1, 0, 0, 0)},
208*3d8817e4Smiod     {"tbit.nz.orcm",	 TBITCM (1, 0, 0, 0)},
209*3d8817e4Smiod     {"tbit.nz.or",	 TBIT   (1, 0, 0, 1)},
210*3d8817e4Smiod     {"tbit.z.orcm",	 TBITCM (1, 0, 0, 1)},
211*3d8817e4Smiod     {"tbit.z.or.andcm",	 TBIT   (1, 1, 0, 0)},
212*3d8817e4Smiod     {"tbit.nz.and.orcm", TBITCM (1, 1, 0, 0)},
213*3d8817e4Smiod     {"tbit.nz.or.andcm", TBIT   (1, 1, 0, 1)},
214*3d8817e4Smiod     {"tbit.z.and.orcm",  TBITCM (1, 1, 0, 1)},
215*3d8817e4Smiod #undef TBIT
216*3d8817e4Smiod #undef TBITCM
217*3d8817e4Smiod #define TNAT(a,b,c,d) \
218*3d8817e4Smiod 	I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P1, P2, R3}, EMPTY
219*3d8817e4Smiod #define TNATCM(a,b,c,d) \
220*3d8817e4Smiod 	I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P2, P1, R3}, PSEUDO, 0, NULL
221*3d8817e4Smiod     {"tnat.z",		 TNAT   (0, 0, 1, 0)},
222*3d8817e4Smiod     {"tnat.nz",		 TNATCM (0, 0, 1, 0)},
223*3d8817e4Smiod     {"tnat.z.unc",	 TNAT   (0, 0, 1, 1)},
224*3d8817e4Smiod     {"tnat.nz.unc",	 TNATCM (0, 0, 1, 1)},
225*3d8817e4Smiod     {"tnat.z.and",	 TNAT   (0, 1, 1, 0)},
226*3d8817e4Smiod     {"tnat.nz.andcm",	 TNATCM (0, 1, 1, 0)},
227*3d8817e4Smiod     {"tnat.nz.and",	 TNAT   (0, 1, 1, 1)},
228*3d8817e4Smiod     {"tnat.z.andcm",	 TNATCM (0, 1, 1, 1)},
229*3d8817e4Smiod     {"tnat.z.or",	 TNAT   (1, 0, 1, 0)},
230*3d8817e4Smiod     {"tnat.nz.orcm",	 TNATCM (1, 0, 1, 0)},
231*3d8817e4Smiod     {"tnat.nz.or",	 TNAT   (1, 0, 1, 1)},
232*3d8817e4Smiod     {"tnat.z.orcm",	 TNATCM (1, 0, 1, 1)},
233*3d8817e4Smiod     {"tnat.z.or.andcm",	 TNAT   (1, 1, 1, 0)},
234*3d8817e4Smiod     {"tnat.nz.and.orcm", TNATCM (1, 1, 1, 0)},
235*3d8817e4Smiod     {"tnat.nz.or.andcm", TNAT   (1, 1, 1, 1)},
236*3d8817e4Smiod     {"tnat.z.and.orcm",  TNATCM (1, 1, 1, 1)},
237*3d8817e4Smiod #undef TNAT
238*3d8817e4Smiod #undef TNATCM
239*3d8817e4Smiod 
240*3d8817e4Smiod     {"pmpyshr2",   I, OpZaZbVeX2aX2b (7, 0, 1, 0, 0, 3), {R1, R2, R3, CNT2c}, EMPTY},
241*3d8817e4Smiod     {"pmpyshr2.u", I, OpZaZbVeX2aX2b (7, 0, 1, 0, 0, 1), {R1, R2, R3, CNT2c}, EMPTY},
242*3d8817e4Smiod     {"pmpy2.r",	   I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 1, 3), {R1, R2, R3}, EMPTY},
243*3d8817e4Smiod     {"pmpy2.l",	   I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 3, 3), {R1, R2, R3}, EMPTY},
244*3d8817e4Smiod     {"mix1.r",	   I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 0, 2), {R1, R2, R3}, EMPTY},
245*3d8817e4Smiod     {"mix2.r",	   I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 0, 2), {R1, R2, R3}, EMPTY},
246*3d8817e4Smiod     {"mix4.r",	   I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 0, 2), {R1, R2, R3}, EMPTY},
247*3d8817e4Smiod     {"mix1.l",	   I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 2, 2), {R1, R2, R3}, EMPTY},
248*3d8817e4Smiod     {"mix2.l",	   I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 2, 2), {R1, R2, R3}, EMPTY},
249*3d8817e4Smiod     {"mix4.l",	   I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 2, 2), {R1, R2, R3}, EMPTY},
250*3d8817e4Smiod     {"pack2.uss",  I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 0, 0), {R1, R2, R3}, EMPTY},
251*3d8817e4Smiod     {"pack2.sss",  I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 2, 0), {R1, R2, R3}, EMPTY},
252*3d8817e4Smiod     {"pack4.sss",  I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 2, 0), {R1, R2, R3}, EMPTY},
253*3d8817e4Smiod     {"unpack1.h",  I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 0, 1), {R1, R2, R3}, EMPTY},
254*3d8817e4Smiod     {"unpack2.h",  I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 0, 1), {R1, R2, R3}, EMPTY},
255*3d8817e4Smiod     {"unpack4.h",  I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 0, 1), {R1, R2, R3}, EMPTY},
256*3d8817e4Smiod     {"unpack1.l",  I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 2, 1), {R1, R2, R3}, EMPTY},
257*3d8817e4Smiod     {"unpack2.l",  I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 2, 1), {R1, R2, R3}, EMPTY},
258*3d8817e4Smiod     {"unpack4.l",  I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 2, 1), {R1, R2, R3}, EMPTY},
259*3d8817e4Smiod     {"pmin1.u",	   I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 1, 0), {R1, R2, R3}, EMPTY},
260*3d8817e4Smiod     {"pmax1.u",	   I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 1, 1), {R1, R2, R3}, EMPTY},
261*3d8817e4Smiod     {"pmin2",	   I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 3, 0), {R1, R2, R3}, EMPTY},
262*3d8817e4Smiod     {"pmax2",	   I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 3, 1), {R1, R2, R3}, EMPTY},
263*3d8817e4Smiod     {"psad1",	   I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 3, 2), {R1, R2, R3}, EMPTY},
264*3d8817e4Smiod     {"mux1", I, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 3, 2, 2), {R1, R2, MBTYPE4}, EMPTY},
265*3d8817e4Smiod     {"mux2", I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 3, 2, 2), {R1, R2, MHTYPE8}, EMPTY},
266*3d8817e4Smiod     {"pshr2",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 0, 2, 0), {R1, R3, R2}, EMPTY},
267*3d8817e4Smiod     {"pshr4",	I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 0, 2, 0), {R1, R3, R2}, EMPTY},
268*3d8817e4Smiod     {"shr",	I, OpZaZbVeX2aX2bX2c (7, 1, 1, 0, 0, 2, 0), {R1, R3, R2}, EMPTY},
269*3d8817e4Smiod     {"pshr2.u",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 0, 0, 0), {R1, R3, R2}, EMPTY},
270*3d8817e4Smiod     {"pshr4.u",	I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 0, 0, 0), {R1, R3, R2}, EMPTY},
271*3d8817e4Smiod     {"shr.u",	I, OpZaZbVeX2aX2bX2c (7, 1, 1, 0, 0, 0, 0), {R1, R3, R2}, EMPTY},
272*3d8817e4Smiod     {"pshr2",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 1, 3, 0), {R1, R3, CNT5}, EMPTY},
273*3d8817e4Smiod     {"pshr4",	I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 1, 3, 0), {R1, R3, CNT5}, EMPTY},
274*3d8817e4Smiod     {"pshr2.u",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 1, 1, 0), {R1, R3, CNT5}, EMPTY},
275*3d8817e4Smiod     {"pshr4.u",	I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 1, 1, 0), {R1, R3, CNT5}, EMPTY},
276*3d8817e4Smiod     {"pshl2",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 0, 0, 1), {R1, R2, R3}, EMPTY},
277*3d8817e4Smiod     {"pshl4",	I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 0, 0, 1), {R1, R2, R3}, EMPTY},
278*3d8817e4Smiod     {"shl",	I, OpZaZbVeX2aX2bX2c (7, 1, 1, 0, 0, 0, 1), {R1, R2, R3}, EMPTY},
279*3d8817e4Smiod     {"pshl2",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 3, 1, 1), {R1, R2, CCNT5}, EMPTY},
280*3d8817e4Smiod     {"pshl4",	I, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 3, 1, 1), {R1, R2, CCNT5}, EMPTY},
281*3d8817e4Smiod     {"popcnt",	I, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 1, 1, 2), {R1, R3}, EMPTY},
282*3d8817e4Smiod 
283*3d8817e4Smiod     {NULL, 0, 0, 0, 0, {0}, 0, 0, NULL}
284*3d8817e4Smiod   };
285*3d8817e4Smiod 
286*3d8817e4Smiod #undef I0
287*3d8817e4Smiod #undef I
288*3d8817e4Smiod #undef I2
289*3d8817e4Smiod #undef L
290*3d8817e4Smiod #undef bC
291*3d8817e4Smiod #undef bIh
292*3d8817e4Smiod #undef bTa
293*3d8817e4Smiod #undef bTag13
294*3d8817e4Smiod #undef bTb
295*3d8817e4Smiod #undef bVc
296*3d8817e4Smiod #undef bVe
297*3d8817e4Smiod #undef bWh
298*3d8817e4Smiod #undef bX
299*3d8817e4Smiod #undef bXb
300*3d8817e4Smiod #undef bX2
301*3d8817e4Smiod #undef bX2a
302*3d8817e4Smiod #undef bX2b
303*3d8817e4Smiod #undef bX2c
304*3d8817e4Smiod #undef bX3
305*3d8817e4Smiod #undef bX6
306*3d8817e4Smiod #undef bY
307*3d8817e4Smiod #undef bZa
308*3d8817e4Smiod #undef bZb
309*3d8817e4Smiod #undef mC
310*3d8817e4Smiod #undef mIh
311*3d8817e4Smiod #undef mTa
312*3d8817e4Smiod #undef mTag13
313*3d8817e4Smiod #undef mTb
314*3d8817e4Smiod #undef mVc
315*3d8817e4Smiod #undef mVe
316*3d8817e4Smiod #undef mWh
317*3d8817e4Smiod #undef mX
318*3d8817e4Smiod #undef mXb
319*3d8817e4Smiod #undef mX2
320*3d8817e4Smiod #undef mX2a
321*3d8817e4Smiod #undef mX2b
322*3d8817e4Smiod #undef mX2c
323*3d8817e4Smiod #undef mX3
324*3d8817e4Smiod #undef mX6
325*3d8817e4Smiod #undef mY
326*3d8817e4Smiod #undef mZa
327*3d8817e4Smiod #undef mZb
328*3d8817e4Smiod #undef OpZaZbVeX2aX2b
329*3d8817e4Smiod #undef OpZaZbVeX2aX2bX2c
330*3d8817e4Smiod #undef OpX2X
331*3d8817e4Smiod #undef OpX2XYa
332*3d8817e4Smiod #undef OpX2XYb
333*3d8817e4Smiod #undef OpX2TaTbYaC
334*3d8817e4Smiod #undef OpX3
335*3d8817e4Smiod #undef OpX3X6
336*3d8817e4Smiod #undef OpX3XbIhWh
337*3d8817e4Smiod #undef OpX3XbIhWhTag13
338*3d8817e4Smiod #undef EMPTY
339