1*f7cc78ecSespie /* tic30.h -- Header file for TI TMS320C30 opcode table 2*f7cc78ecSespie Copyright 1998 Free Software Foundation, Inc. 3*f7cc78ecSespie Contributed by Steven Haworth (steve@pm.cse.rmit.edu.au) 4*f7cc78ecSespie 5*f7cc78ecSespie This file is part of GDB, GAS, and the GNU binutils. 6*f7cc78ecSespie 7*f7cc78ecSespie GDB, GAS, and the GNU binutils are free software; you can redistribute 8*f7cc78ecSespie them and/or modify them under the terms of the GNU General Public 9*f7cc78ecSespie License as published by the Free Software Foundation; either version 10*f7cc78ecSespie 1, or (at your option) any later version. 11*f7cc78ecSespie 12*f7cc78ecSespie GDB, GAS, and the GNU binutils are distributed in the hope that they 13*f7cc78ecSespie will be useful, but WITHOUT ANY WARRANTY; without even the implied 14*f7cc78ecSespie warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See 15*f7cc78ecSespie the GNU General Public License for more details. 16*f7cc78ecSespie 17*f7cc78ecSespie You should have received a copy of the GNU General Public License 18*f7cc78ecSespie along with this file; see the file COPYING. If not, write to the Free 19*f7cc78ecSespie Software Foundation, 59 Temple Place - Suite 330, Boston, MA 20*f7cc78ecSespie 02111-1307, USA. */ 21*f7cc78ecSespie 22*f7cc78ecSespie /* FIXME: The opcode table should be in opcodes/tic30-opc.c, not in a 23*f7cc78ecSespie header file. */ 24*f7cc78ecSespie 25*f7cc78ecSespie #ifndef _TMS320_H_ 26*f7cc78ecSespie #define _TMS320_H_ 27*f7cc78ecSespie 28*f7cc78ecSespie struct _register 29*f7cc78ecSespie { 30*f7cc78ecSespie char *name; 31*f7cc78ecSespie unsigned char opcode; 32*f7cc78ecSespie unsigned char regtype; 33*f7cc78ecSespie }; 34*f7cc78ecSespie 35*f7cc78ecSespie typedef struct _register reg; 36*f7cc78ecSespie 37*f7cc78ecSespie #define REG_Rn 0x01 38*f7cc78ecSespie #define REG_ARn 0x02 39*f7cc78ecSespie #define REG_DP 0x03 40*f7cc78ecSespie #define REG_OTHER 0x04 41*f7cc78ecSespie 42*f7cc78ecSespie static const reg tic30_regtab[] = { 43*f7cc78ecSespie { "r0", 0x00, REG_Rn }, 44*f7cc78ecSespie { "r1", 0x01, REG_Rn }, 45*f7cc78ecSespie { "r2", 0x02, REG_Rn }, 46*f7cc78ecSespie { "r3", 0x03, REG_Rn }, 47*f7cc78ecSespie { "r4", 0x04, REG_Rn }, 48*f7cc78ecSespie { "r5", 0x05, REG_Rn }, 49*f7cc78ecSespie { "r6", 0x06, REG_Rn }, 50*f7cc78ecSespie { "r7", 0x07, REG_Rn }, 51*f7cc78ecSespie { "ar0",0x08, REG_ARn }, 52*f7cc78ecSespie { "ar1",0x09, REG_ARn }, 53*f7cc78ecSespie { "ar2",0x0A, REG_ARn }, 54*f7cc78ecSespie { "ar3",0x0B, REG_ARn }, 55*f7cc78ecSespie { "ar4",0x0C, REG_ARn }, 56*f7cc78ecSespie { "ar5",0x0D, REG_ARn }, 57*f7cc78ecSespie { "ar6",0x0E, REG_ARn }, 58*f7cc78ecSespie { "ar7",0x0F, REG_ARn }, 59*f7cc78ecSespie { "dp", 0x10, REG_DP }, 60*f7cc78ecSespie { "ir0",0x11, REG_OTHER }, 61*f7cc78ecSespie { "ir1",0x12, REG_OTHER }, 62*f7cc78ecSespie { "bk", 0x13, REG_OTHER }, 63*f7cc78ecSespie { "sp", 0x14, REG_OTHER }, 64*f7cc78ecSespie { "st", 0x15, REG_OTHER }, 65*f7cc78ecSespie { "ie", 0x16, REG_OTHER }, 66*f7cc78ecSespie { "if", 0x17, REG_OTHER }, 67*f7cc78ecSespie { "iof",0x18, REG_OTHER }, 68*f7cc78ecSespie { "rs", 0x19, REG_OTHER }, 69*f7cc78ecSespie { "re", 0x1A, REG_OTHER }, 70*f7cc78ecSespie { "rc", 0x1B, REG_OTHER }, 71*f7cc78ecSespie { "R0", 0x00, REG_Rn }, 72*f7cc78ecSespie { "R1", 0x01, REG_Rn }, 73*f7cc78ecSespie { "R2", 0x02, REG_Rn }, 74*f7cc78ecSespie { "R3", 0x03, REG_Rn }, 75*f7cc78ecSespie { "R4", 0x04, REG_Rn }, 76*f7cc78ecSespie { "R5", 0x05, REG_Rn }, 77*f7cc78ecSespie { "R6", 0x06, REG_Rn }, 78*f7cc78ecSespie { "R7", 0x07, REG_Rn }, 79*f7cc78ecSespie { "AR0",0x08, REG_ARn }, 80*f7cc78ecSespie { "AR1",0x09, REG_ARn }, 81*f7cc78ecSespie { "AR2",0x0A, REG_ARn }, 82*f7cc78ecSespie { "AR3",0x0B, REG_ARn }, 83*f7cc78ecSespie { "AR4",0x0C, REG_ARn }, 84*f7cc78ecSespie { "AR5",0x0D, REG_ARn }, 85*f7cc78ecSespie { "AR6",0x0E, REG_ARn }, 86*f7cc78ecSespie { "AR7",0x0F, REG_ARn }, 87*f7cc78ecSespie { "DP", 0x10, REG_DP }, 88*f7cc78ecSespie { "IR0",0x11, REG_OTHER }, 89*f7cc78ecSespie { "IR1",0x12, REG_OTHER }, 90*f7cc78ecSespie { "BK", 0x13, REG_OTHER }, 91*f7cc78ecSespie { "SP", 0x14, REG_OTHER }, 92*f7cc78ecSespie { "ST", 0x15, REG_OTHER }, 93*f7cc78ecSespie { "IE", 0x16, REG_OTHER }, 94*f7cc78ecSespie { "IF", 0x17, REG_OTHER }, 95*f7cc78ecSespie { "IOF",0x18, REG_OTHER }, 96*f7cc78ecSespie { "RS", 0x19, REG_OTHER }, 97*f7cc78ecSespie { "RE", 0x1A, REG_OTHER }, 98*f7cc78ecSespie { "RC", 0x1B, REG_OTHER }, 99*f7cc78ecSespie { "", 0, 0 } 100*f7cc78ecSespie }; 101*f7cc78ecSespie 102*f7cc78ecSespie static const reg *const tic30_regtab_end 103*f7cc78ecSespie = tic30_regtab + sizeof(tic30_regtab)/sizeof(tic30_regtab[0]); 104*f7cc78ecSespie 105*f7cc78ecSespie /* Indirect Addressing Modes Modification Fields */ 106*f7cc78ecSespie /* Indirect Addressing with Displacement */ 107*f7cc78ecSespie #define PreDisp_Add 0x00 108*f7cc78ecSespie #define PreDisp_Sub 0x01 109*f7cc78ecSespie #define PreDisp_Add_Mod 0x02 110*f7cc78ecSespie #define PreDisp_Sub_Mod 0x03 111*f7cc78ecSespie #define PostDisp_Add_Mod 0x04 112*f7cc78ecSespie #define PostDisp_Sub_Mod 0x05 113*f7cc78ecSespie #define PostDisp_Add_Circ 0x06 114*f7cc78ecSespie #define PostDisp_Sub_Circ 0x07 115*f7cc78ecSespie /* Indirect Addressing with Index Register IR0 */ 116*f7cc78ecSespie #define PreIR0_Add 0x08 117*f7cc78ecSespie #define PreIR0_Sub 0x09 118*f7cc78ecSespie #define PreIR0_Add_Mod 0x0A 119*f7cc78ecSespie #define PreIR0_Sub_Mod 0x0B 120*f7cc78ecSespie #define PostIR0_Add_Mod 0x0C 121*f7cc78ecSespie #define PostIR0_Sub_Mod 0x0D 122*f7cc78ecSespie #define PostIR0_Add_Circ 0x0E 123*f7cc78ecSespie #define PostIR0_Sub_Circ 0x0F 124*f7cc78ecSespie /* Indirect Addressing with Index Register IR1 */ 125*f7cc78ecSespie #define PreIR1_Add 0x10 126*f7cc78ecSespie #define PreIR1_Sub 0x11 127*f7cc78ecSespie #define PreIR1_Add_Mod 0x12 128*f7cc78ecSespie #define PreIR1_Sub_Mod 0x13 129*f7cc78ecSespie #define PostIR1_Add_Mod 0x14 130*f7cc78ecSespie #define PostIR1_Sub_Mod 0x15 131*f7cc78ecSespie #define PostIR1_Add_Circ 0x16 132*f7cc78ecSespie #define PostIR1_Sub_Circ 0x17 133*f7cc78ecSespie /* Indirect Addressing (Special Cases) */ 134*f7cc78ecSespie #define IndirectOnly 0x18 135*f7cc78ecSespie #define PostIR0_Add_BitRev 0x19 136*f7cc78ecSespie 137*f7cc78ecSespie typedef struct { 138*f7cc78ecSespie char *syntax; 139*f7cc78ecSespie unsigned char modfield; 140*f7cc78ecSespie unsigned char displacement; 141*f7cc78ecSespie } ind_addr_type; 142*f7cc78ecSespie 143*f7cc78ecSespie #define IMPLIED_DISP 0x01 144*f7cc78ecSespie #define DISP_REQUIRED 0x02 145*f7cc78ecSespie #define NO_DISP 0x03 146*f7cc78ecSespie 147*f7cc78ecSespie static const ind_addr_type tic30_indaddr_tab[] = { 148*f7cc78ecSespie { "*+ar", PreDisp_Add, IMPLIED_DISP }, 149*f7cc78ecSespie { "*-ar", PreDisp_Sub, IMPLIED_DISP }, 150*f7cc78ecSespie { "*++ar", PreDisp_Add_Mod, IMPLIED_DISP }, 151*f7cc78ecSespie { "*--ar", PreDisp_Sub_Mod, IMPLIED_DISP }, 152*f7cc78ecSespie { "*ar++", PostDisp_Add_Mod, IMPLIED_DISP }, 153*f7cc78ecSespie { "*ar--", PostDisp_Sub_Mod, IMPLIED_DISP }, 154*f7cc78ecSespie { "*ar++%", PostDisp_Add_Circ, IMPLIED_DISP }, 155*f7cc78ecSespie { "*ar--%", PostDisp_Sub_Circ, IMPLIED_DISP }, 156*f7cc78ecSespie { "*+ar()", PreDisp_Add, DISP_REQUIRED }, 157*f7cc78ecSespie { "*-ar()", PreDisp_Sub, DISP_REQUIRED }, 158*f7cc78ecSespie { "*++ar()", PreDisp_Add_Mod, DISP_REQUIRED }, 159*f7cc78ecSespie { "*--ar()", PreDisp_Sub_Mod, DISP_REQUIRED }, 160*f7cc78ecSespie { "*ar++()", PostDisp_Add_Mod, DISP_REQUIRED }, 161*f7cc78ecSespie { "*ar--()", PostDisp_Sub_Mod, DISP_REQUIRED }, 162*f7cc78ecSespie { "*ar++()%", PostDisp_Add_Circ, DISP_REQUIRED }, 163*f7cc78ecSespie { "*ar--()%", PostDisp_Sub_Circ, DISP_REQUIRED }, 164*f7cc78ecSespie { "*+ar(ir0)", PreIR0_Add, NO_DISP }, 165*f7cc78ecSespie { "*-ar(ir0)", PreIR0_Sub, NO_DISP }, 166*f7cc78ecSespie { "*++ar(ir0)", PreIR0_Add_Mod, NO_DISP }, 167*f7cc78ecSespie { "*--ar(ir0)", PreIR0_Sub_Mod, NO_DISP }, 168*f7cc78ecSespie { "*ar++(ir0)", PostIR0_Add_Mod, NO_DISP }, 169*f7cc78ecSespie { "*ar--(ir0)", PostIR0_Sub_Mod, NO_DISP }, 170*f7cc78ecSespie { "*ar++(ir0)%",PostIR0_Add_Circ, NO_DISP }, 171*f7cc78ecSespie { "*ar--(ir0)%",PostIR0_Sub_Circ, NO_DISP }, 172*f7cc78ecSespie { "*+ar(ir1)", PreIR1_Add, NO_DISP }, 173*f7cc78ecSespie { "*-ar(ir1)", PreIR1_Sub, NO_DISP }, 174*f7cc78ecSespie { "*++ar(ir1)", PreIR1_Add_Mod, NO_DISP }, 175*f7cc78ecSespie { "*--ar(ir1)", PreIR1_Sub_Mod, NO_DISP }, 176*f7cc78ecSespie { "*ar++(ir1)", PostIR1_Add_Mod, NO_DISP }, 177*f7cc78ecSespie { "*ar--(ir1)", PostIR1_Sub_Mod, NO_DISP }, 178*f7cc78ecSespie { "*ar++(ir1)%",PostIR1_Add_Circ, NO_DISP }, 179*f7cc78ecSespie { "*ar--(ir1)%",PostIR1_Sub_Circ, NO_DISP }, 180*f7cc78ecSespie { "*ar", IndirectOnly, NO_DISP }, 181*f7cc78ecSespie { "*ar++(ir0)b",PostIR0_Add_BitRev, NO_DISP }, 182*f7cc78ecSespie { "", 0,0 } 183*f7cc78ecSespie }; 184*f7cc78ecSespie 185*f7cc78ecSespie static const ind_addr_type *const tic30_indaddrtab_end 186*f7cc78ecSespie = tic30_indaddr_tab + sizeof(tic30_indaddr_tab)/sizeof(tic30_indaddr_tab[0]); 187*f7cc78ecSespie 188*f7cc78ecSespie /* Possible operand types */ 189*f7cc78ecSespie /* Register types */ 190*f7cc78ecSespie #define Rn 0x0001 191*f7cc78ecSespie #define ARn 0x0002 192*f7cc78ecSespie #define DPReg 0x0004 193*f7cc78ecSespie #define OtherReg 0x0008 194*f7cc78ecSespie /* Addressing mode types */ 195*f7cc78ecSespie #define Direct 0x0010 196*f7cc78ecSespie #define Indirect 0x0020 197*f7cc78ecSespie #define Imm16 0x0040 198*f7cc78ecSespie #define Disp 0x0080 199*f7cc78ecSespie #define Imm24 0x0100 200*f7cc78ecSespie #define Abs24 0x0200 201*f7cc78ecSespie /* 3 operand addressing mode types */ 202*f7cc78ecSespie #define op3T1 0x0400 203*f7cc78ecSespie #define op3T2 0x0800 204*f7cc78ecSespie /* Interrupt vector */ 205*f7cc78ecSespie #define IVector 0x1000 206*f7cc78ecSespie /* Not required */ 207*f7cc78ecSespie #define NotReq 0x2000 208*f7cc78ecSespie 209*f7cc78ecSespie #define GAddr1 Rn | Direct | Indirect | Imm16 210*f7cc78ecSespie #define GAddr2 GAddr1 | AllReg 211*f7cc78ecSespie #define TAddr1 op3T1 | Rn | Indirect 212*f7cc78ecSespie #define TAddr2 op3T2 | Rn | Indirect 213*f7cc78ecSespie #define Reg Rn | ARn 214*f7cc78ecSespie #define AllReg Reg | DPReg | OtherReg 215*f7cc78ecSespie 216*f7cc78ecSespie typedef struct _template 217*f7cc78ecSespie { 218*f7cc78ecSespie char *name; 219*f7cc78ecSespie unsigned int operands; /* how many operands */ 220*f7cc78ecSespie unsigned int base_opcode; /* base_opcode is the fundamental opcode byte */ 221*f7cc78ecSespie /* the bits in opcode_modifier are used to generate the final opcode from 222*f7cc78ecSespie the base_opcode. These bits also are used to detect alternate forms of 223*f7cc78ecSespie the same instruction */ 224*f7cc78ecSespie unsigned int opcode_modifier; 225*f7cc78ecSespie 226*f7cc78ecSespie /* opcode_modifier bits: */ 227*f7cc78ecSespie #define AddressMode 0x00600000 228*f7cc78ecSespie #define PCRel 0x02000000 229*f7cc78ecSespie #define StackOp 0x001F0000 230*f7cc78ecSespie #define Rotate StackOp 231*f7cc78ecSespie 232*f7cc78ecSespie /* operand_types[i] describes the type of operand i. This is made 233*f7cc78ecSespie by OR'ing together all of the possible type masks. (e.g. 234*f7cc78ecSespie 'operand_types[i] = Reg|Imm' specifies that operand i can be 235*f7cc78ecSespie either a register or an immediate operand */ 236*f7cc78ecSespie unsigned int operand_types[3]; 237*f7cc78ecSespie /* This defines the number type of an immediate argument to an instruction. */ 238*f7cc78ecSespie int imm_arg_type; 239*f7cc78ecSespie #define Imm_None 0 240*f7cc78ecSespie #define Imm_Float 1 241*f7cc78ecSespie #define Imm_SInt 2 242*f7cc78ecSespie #define Imm_UInt 3 243*f7cc78ecSespie } 244*f7cc78ecSespie template; 245*f7cc78ecSespie 246*f7cc78ecSespie static const template tic30_optab[] = { 247*f7cc78ecSespie { "absf" ,2,0x00000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 248*f7cc78ecSespie { "absi" ,2,0x00800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 249*f7cc78ecSespie { "addc" ,2,0x01000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 250*f7cc78ecSespie { "addc3" ,3,0x20000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 251*f7cc78ecSespie { "addf" ,2,0x01800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 252*f7cc78ecSespie { "addf3" ,3,0x20800000,AddressMode, { TAddr1, TAddr2, Rn }, Imm_None }, 253*f7cc78ecSespie { "addi" ,2,0x02000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 254*f7cc78ecSespie { "addi3" ,3,0x21000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 255*f7cc78ecSespie { "and" ,2,0x02800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 256*f7cc78ecSespie { "and3" ,3,0x21800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 257*f7cc78ecSespie { "andn" ,2,0x03000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 258*f7cc78ecSespie { "andn3" ,3,0x22000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 259*f7cc78ecSespie { "ash" ,2,0x03800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 260*f7cc78ecSespie { "ash3" ,3,0x22800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 261*f7cc78ecSespie { "b" ,1,0x68000000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 262*f7cc78ecSespie { "bu" ,1,0x68000000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 263*f7cc78ecSespie { "blo" ,1,0x68010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 264*f7cc78ecSespie { "bls" ,1,0x68020000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 265*f7cc78ecSespie { "bhi" ,1,0x68030000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 266*f7cc78ecSespie { "bhs" ,1,0x68040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 267*f7cc78ecSespie { "beq" ,1,0x68050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 268*f7cc78ecSespie { "bne" ,1,0x68060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 269*f7cc78ecSespie { "blt" ,1,0x68070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 270*f7cc78ecSespie { "ble" ,1,0x68080000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 271*f7cc78ecSespie { "bgt" ,1,0x68090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 272*f7cc78ecSespie { "bge" ,1,0x680A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 273*f7cc78ecSespie { "bz" ,1,0x68050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 274*f7cc78ecSespie { "bnz" ,1,0x68060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 275*f7cc78ecSespie { "bp" ,1,0x68090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 276*f7cc78ecSespie { "bn" ,1,0x68070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 277*f7cc78ecSespie { "bnn" ,1,0x680A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 278*f7cc78ecSespie { "bnv" ,1,0x680C0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 279*f7cc78ecSespie { "bv" ,1,0x680D0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 280*f7cc78ecSespie { "bnuf" ,1,0x680E0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 281*f7cc78ecSespie { "buf" ,1,0x680F0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 282*f7cc78ecSespie { "bnc" ,1,0x68040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 283*f7cc78ecSespie { "bc" ,1,0x68010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 284*f7cc78ecSespie { "bnlv" ,1,0x68100000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 285*f7cc78ecSespie { "blv" ,1,0x68110000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 286*f7cc78ecSespie { "bnluf" ,1,0x68120000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 287*f7cc78ecSespie { "bluf" ,1,0x68130000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 288*f7cc78ecSespie { "bzuf" ,1,0x68140000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 289*f7cc78ecSespie { "bd" ,1,0x68200000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 290*f7cc78ecSespie { "bud" ,1,0x68200000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 291*f7cc78ecSespie { "blod" ,1,0x68210000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 292*f7cc78ecSespie { "blsd" ,1,0x68220000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 293*f7cc78ecSespie { "bhid" ,1,0x68230000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 294*f7cc78ecSespie { "bhsd" ,1,0x68240000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 295*f7cc78ecSespie { "beqd" ,1,0x68250000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 296*f7cc78ecSespie { "bned" ,1,0x68260000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 297*f7cc78ecSespie { "bltd" ,1,0x68270000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 298*f7cc78ecSespie { "bled" ,1,0x68280000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 299*f7cc78ecSespie { "bgtd" ,1,0x68290000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 300*f7cc78ecSespie { "bged" ,1,0x682A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 301*f7cc78ecSespie { "bzd" ,1,0x68250000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 302*f7cc78ecSespie { "bnzd" ,1,0x68260000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 303*f7cc78ecSespie { "bpd" ,1,0x68290000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 304*f7cc78ecSespie { "bnd" ,1,0x68270000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 305*f7cc78ecSespie { "bnnd" ,1,0x682A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 306*f7cc78ecSespie { "bnvd" ,1,0x682C0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 307*f7cc78ecSespie { "bvd" ,1,0x682D0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 308*f7cc78ecSespie { "bnufd" ,1,0x682E0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 309*f7cc78ecSespie { "bufd" ,1,0x682F0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 310*f7cc78ecSespie { "bncd" ,1,0x68240000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 311*f7cc78ecSespie { "bcd" ,1,0x68210000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 312*f7cc78ecSespie { "bnlvd" ,1,0x68300000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 313*f7cc78ecSespie { "blvd" ,1,0x68310000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 314*f7cc78ecSespie { "bnlufd" ,1,0x68320000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 315*f7cc78ecSespie { "blufd" ,1,0x68330000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 316*f7cc78ecSespie { "bzufd" ,1,0x68340000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 317*f7cc78ecSespie { "br" ,1,0x60000000,0, { Imm24, 0, 0 }, Imm_UInt }, 318*f7cc78ecSespie { "brd" ,1,0x61000000,0, { Imm24, 0, 0 }, Imm_UInt }, 319*f7cc78ecSespie { "call" ,1,0x62000000,0, { Imm24, 0, 0 }, Imm_UInt }, 320*f7cc78ecSespie { "callu" ,1,0x70000000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 321*f7cc78ecSespie { "calllo" ,1,0x70010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 322*f7cc78ecSespie { "callls" ,1,0x70020000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 323*f7cc78ecSespie { "callhi" ,1,0x70030000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 324*f7cc78ecSespie { "callhs" ,1,0x70040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 325*f7cc78ecSespie { "calleq" ,1,0x70050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 326*f7cc78ecSespie { "callne" ,1,0x70060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 327*f7cc78ecSespie { "calllt" ,1,0x70070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 328*f7cc78ecSespie { "callle" ,1,0x70080000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 329*f7cc78ecSespie { "callgt" ,1,0x70090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 330*f7cc78ecSespie { "callge" ,1,0x700A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 331*f7cc78ecSespie { "callz" ,1,0x70050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 332*f7cc78ecSespie { "callnz" ,1,0x70060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 333*f7cc78ecSespie { "callp" ,1,0x70090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 334*f7cc78ecSespie { "calln" ,1,0x70070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 335*f7cc78ecSespie { "callnn" ,1,0x700A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 336*f7cc78ecSespie { "callnv" ,1,0x700C0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 337*f7cc78ecSespie { "callv" ,1,0x700D0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 338*f7cc78ecSespie { "callnuf",1,0x700E0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 339*f7cc78ecSespie { "calluf" ,1,0x700F0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 340*f7cc78ecSespie { "callnc" ,1,0x70040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 341*f7cc78ecSespie { "callc" ,1,0x70010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 342*f7cc78ecSespie { "callnlv",1,0x70100000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 343*f7cc78ecSespie { "calllv" ,1,0x70110000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 344*f7cc78ecSespie { "callnluf",1,0x70120000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 345*f7cc78ecSespie { "callluf",1,0x70130000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 346*f7cc78ecSespie { "callzuf",1,0x70140000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 347*f7cc78ecSespie { "cmpf" ,2,0x04000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 348*f7cc78ecSespie { "cmpf3" ,2,0x23000000,AddressMode, { TAddr1, TAddr2, 0 }, Imm_None }, 349*f7cc78ecSespie { "cmpi" ,2,0x04800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 350*f7cc78ecSespie { "cmpi3" ,2,0x23800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, 0 }, Imm_None }, 351*f7cc78ecSespie { "db" ,2,0x6C000000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 352*f7cc78ecSespie { "dbu" ,2,0x6C000000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 353*f7cc78ecSespie { "dblo" ,2,0x6C010000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 354*f7cc78ecSespie { "dbls" ,2,0x6C020000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 355*f7cc78ecSespie { "dbhi" ,2,0x6C030000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 356*f7cc78ecSespie { "dbhs" ,2,0x6C040000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 357*f7cc78ecSespie { "dbeq" ,2,0x6C050000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 358*f7cc78ecSespie { "dbne" ,2,0x6C060000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 359*f7cc78ecSespie { "dblt" ,2,0x6C070000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 360*f7cc78ecSespie { "dble" ,2,0x6C080000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 361*f7cc78ecSespie { "dbgt" ,2,0x6C090000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 362*f7cc78ecSespie { "dbge" ,2,0x6C0A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 363*f7cc78ecSespie { "dbz" ,2,0x6C050000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 364*f7cc78ecSespie { "dbnz" ,2,0x6C060000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 365*f7cc78ecSespie { "dbp" ,2,0x6C090000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 366*f7cc78ecSespie { "dbn" ,2,0x6C070000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 367*f7cc78ecSespie { "dbnn" ,2,0x6C0A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 368*f7cc78ecSespie { "dbnv" ,2,0x6C0C0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 369*f7cc78ecSespie { "dbv" ,2,0x6C0D0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 370*f7cc78ecSespie { "dbnuf" ,2,0x6C0E0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 371*f7cc78ecSespie { "dbuf" ,2,0x6C0F0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 372*f7cc78ecSespie { "dbnc" ,2,0x6C040000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 373*f7cc78ecSespie { "dbc" ,2,0x6C010000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 374*f7cc78ecSespie { "dbnlv" ,2,0x6C100000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 375*f7cc78ecSespie { "dblv" ,2,0x6C110000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 376*f7cc78ecSespie { "dbnluf" ,2,0x6C120000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 377*f7cc78ecSespie { "dbluf" ,2,0x6C130000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 378*f7cc78ecSespie { "dbzuf" ,2,0x6C140000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 379*f7cc78ecSespie { "dbd" ,2,0x6C200000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 380*f7cc78ecSespie { "dbud" ,2,0x6C200000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 381*f7cc78ecSespie { "dblod" ,2,0x6C210000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 382*f7cc78ecSespie { "dblsd" ,2,0x6C220000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 383*f7cc78ecSespie { "dbhid" ,2,0x6C230000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 384*f7cc78ecSespie { "dbhsd" ,2,0x6C240000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 385*f7cc78ecSespie { "dbeqd" ,2,0x6C250000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 386*f7cc78ecSespie { "dbned" ,2,0x6C260000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 387*f7cc78ecSespie { "dbltd" ,2,0x6C270000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 388*f7cc78ecSespie { "dbled" ,2,0x6C280000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 389*f7cc78ecSespie { "dbgtd" ,2,0x6C290000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 390*f7cc78ecSespie { "dbged" ,2,0x6C2A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 391*f7cc78ecSespie { "dbzd" ,2,0x6C250000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 392*f7cc78ecSespie { "dbnzd" ,2,0x6C260000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 393*f7cc78ecSespie { "dbpd" ,2,0x6C290000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 394*f7cc78ecSespie { "dbnd" ,2,0x6C270000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 395*f7cc78ecSespie { "dbnnd" ,2,0x6C2A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 396*f7cc78ecSespie { "dbnvd" ,2,0x6C2C0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 397*f7cc78ecSespie { "dbvd" ,2,0x6C2D0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 398*f7cc78ecSespie { "dbnufd" ,2,0x6C2E0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 399*f7cc78ecSespie { "dbufd" ,2,0x6C2F0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 400*f7cc78ecSespie { "dbncd" ,2,0x6C240000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 401*f7cc78ecSespie { "dbcd" ,2,0x6C210000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 402*f7cc78ecSespie { "dbnlvd" ,2,0x6C300000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 403*f7cc78ecSespie { "dblvd" ,2,0x6C310000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 404*f7cc78ecSespie { "dbnlufd",2,0x6C320000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 405*f7cc78ecSespie { "dblufd" ,2,0x6C330000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 406*f7cc78ecSespie { "dbzufd" ,2,0x6C340000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 407*f7cc78ecSespie { "fix" ,2,0x05000000,AddressMode, { GAddr1, AllReg, 0 }, Imm_Float }, 408*f7cc78ecSespie { "float" ,2,0x05800000,AddressMode, { GAddr2, Rn, 0 }, Imm_SInt }, 409*f7cc78ecSespie { "iack" ,1,0x1B000000,AddressMode, { Direct|Indirect, 0, 0 }, Imm_None }, 410*f7cc78ecSespie { "idle" ,0,0x06000000,0, { 0, 0, 0 }, Imm_None }, 411*f7cc78ecSespie { "idle2" ,0,0x06000001,0, { 0, 0, 0 }, Imm_None }, /* LC31 Only */ 412*f7cc78ecSespie { "lde" ,2,0x06800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 413*f7cc78ecSespie { "ldf" ,2,0x07000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 414*f7cc78ecSespie { "ldfu" ,2,0x40000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 415*f7cc78ecSespie { "ldflo" ,2,0x40800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 416*f7cc78ecSespie { "ldfls" ,2,0x41000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 417*f7cc78ecSespie { "ldfhi" ,2,0x41800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 418*f7cc78ecSespie { "ldfhs" ,2,0x42000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 419*f7cc78ecSespie { "ldfeq" ,2,0x42800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 420*f7cc78ecSespie { "ldfne" ,2,0x43000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 421*f7cc78ecSespie { "ldflt" ,2,0x43800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 422*f7cc78ecSespie { "ldfle" ,2,0x44000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 423*f7cc78ecSespie { "ldfgt" ,2,0x44800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 424*f7cc78ecSespie { "ldfge" ,2,0x45000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 425*f7cc78ecSespie { "ldfz" ,2,0x42800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 426*f7cc78ecSespie { "ldfnz" ,2,0x43000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 427*f7cc78ecSespie { "ldfp" ,2,0x44800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 428*f7cc78ecSespie { "ldfn" ,2,0x43800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 429*f7cc78ecSespie { "ldfnn" ,2,0x45000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 430*f7cc78ecSespie { "ldfnv" ,2,0x46000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 431*f7cc78ecSespie { "ldfv" ,2,0x46800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 432*f7cc78ecSespie { "ldfnuf" ,2,0x47000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 433*f7cc78ecSespie { "ldfuf" ,2,0x47800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 434*f7cc78ecSespie { "ldfnc" ,2,0x42000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 435*f7cc78ecSespie { "ldfc" ,2,0x40800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 436*f7cc78ecSespie { "ldfnlv" ,2,0x48000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 437*f7cc78ecSespie { "ldflv" ,2,0x48800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 438*f7cc78ecSespie { "ldfnluf",2,0x49000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 439*f7cc78ecSespie { "ldfluf" ,2,0x49800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 440*f7cc78ecSespie { "ldfzuf" ,2,0x4A000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 441*f7cc78ecSespie { "ldfi" ,2,0x07800000,AddressMode, { Direct|Indirect, Rn, 0 }, Imm_None }, 442*f7cc78ecSespie { "ldi" ,2,0x08000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 443*f7cc78ecSespie { "ldiu" ,2,0x50000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 444*f7cc78ecSespie { "ldilo" ,2,0x50800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 445*f7cc78ecSespie { "ldils" ,2,0x51000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 446*f7cc78ecSespie { "ldihi" ,2,0x51800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 447*f7cc78ecSespie { "ldihs" ,2,0x52000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 448*f7cc78ecSespie { "ldieq" ,2,0x52800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 449*f7cc78ecSespie { "ldine" ,2,0x53000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 450*f7cc78ecSespie { "ldilt" ,2,0x53800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 451*f7cc78ecSespie { "ldile" ,2,0x54000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 452*f7cc78ecSespie { "ldigt" ,2,0x54800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 453*f7cc78ecSespie { "ldige" ,2,0x55000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 454*f7cc78ecSespie { "ldiz" ,2,0x52800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 455*f7cc78ecSespie { "ldinz" ,2,0x53000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 456*f7cc78ecSespie { "ldip" ,2,0x54800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 457*f7cc78ecSespie { "ldin" ,2,0x53800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 458*f7cc78ecSespie { "ldinn" ,2,0x55000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 459*f7cc78ecSespie { "ldinv" ,2,0x56000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 460*f7cc78ecSespie { "ldiv" ,2,0x56800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 461*f7cc78ecSespie { "ldinuf" ,2,0x57000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 462*f7cc78ecSespie { "ldiuf" ,2,0x57800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 463*f7cc78ecSespie { "ldinc" ,2,0x52000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 464*f7cc78ecSespie { "ldic" ,2,0x50800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 465*f7cc78ecSespie { "ldinlv" ,2,0x58000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 466*f7cc78ecSespie { "ldilv" ,2,0x58800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 467*f7cc78ecSespie { "ldinluf",2,0x59000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 468*f7cc78ecSespie { "ldiluf" ,2,0x59800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 469*f7cc78ecSespie { "ldizuf" ,2,0x5A000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 470*f7cc78ecSespie { "ldii" ,2,0x08800000,AddressMode, { Direct|Indirect, AllReg, 0 }, Imm_None }, 471*f7cc78ecSespie { "ldm" ,2,0x09000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 472*f7cc78ecSespie { "ldp" ,2,0x08700000,0, { Abs24|Direct, DPReg|NotReq, 0 }, Imm_UInt }, 473*f7cc78ecSespie { "lopower",0,0x10800001,0, { 0, 0, 0 }, Imm_None }, /* LC31 Only */ 474*f7cc78ecSespie { "lsh" ,2,0x09800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 475*f7cc78ecSespie { "lsh3" ,3,0x24000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 476*f7cc78ecSespie { "maxspeed",0,0x10800000,0, { 0, 0, 0 }, Imm_None }, /* LC31 Only */ 477*f7cc78ecSespie { "mpyf" ,2,0x0A000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 478*f7cc78ecSespie { "mpyf3" ,3,0x24800000,AddressMode, { TAddr1, TAddr2, Rn }, Imm_None }, 479*f7cc78ecSespie { "mpyi" ,2,0x0A800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 480*f7cc78ecSespie { "mpyi3" ,3,0x25000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 481*f7cc78ecSespie { "negb" ,2,0x0B000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 482*f7cc78ecSespie { "negf" ,2,0x0B800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 483*f7cc78ecSespie { "negi" ,2,0x0C000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 484*f7cc78ecSespie { "nop" ,1,0x0C800000,AddressMode, { AllReg|Indirect|NotReq, 0, 0 }, Imm_None }, 485*f7cc78ecSespie { "norm" ,2,0x0D000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, /*Check another source*/ 486*f7cc78ecSespie { "not" ,2,0x0D800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 487*f7cc78ecSespie { "or" ,2,0x10000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 488*f7cc78ecSespie { "or3" ,3,0x25800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 489*f7cc78ecSespie { "pop" ,1,0x0E200000,StackOp, { AllReg, 0, 0 }, Imm_None }, 490*f7cc78ecSespie { "popf" ,1,0x0EA00000,StackOp, { Rn, 0, 0 }, Imm_None }, 491*f7cc78ecSespie { "push" ,1,0x0F200000,StackOp, { AllReg, 0, 0 }, Imm_None }, 492*f7cc78ecSespie { "pushf" ,1,0x0FA00000,StackOp, { Rn, 0, 0 }, Imm_None }, 493*f7cc78ecSespie { "reti" ,0,0x78000000,0, { 0, 0, 0 }, Imm_None }, 494*f7cc78ecSespie { "retiu" ,0,0x78000000,0, { 0, 0, 0 }, Imm_None }, 495*f7cc78ecSespie { "retilo" ,0,0x78010000,0, { 0, 0, 0 }, Imm_None }, 496*f7cc78ecSespie { "retils" ,0,0x78020000,0, { 0, 0, 0 }, Imm_None }, 497*f7cc78ecSespie { "retihi" ,0,0x78030000,0, { 0, 0, 0 }, Imm_None }, 498*f7cc78ecSespie { "retihs" ,0,0x78040000,0, { 0, 0, 0 }, Imm_None }, 499*f7cc78ecSespie { "retieq" ,0,0x78050000,0, { 0, 0, 0 }, Imm_None }, 500*f7cc78ecSespie { "retine" ,0,0x78060000,0, { 0, 0, 0 }, Imm_None }, 501*f7cc78ecSespie { "retilt" ,0,0x78070000,0, { 0, 0, 0 }, Imm_None }, 502*f7cc78ecSespie { "retile" ,0,0x78080000,0, { 0, 0, 0 }, Imm_None }, 503*f7cc78ecSespie { "retigt" ,0,0x78090000,0, { 0, 0, 0 }, Imm_None }, 504*f7cc78ecSespie { "retige" ,0,0x780A0000,0, { 0, 0, 0 }, Imm_None }, 505*f7cc78ecSespie { "retiz" ,0,0x78050000,0, { 0, 0, 0 }, Imm_None }, 506*f7cc78ecSespie { "retinz" ,0,0x78060000,0, { 0, 0, 0 }, Imm_None }, 507*f7cc78ecSespie { "retip" ,0,0x78090000,0, { 0, 0, 0 }, Imm_None }, 508*f7cc78ecSespie { "retin" ,0,0x78070000,0, { 0, 0, 0 }, Imm_None }, 509*f7cc78ecSespie { "retinn" ,0,0x780A0000,0, { 0, 0, 0 }, Imm_None }, 510*f7cc78ecSespie { "retinv" ,0,0x780C0000,0, { 0, 0, 0 }, Imm_None }, 511*f7cc78ecSespie { "retiv" ,0,0x780D0000,0, { 0, 0, 0 }, Imm_None }, 512*f7cc78ecSespie { "retinuf",0,0x780E0000,0, { 0, 0, 0 }, Imm_None }, 513*f7cc78ecSespie { "retiuf" ,0,0x780F0000,0, { 0, 0, 0 }, Imm_None }, 514*f7cc78ecSespie { "retinc" ,0,0x78040000,0, { 0, 0, 0 }, Imm_None }, 515*f7cc78ecSespie { "retic" ,0,0x78010000,0, { 0, 0, 0 }, Imm_None }, 516*f7cc78ecSespie { "retinlv",0,0x78100000,0, { 0, 0, 0 }, Imm_None }, 517*f7cc78ecSespie { "retilv" ,0,0x78110000,0, { 0, 0, 0 }, Imm_None }, 518*f7cc78ecSespie { "retinluf",0,0x78120000,0, { 0, 0, 0 }, Imm_None }, 519*f7cc78ecSespie { "retiluf",0,0x78130000,0, { 0, 0, 0 }, Imm_None }, 520*f7cc78ecSespie { "retizuf",0,0x78140000,0, { 0, 0, 0 }, Imm_None }, 521*f7cc78ecSespie { "rets" ,0,0x78800000,0, { 0, 0, 0 }, Imm_None }, 522*f7cc78ecSespie { "retsu" ,0,0x78800000,0, { 0, 0, 0 }, Imm_None }, 523*f7cc78ecSespie { "retslo" ,0,0x78810000,0, { 0, 0, 0 }, Imm_None }, 524*f7cc78ecSespie { "retsls" ,0,0x78820000,0, { 0, 0, 0 }, Imm_None }, 525*f7cc78ecSespie { "retshi" ,0,0x78830000,0, { 0, 0, 0 }, Imm_None }, 526*f7cc78ecSespie { "retshs" ,0,0x78840000,0, { 0, 0, 0 }, Imm_None }, 527*f7cc78ecSespie { "retseq" ,0,0x78850000,0, { 0, 0, 0 }, Imm_None }, 528*f7cc78ecSespie { "retsne" ,0,0x78860000,0, { 0, 0, 0 }, Imm_None }, 529*f7cc78ecSespie { "retslt" ,0,0x78870000,0, { 0, 0, 0 }, Imm_None }, 530*f7cc78ecSespie { "retsle" ,0,0x78880000,0, { 0, 0, 0 }, Imm_None }, 531*f7cc78ecSespie { "retsgt" ,0,0x78890000,0, { 0, 0, 0 }, Imm_None }, 532*f7cc78ecSespie { "retsge" ,0,0x788A0000,0, { 0, 0, 0 }, Imm_None }, 533*f7cc78ecSespie { "retsz" ,0,0x78850000,0, { 0, 0, 0 }, Imm_None }, 534*f7cc78ecSespie { "retsnz" ,0,0x78860000,0, { 0, 0, 0 }, Imm_None }, 535*f7cc78ecSespie { "retsp" ,0,0x78890000,0, { 0, 0, 0 }, Imm_None }, 536*f7cc78ecSespie { "retsn" ,0,0x78870000,0, { 0, 0, 0 }, Imm_None }, 537*f7cc78ecSespie { "retsnn" ,0,0x788A0000,0, { 0, 0, 0 }, Imm_None }, 538*f7cc78ecSespie { "retsnv" ,0,0x788C0000,0, { 0, 0, 0 }, Imm_None }, 539*f7cc78ecSespie { "retsv" ,0,0x788D0000,0, { 0, 0, 0 }, Imm_None }, 540*f7cc78ecSespie { "retsnuf",0,0x788E0000,0, { 0, 0, 0 }, Imm_None }, 541*f7cc78ecSespie { "retsuf" ,0,0x788F0000,0, { 0, 0, 0 }, Imm_None }, 542*f7cc78ecSespie { "retsnc" ,0,0x78840000,0, { 0, 0, 0 }, Imm_None }, 543*f7cc78ecSespie { "retsc" ,0,0x78810000,0, { 0, 0, 0 }, Imm_None }, 544*f7cc78ecSespie { "retsnlv",0,0x78900000,0, { 0, 0, 0 }, Imm_None }, 545*f7cc78ecSespie { "retslv" ,0,0x78910000,0, { 0, 0, 0 }, Imm_None }, 546*f7cc78ecSespie { "retsnluf",0,0x78920000,0, { 0, 0, 0 }, Imm_None }, 547*f7cc78ecSespie { "retsluf",0,0x78930000,0, { 0, 0, 0 }, Imm_None }, 548*f7cc78ecSespie { "retszuf",0,0x78940000,0, { 0, 0, 0 }, Imm_None }, 549*f7cc78ecSespie { "rnd" ,2,0x11000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 550*f7cc78ecSespie { "rol" ,1,0x11E00001,Rotate, { AllReg, 0, 0 }, Imm_None }, 551*f7cc78ecSespie { "rolc" ,1,0x12600001,Rotate, { AllReg, 0, 0 }, Imm_None }, 552*f7cc78ecSespie { "ror" ,1,0x12E0FFFF,Rotate, { AllReg, 0, 0 }, Imm_None }, 553*f7cc78ecSespie { "rorc" ,1,0x1360FFFF,Rotate, { AllReg, 0, 0 }, Imm_None }, 554*f7cc78ecSespie { "rptb" ,1,0x64000000,0, { Imm24, 0, 0 }, Imm_UInt }, 555*f7cc78ecSespie { "rpts" ,1,0x139B0000,AddressMode, { GAddr2, 0, 0 }, Imm_UInt }, 556*f7cc78ecSespie { "sigi" ,0,0x16000000,0, { 0, 0, 0 }, Imm_None }, 557*f7cc78ecSespie { "stf" ,2,0x14000000,AddressMode, { Rn, Direct|Indirect, 0 }, Imm_Float }, 558*f7cc78ecSespie { "stfi" ,2,0x14800000,AddressMode, { Rn, Direct|Indirect, 0 }, Imm_Float }, 559*f7cc78ecSespie { "sti" ,2,0x15000000,AddressMode, { AllReg, Direct|Indirect, 0 }, Imm_SInt }, 560*f7cc78ecSespie { "stii" ,2,0x15800000,AddressMode, { AllReg, Direct|Indirect, 0 }, Imm_SInt }, 561*f7cc78ecSespie { "subb" ,2,0x16800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 562*f7cc78ecSespie { "subb3" ,3,0x26000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 563*f7cc78ecSespie { "subc" ,2,0x17000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 564*f7cc78ecSespie { "subf" ,2,0x17800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 565*f7cc78ecSespie { "subf3" ,3,0x26800000,AddressMode, { TAddr1, TAddr2, Rn }, Imm_None }, 566*f7cc78ecSespie { "subi" ,2,0x18000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 567*f7cc78ecSespie { "subi3" ,3,0x27000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 568*f7cc78ecSespie { "subrb" ,2,0x18800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 569*f7cc78ecSespie { "subrf" ,2,0x19000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 570*f7cc78ecSespie { "subri" ,2,0x19800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 571*f7cc78ecSespie { "swi" ,0,0x66000000,0, { 0, 0, 0 }, Imm_None }, 572*f7cc78ecSespie { "trap" ,1,0x74800020,0, { IVector, 0, 0 }, Imm_None }, 573*f7cc78ecSespie { "trapu" ,1,0x74800020,0, { IVector, 0, 0 }, Imm_None }, 574*f7cc78ecSespie { "traplo" ,1,0x74810020,0, { IVector, 0, 0 }, Imm_None }, 575*f7cc78ecSespie { "trapls" ,1,0x74820020,0, { IVector, 0, 0 }, Imm_None }, 576*f7cc78ecSespie { "traphi" ,1,0x74830020,0, { IVector, 0, 0 }, Imm_None }, 577*f7cc78ecSespie { "traphs" ,1,0x74840020,0, { IVector, 0, 0 }, Imm_None }, 578*f7cc78ecSespie { "trapeq" ,1,0x74850020,0, { IVector, 0, 0 }, Imm_None }, 579*f7cc78ecSespie { "trapne" ,1,0x74860020,0, { IVector, 0, 0 }, Imm_None }, 580*f7cc78ecSespie { "traplt" ,1,0x74870020,0, { IVector, 0, 0 }, Imm_None }, 581*f7cc78ecSespie { "traple" ,1,0x74880020,0, { IVector, 0, 0 }, Imm_None }, 582*f7cc78ecSespie { "trapgt" ,1,0x74890020,0, { IVector, 0, 0 }, Imm_None }, 583*f7cc78ecSespie { "trapge" ,1,0x748A0020,0, { IVector, 0, 0 }, Imm_None }, 584*f7cc78ecSespie { "trapz" ,1,0x74850020,0, { IVector, 0, 0 }, Imm_None }, 585*f7cc78ecSespie { "trapnz" ,1,0x74860020,0, { IVector, 0, 0 }, Imm_None }, 586*f7cc78ecSespie { "trapp" ,1,0x74890020,0, { IVector, 0, 0 }, Imm_None }, 587*f7cc78ecSespie { "trapn" ,1,0x74870020,0, { IVector, 0, 0 }, Imm_None }, 588*f7cc78ecSespie { "trapnn" ,1,0x748A0020,0, { IVector, 0, 0 }, Imm_None }, 589*f7cc78ecSespie { "trapnv" ,1,0x748C0020,0, { IVector, 0, 0 }, Imm_None }, 590*f7cc78ecSespie { "trapv" ,1,0x748D0020,0, { IVector, 0, 0 }, Imm_None }, 591*f7cc78ecSespie { "trapnuf",1,0x748E0020,0, { IVector, 0, 0 }, Imm_None }, 592*f7cc78ecSespie { "trapuf" ,1,0x748F0020,0, { IVector, 0, 0 }, Imm_None }, 593*f7cc78ecSespie { "trapnc" ,1,0x74840020,0, { IVector, 0, 0 }, Imm_None }, 594*f7cc78ecSespie { "trapc" ,1,0x74810020,0, { IVector, 0, 0 }, Imm_None }, 595*f7cc78ecSespie { "trapnlv",1,0x74900020,0, { IVector, 0, 0 }, Imm_None }, 596*f7cc78ecSespie { "traplv" ,1,0x74910020,0, { IVector, 0, 0 }, Imm_None }, 597*f7cc78ecSespie { "trapnluf",1,0x74920020,0, { IVector, 0, 0 }, Imm_None }, 598*f7cc78ecSespie { "trapluf",1,0x74930020,0, { IVector, 0, 0 }, Imm_None }, 599*f7cc78ecSespie { "trapzuf",1,0x74940020,0, { IVector, 0, 0 }, Imm_None }, 600*f7cc78ecSespie { "tstb" ,2,0x1A000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 601*f7cc78ecSespie { "tstb3" ,2,0x27800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, 0 }, Imm_None }, 602*f7cc78ecSespie { "xor" ,2,0x1A800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 603*f7cc78ecSespie { "xor3" ,3,0x28000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 604*f7cc78ecSespie { "" ,0,0x00000000,0, { 0, 0, 0 }, 0 } 605*f7cc78ecSespie }; 606*f7cc78ecSespie 607*f7cc78ecSespie static const template *const tic30_optab_end = 608*f7cc78ecSespie tic30_optab + sizeof(tic30_optab)/sizeof(tic30_optab[0]); 609*f7cc78ecSespie 610*f7cc78ecSespie typedef struct { 611*f7cc78ecSespie char *name; 612*f7cc78ecSespie unsigned int operands_1; 613*f7cc78ecSespie unsigned int operands_2; 614*f7cc78ecSespie unsigned int base_opcode; 615*f7cc78ecSespie unsigned int operand_types[2][3]; 616*f7cc78ecSespie /* Which operand fits into which part of the final opcode word. */ 617*f7cc78ecSespie int oporder; 618*f7cc78ecSespie } partemplate; 619*f7cc78ecSespie 620*f7cc78ecSespie /* oporder defines - not very descriptive. */ 621*f7cc78ecSespie #define OO_4op1 0 622*f7cc78ecSespie #define OO_4op2 1 623*f7cc78ecSespie #define OO_4op3 2 624*f7cc78ecSespie #define OO_5op1 3 625*f7cc78ecSespie #define OO_5op2 4 626*f7cc78ecSespie #define OO_PField 5 627*f7cc78ecSespie 628*f7cc78ecSespie static const partemplate tic30_paroptab[] = { 629*f7cc78ecSespie { "q_absf_stf", 2,2,0xC8000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 630*f7cc78ecSespie OO_4op1 }, 631*f7cc78ecSespie { "q_absi_sti", 2,2,0xCA000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 632*f7cc78ecSespie OO_4op1 }, 633*f7cc78ecSespie { "q_addf3_stf", 3,2,0xCC000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 634*f7cc78ecSespie OO_5op1 }, 635*f7cc78ecSespie { "q_addi3_sti", 3,2,0xCE000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 636*f7cc78ecSespie OO_5op1 }, 637*f7cc78ecSespie { "q_and3_sti", 3,2,0xD0000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 638*f7cc78ecSespie OO_5op1 }, 639*f7cc78ecSespie { "q_ash3_sti", 3,2,0xD2000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 640*f7cc78ecSespie OO_5op2 }, 641*f7cc78ecSespie { "q_fix_sti", 2,2,0xD4000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 642*f7cc78ecSespie OO_4op1 }, 643*f7cc78ecSespie { "q_float_stf", 2,2,0xD6000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 644*f7cc78ecSespie OO_4op1 }, 645*f7cc78ecSespie { "q_ldf_ldf", 2,2,0xC4000000, { { Indirect, Rn, 0 }, { Indirect, Rn, 0 } }, 646*f7cc78ecSespie OO_4op2 }, 647*f7cc78ecSespie { "q_ldf_stf", 2,2,0xD8000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 648*f7cc78ecSespie OO_4op1 }, 649*f7cc78ecSespie { "q_ldi_ldi", 2,2,0xC6000000, { { Indirect, Rn, 0 }, { Indirect, Rn, 0 } }, 650*f7cc78ecSespie OO_4op2 }, 651*f7cc78ecSespie { "q_ldi_sti", 2,2,0xDA000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 652*f7cc78ecSespie OO_4op1 }, 653*f7cc78ecSespie { "q_lsh3_sti", 3,2,0xDC000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 654*f7cc78ecSespie OO_5op2 }, 655*f7cc78ecSespie { "q_mpyf3_addf3",3,3,0x80000000, { { Rn | Indirect, Rn | Indirect, Rn }, 656*f7cc78ecSespie { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 657*f7cc78ecSespie { "q_mpyf3_stf", 3,2,0xDE000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 658*f7cc78ecSespie OO_5op1 }, 659*f7cc78ecSespie { "q_mpyf3_subf3",3,3,0x84000000, { { Rn | Indirect, Rn | Indirect, Rn }, 660*f7cc78ecSespie { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 661*f7cc78ecSespie { "q_mpyi3_addi3",3,3,0x88000000, { { Rn | Indirect, Rn | Indirect, Rn }, 662*f7cc78ecSespie { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 663*f7cc78ecSespie { "q_mpyi3_sti", 3,2,0xE0000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 664*f7cc78ecSespie OO_5op1 }, 665*f7cc78ecSespie { "q_mpyi3_subi3",3,3,0x8C000000, { { Rn | Indirect, Rn | Indirect, Rn }, 666*f7cc78ecSespie { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 667*f7cc78ecSespie { "q_negf_stf", 2,2,0xE2000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 668*f7cc78ecSespie OO_4op1 }, 669*f7cc78ecSespie { "q_negi_sti", 2,2,0xE4000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 670*f7cc78ecSespie OO_4op1 }, 671*f7cc78ecSespie { "q_not_sti", 2,2,0xE6000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 672*f7cc78ecSespie OO_4op1 }, 673*f7cc78ecSespie { "q_or3_sti", 3,2,0xE8000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 674*f7cc78ecSespie OO_5op1 }, 675*f7cc78ecSespie { "q_stf_stf", 2,2,0xC0000000, { { Rn, Indirect, 0 }, { Rn, Indirect, 0 } }, 676*f7cc78ecSespie OO_4op3 }, 677*f7cc78ecSespie { "q_sti_sti", 2,2,0xC2000000, { { Rn, Indirect, 0 }, { Rn, Indirect, 0 } }, 678*f7cc78ecSespie OO_4op3 }, 679*f7cc78ecSespie { "q_subf3_stf", 3,2,0xEA000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 680*f7cc78ecSespie OO_5op2 }, 681*f7cc78ecSespie { "q_subi3_sti", 3,2,0xEC000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 682*f7cc78ecSespie OO_5op2 }, 683*f7cc78ecSespie { "q_xor3_sti", 3,2,0xEE000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 684*f7cc78ecSespie OO_5op1 }, 685*f7cc78ecSespie { "", 0,0,0x00000000, { { 0, 0, 0 }, { 0, 0, 0 } }, 0 } 686*f7cc78ecSespie }; 687*f7cc78ecSespie 688*f7cc78ecSespie static const partemplate *const tic30_paroptab_end = 689*f7cc78ecSespie tic30_paroptab + sizeof(tic30_paroptab)/sizeof(tic30_paroptab[0]); 690*f7cc78ecSespie 691*f7cc78ecSespie #endif 692