15f210c2aSfgsch /* Table of opcodes for the Texas Instruments TMS320C54X 2*d2201f2fSdrahn Copyright 1999, 2000, 2001 Free Software Foundation, Inc. 35f210c2aSfgsch Contributed by Timothy Wall (twall@cygnus.com) 45f210c2aSfgsch 55f210c2aSfgsch This program is free software; you can redistribute it and/or modify 65f210c2aSfgsch it under the terms of the GNU General Public License as published by 75f210c2aSfgsch the Free Software Foundation; either version 2 of the License, or 85f210c2aSfgsch (at your option) any later version. 95f210c2aSfgsch 105f210c2aSfgsch This program is distributed in the hope that it will be useful, 115f210c2aSfgsch but WITHOUT ANY WARRANTY; without even the implied warranty of 125f210c2aSfgsch MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 135f210c2aSfgsch GNU General Public License for more details. 145f210c2aSfgsch 155f210c2aSfgsch You should have received a copy of the GNU General Public License 165f210c2aSfgsch along with this program; if not, write to the Free Software 175f210c2aSfgsch Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 185f210c2aSfgsch 02111-1307, USA. */ 195f210c2aSfgsch 205f210c2aSfgsch #include "sysdep.h" 21*d2201f2fSdrahn #include "dis-asm.h" 225f210c2aSfgsch #include "opcode/tic54x.h" 235f210c2aSfgsch 245f210c2aSfgsch /* these are the only register names not found in mmregs */ 255f210c2aSfgsch const symbol regs[] = { 265f210c2aSfgsch { "AR0", 16 }, { "ar0", 16 }, 275f210c2aSfgsch { "AR1", 17 }, { "ar1", 17 }, 285f210c2aSfgsch { "AR2", 18 }, { "ar2", 18 }, 295f210c2aSfgsch { "AR3", 19 }, { "ar3", 19 }, 305f210c2aSfgsch { "AR4", 20 }, { "ar4", 20 }, 315f210c2aSfgsch { "AR5", 21 }, { "ar5", 21 }, 325f210c2aSfgsch { "AR6", 22 }, { "ar6", 22 }, 335f210c2aSfgsch { "AR7", 23 }, { "ar7", 23 }, 34*d2201f2fSdrahn { NULL, 0} 355f210c2aSfgsch }; 365f210c2aSfgsch 375f210c2aSfgsch /* status bits, MM registers, condition codes, etc */ 385f210c2aSfgsch /* some symbols are only valid for certain chips... */ 395f210c2aSfgsch const symbol mmregs[] = { 405f210c2aSfgsch { "IMR", 0 }, { "imr", 0 }, 415f210c2aSfgsch { "IFR", 1 }, { "ifr", 1 }, 425f210c2aSfgsch { "ST0", 6 }, { "st0", 6 }, 435f210c2aSfgsch { "ST1", 7 }, { "st1", 7 }, 445f210c2aSfgsch { "AL", 8 }, { "al", 8 }, 455f210c2aSfgsch { "AH", 9 }, { "ah", 9 }, 465f210c2aSfgsch { "AG", 10 }, { "ag", 10 }, 475f210c2aSfgsch { "BL", 11 }, { "bl", 11 }, 485f210c2aSfgsch { "BH", 12 }, { "bh", 12 }, 495f210c2aSfgsch { "BG", 13 }, { "bg", 13 }, 505f210c2aSfgsch { "T", 14 }, { "t", 14 }, 515f210c2aSfgsch { "TRN", 15 }, { "trn", 15 }, 525f210c2aSfgsch { "AR0", 16 }, { "ar0", 16 }, 535f210c2aSfgsch { "AR1", 17 }, { "ar1", 17 }, 545f210c2aSfgsch { "AR2", 18 }, { "ar2", 18 }, 555f210c2aSfgsch { "AR3", 19 }, { "ar3", 19 }, 565f210c2aSfgsch { "AR4", 20 }, { "ar4", 20 }, 575f210c2aSfgsch { "AR5", 21 }, { "ar5", 21 }, 585f210c2aSfgsch { "AR6", 22 }, { "ar6", 22 }, 595f210c2aSfgsch { "AR7", 23 }, { "ar7", 23 }, 605f210c2aSfgsch { "SP", 24 }, { "sp", 24 }, 615f210c2aSfgsch { "BK", 25 }, { "bk", 25 }, 625f210c2aSfgsch { "BRC", 26 }, { "brc", 26 }, 635f210c2aSfgsch { "RSA", 27 }, { "rsa", 27 }, 645f210c2aSfgsch { "REA", 28 }, { "rea", 28 }, 655f210c2aSfgsch { "PMST",29 }, { "pmst",29 }, 665f210c2aSfgsch { "XPC", 30 }, { "xpc", 30 }, /* 'c548 only */ 675f210c2aSfgsch /* optional peripherals */ /* optional peripherals */ 685f210c2aSfgsch { "M1F", 31 }, { "m1f", 31 }, 695f210c2aSfgsch { "DRR0",0x20 }, { "drr0",0x20 }, 705f210c2aSfgsch { "BDRR0",0x20 }, { "bdrr0",0x20 }, /* 'c543, 545 */ 715f210c2aSfgsch { "DXR0",0x21 }, { "dxr0",0x21 }, 725f210c2aSfgsch { "BDXR0",0x21 }, { "bdxr0",0x21 }, /* 'c543, 545 */ 735f210c2aSfgsch { "SPC0",0x22 }, { "spc0",0x22 }, 745f210c2aSfgsch { "BSPC0",0x22 }, { "bspc0",0x22 }, /* 'c543, 545 */ 755f210c2aSfgsch { "SPCE0",0x23 }, { "spce0",0x23 }, 765f210c2aSfgsch { "BSPCE0",0x23 }, { "bspce0",0x23 }, /* 'c543, 545 */ 775f210c2aSfgsch { "TIM", 0x24 }, { "tim", 0x24 }, 785f210c2aSfgsch { "PRD", 0x25 }, { "prd", 0x25 }, 795f210c2aSfgsch { "TCR", 0x26 }, { "tcr", 0x26 }, 805f210c2aSfgsch { "SWWSR",0x28 }, { "swwsr",0x28 }, 815f210c2aSfgsch { "BSCR",0x29 }, { "bscr",0x29 }, 825f210c2aSfgsch { "HPIC",0x2C }, { "hpic",0x2c }, 835f210c2aSfgsch /* 'c541, 'c545 */ /* 'c541, 'c545 */ 845f210c2aSfgsch { "DRR1",0x30 }, { "drr1",0x30 }, 855f210c2aSfgsch { "DXR1",0x31 }, { "dxr1",0x31 }, 865f210c2aSfgsch { "SPC1",0x32 }, { "spc1",0x32 }, 875f210c2aSfgsch /* 'c542, 'c543 */ /* 'c542, 'c543 */ 885f210c2aSfgsch { "TRCV",0x30 }, { "trcv",0x30 }, 895f210c2aSfgsch { "TDXR",0x31 }, { "tdxr",0x31 }, 905f210c2aSfgsch { "TSPC",0x32 }, { "tspc",0x32 }, 915f210c2aSfgsch { "TCSR",0x33 }, { "tcsr",0x33 }, 925f210c2aSfgsch { "TRTA",0x34 }, { "trta",0x34 }, 935f210c2aSfgsch { "TRAD",0x35 }, { "trad",0x35 }, 945f210c2aSfgsch { "AXR0",0x38 }, { "axr0",0x38 }, 955f210c2aSfgsch { "BKX0",0x39 }, { "bkx0",0x39 }, 965f210c2aSfgsch { "ARR0",0x3A }, { "arr0",0x3a }, 975f210c2aSfgsch { "BKR0",0x3B }, { "bkr0",0x3b }, 985f210c2aSfgsch /* 'c545, 'c546, 'c548 */ /* 'c545, 'c546, 'c548 */ 995f210c2aSfgsch { "CLKMD",0x58 }, { "clkmd",0x58 }, 1005f210c2aSfgsch /* 'c548 */ /* 'c548 */ 1015f210c2aSfgsch { "AXR1",0x3C }, { "axr1",0x3c }, 1025f210c2aSfgsch { "BKX1",0x3D }, { "bkx1",0x3d }, 1035f210c2aSfgsch { "ARR1",0x3E }, { "arr1",0x3e }, 1045f210c2aSfgsch { "BKR1",0x3F }, { "bkr1",0x3f }, 1055f210c2aSfgsch { "BDRR1",0x40 }, { "bdrr1",0x40 }, 1065f210c2aSfgsch { "BDXR1",0x41 }, { "bdxr1",0x41 }, 1075f210c2aSfgsch { "BSPC1",0x42 }, { "bspc1",0x42 }, 1085f210c2aSfgsch { "BSPCE1",0x43 }, { "bspce1",0x43 }, 109*d2201f2fSdrahn { NULL, 0}, 1105f210c2aSfgsch }; 1115f210c2aSfgsch 1125f210c2aSfgsch const symbol condition_codes[] = { 1135f210c2aSfgsch /* condition codes */ 1145f210c2aSfgsch { "UNC", 0 }, { "unc", 0 }, 1155f210c2aSfgsch #define CC1 0x40 1165f210c2aSfgsch #define CCB 0x08 1175f210c2aSfgsch #define CCEQ 0x05 1185f210c2aSfgsch #define CCNEQ 0x04 1195f210c2aSfgsch #define CCLT 0x03 1205f210c2aSfgsch #define CCLEQ 0x07 1215f210c2aSfgsch #define CCGT 0x06 1225f210c2aSfgsch #define CCGEQ 0x02 1235f210c2aSfgsch #define CCOV 0x70 1245f210c2aSfgsch #define CCNOV 0x60 1255f210c2aSfgsch #define CCBIO 0x03 1265f210c2aSfgsch #define CCNBIO 0x02 1275f210c2aSfgsch #define CCTC 0x30 1285f210c2aSfgsch #define CCNTC 0x20 1295f210c2aSfgsch #define CCC 0x0C 1305f210c2aSfgsch #define CCNC 0x08 1315f210c2aSfgsch { "aeq", CC1|CCEQ }, { "AEQ", CC1|CCEQ }, 1325f210c2aSfgsch { "aneq", CC1|CCNEQ }, { "ANEQ", CC1|CCNEQ }, 1335f210c2aSfgsch { "alt", CC1|CCLT }, { "ALT", CC1|CCLT }, 1345f210c2aSfgsch { "aleq", CC1|CCLEQ }, { "ALEQ", CC1|CCLEQ }, 1355f210c2aSfgsch { "agt", CC1|CCGT }, { "AGT", CC1|CCGT }, 1365f210c2aSfgsch { "ageq", CC1|CCGEQ }, { "AGEQ", CC1|CCGEQ }, 1375f210c2aSfgsch { "aov", CC1|CCOV }, { "AOV", CC1|CCOV }, 1385f210c2aSfgsch { "anov", CC1|CCNOV }, { "ANOV", CC1|CCNOV }, 1395f210c2aSfgsch { "beq", CC1|CCB|CCEQ }, { "BEQ", CC1|CCB|CCEQ }, 1405f210c2aSfgsch { "bneq", CC1|CCB|CCNEQ }, { "BNEQ", CC1|CCB|CCNEQ }, 1415f210c2aSfgsch { "blt", CC1|CCB|CCLT }, { "BLT", CC1|CCB|CCLT }, 1425f210c2aSfgsch { "bleq", CC1|CCB|CCLEQ }, { "BLEQ", CC1|CCB|CCLEQ }, 1435f210c2aSfgsch { "bgt", CC1|CCB|CCGT }, { "BGT", CC1|CCB|CCGT }, 1445f210c2aSfgsch { "bgeq", CC1|CCB|CCGEQ }, { "BGEQ", CC1|CCB|CCGEQ }, 1455f210c2aSfgsch { "bov", CC1|CCB|CCOV }, { "BOV", CC1|CCB|CCOV }, 1465f210c2aSfgsch { "bnov", CC1|CCB|CCNOV }, { "BNOV", CC1|CCB|CCNOV }, 1475f210c2aSfgsch { "tc", CCTC }, { "TC", CCTC }, 1485f210c2aSfgsch { "ntc", CCNTC }, { "NTC", CCNTC }, 1495f210c2aSfgsch { "c", CCC }, { "C", CCC }, 1505f210c2aSfgsch { "nc", CCNC }, { "NC", CCNC }, 1515f210c2aSfgsch { "bio", CCBIO }, { "BIO", CCBIO }, 1525f210c2aSfgsch { "nbio", CCNBIO }, { "NBIO", CCNBIO }, 153*d2201f2fSdrahn { NULL, 0 } 1545f210c2aSfgsch }; 1555f210c2aSfgsch 1565f210c2aSfgsch const symbol cc2_codes[] = { 1575f210c2aSfgsch { "UNC", 0 }, { "unc", 0 }, 1585f210c2aSfgsch { "AEQ", 5 }, { "aeq", 5 }, 1595f210c2aSfgsch { "ANEQ", 4 }, { "aneq", 4 }, 1605f210c2aSfgsch { "AGT", 6 }, { "agt", 6 }, 1615f210c2aSfgsch { "ALT", 3 }, { "alt", 3 }, 1625f210c2aSfgsch { "ALEQ", 7 }, { "aleq", 7 }, 1635f210c2aSfgsch { "AGEQ", 2 }, { "ageq", 2 }, 1645f210c2aSfgsch { "BEQ", 13 }, { "beq", 13 }, 1655f210c2aSfgsch { "BNEQ", 12 },{ "bneq", 12 }, 1665f210c2aSfgsch { "BGT", 14 }, { "bgt", 14 }, 1675f210c2aSfgsch { "BLT", 11 }, { "blt", 11 }, 1685f210c2aSfgsch { "BLEQ", 15 },{ "bleq", 15 }, 1695f210c2aSfgsch { "BGEQ", 10 },{ "bgeq", 10 }, 170*d2201f2fSdrahn { NULL, 0 }, 1715f210c2aSfgsch }; 1725f210c2aSfgsch 1735f210c2aSfgsch const symbol cc3_codes[] = { 1745f210c2aSfgsch { "EQ", 0x0000 }, { "eq", 0x0000 }, 1755f210c2aSfgsch { "LT", 0x0100 }, { "lt", 0x0100 }, 1765f210c2aSfgsch { "GT", 0x0200 }, { "gt", 0x0200 }, 1775f210c2aSfgsch { "NEQ", 0x0300 }, { "neq", 0x0300 }, 1785f210c2aSfgsch { "0", 0x0000 }, 1795f210c2aSfgsch { "1", 0x0100 }, 1805f210c2aSfgsch { "2", 0x0200 }, 1815f210c2aSfgsch { "3", 0x0300 }, 1825f210c2aSfgsch { "00", 0x0000 }, 1835f210c2aSfgsch { "01", 0x0100 }, 1845f210c2aSfgsch { "10", 0x0200 }, 1855f210c2aSfgsch { "11", 0x0300 }, 186*d2201f2fSdrahn { NULL, 0 }, 1875f210c2aSfgsch }; 1885f210c2aSfgsch 1895f210c2aSfgsch /* FIXME -- also allow decimal digits */ 1905f210c2aSfgsch const symbol status_bits[] = { 1915f210c2aSfgsch /* status register 0 */ 1925f210c2aSfgsch { "TC", 12 }, { "tc", 12 }, 1935f210c2aSfgsch { "C", 11 }, { "c", 11 }, 1945f210c2aSfgsch { "OVA", 10 }, { "ova", 10 }, 1955f210c2aSfgsch { "OVB", 9 }, { "ovb", 9 }, 1965f210c2aSfgsch /* status register 1 */ 1975f210c2aSfgsch { "BRAF",15 }, { "braf",15 }, 1985f210c2aSfgsch { "CPL", 14 }, { "cpl", 14 }, 1995f210c2aSfgsch { "XF", 13 }, { "xf", 13 }, 2005f210c2aSfgsch { "HM", 12 }, { "hm", 12 }, 2015f210c2aSfgsch { "INTM",11 }, { "intm",11 }, 2025f210c2aSfgsch { "OVM", 9 }, { "ovm", 9 }, 2035f210c2aSfgsch { "SXM", 8 }, { "sxm", 8 }, 2045f210c2aSfgsch { "C16", 7 }, { "c16", 7 }, 2055f210c2aSfgsch { "FRCT", 6 }, { "frct", 6 }, 2065f210c2aSfgsch { "CMPT", 5 }, { "cmpt", 5 }, 207*d2201f2fSdrahn { NULL, 0 }, 2085f210c2aSfgsch }; 2095f210c2aSfgsch 2105f210c2aSfgsch const char *misc_symbols[] = { 2115f210c2aSfgsch "ARP", "arp", 2125f210c2aSfgsch "DP", "dp", 2135f210c2aSfgsch "ASM", "asm", 2145f210c2aSfgsch "TS", "ts", 2155f210c2aSfgsch NULL 2165f210c2aSfgsch }; 2175f210c2aSfgsch 2185f210c2aSfgsch /* Due to the way instructions are hashed and scanned in 2195f210c2aSfgsch gas/config/tc-tic54x.c, all identically-named opcodes must be consecutively 2205f210c2aSfgsch placed 2215f210c2aSfgsch 2225f210c2aSfgsch Items marked with "PREFER" have been moved prior to a more costly 2235f210c2aSfgsch instruction with a similar operand format. 2245f210c2aSfgsch 2255f210c2aSfgsch Mnemonics which can take either a predefined symbol or a memory reference 2265f210c2aSfgsch as an argument are arranged so that the more restrictive (predefined 2275f210c2aSfgsch symbol) version is checked first (marked "SRC"). 2285f210c2aSfgsch */ 229*d2201f2fSdrahn #define ZPAR 0,{OP_None} 230*d2201f2fSdrahn #define REST 0,0,ZPAR 231*d2201f2fSdrahn #define XREST ZPAR 2325f210c2aSfgsch const template tic54x_unknown_opcode = 233*d2201f2fSdrahn { "???", 1,0,0,0x0000, 0x0000, {0}, 0, REST}; 2345f210c2aSfgsch const template tic54x_optab[] = { 2355f210c2aSfgsch /* these must precede bc/bcd, cc/ccd to avoid misinterpretation */ 236*d2201f2fSdrahn { "fb", 2,1,1,0xF880, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_NR, REST}, 237*d2201f2fSdrahn { "fbd", 2,1,1,0xFA80, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_DELAY|FL_NR, REST}, 238*d2201f2fSdrahn { "fcall", 2,1,1,0xF980, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_NR, REST}, 239*d2201f2fSdrahn { "fcalld",2,1,1,0xFB80, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_DELAY|FL_NR, REST}, 2405f210c2aSfgsch 241*d2201f2fSdrahn { "abdst", 1,2,2,0xE300, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 242*d2201f2fSdrahn { "abs", 1,1,2,0xF485, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 243*d2201f2fSdrahn { "add", 1,1,3,0xF400, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 244*d2201f2fSdrahn { "add", 1,2,3,0xF480, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/ 245*d2201f2fSdrahn { "add", 1,2,2,0x0000, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 246*d2201f2fSdrahn { "add", 1,3,3,0x0400, 0xFE00, {OP_Smem,OP_TS,OP_SRC1}, FL_SMR, REST}, 247*d2201f2fSdrahn { "add", 1,3,4,0x3C00, 0xFC00, {OP_Smem,OP_16,OP_SRC,OPT|OP_DST}, FL_SMR, REST}, 248*d2201f2fSdrahn { "add", 1,3,3,0x9000, 0xFE00, {OP_Xmem,OP_SHFT,OP_SRC1}, 0, REST},/*PREFER*/ 2495f210c2aSfgsch { "add", 2,2,4,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 250*d2201f2fSdrahn FL_EXT|FL_SMR, 0x0C00, 0xFCE0, XREST}, 251*d2201f2fSdrahn { "add", 1,3,3,0xA000, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST}, 252*d2201f2fSdrahn { "add", 2,2,4,0xF000, 0xFCF0, {OP_lk,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 0, REST}, 253*d2201f2fSdrahn { "add", 2,3,4,0xF060, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 254*d2201f2fSdrahn { "addc", 1,2,2,0x0600, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 255*d2201f2fSdrahn { "addm", 2,2,2,0x6B00, 0xFF00, {OP_lk,OP_Smem}, FL_NR|FL_SMR, REST}, 256*d2201f2fSdrahn { "adds", 1,2,2,0x0200, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 257*d2201f2fSdrahn { "and", 1,1,3,0xF080, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST}, 258*d2201f2fSdrahn { "and", 1,2,2,0x1800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST }, 259*d2201f2fSdrahn { "and", 2,2,4,0xF030, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 260*d2201f2fSdrahn { "and", 2,3,4,0xF063, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 261*d2201f2fSdrahn { "andm", 2,2,2,0x6800, 0xFF00, {OP_lk,OP_Smem}, FL_NR, REST}, 262*d2201f2fSdrahn { "b", 2,1,1,0xF073, 0xFFFF, {OP_pmad}, B_BRANCH|FL_NR, REST}, 263*d2201f2fSdrahn { "bd", 2,1,1,0xF273, 0xFFFF, {OP_pmad}, B_BRANCH|FL_DELAY|FL_NR, REST}, 264*d2201f2fSdrahn { "bacc", 1,1,1,0xF4E2, 0xFEFF, {OP_SRC1}, B_BACC|FL_NR, REST}, 265*d2201f2fSdrahn { "baccd", 1,1,1,0xF6E2, 0xFEFF, {OP_SRC1}, B_BACC|FL_DELAY|FL_NR, REST}, 266*d2201f2fSdrahn { "banz", 2,2,2,0x6C00, 0xFF00, {OP_pmad,OP_Sind}, B_BRANCH|FL_NR, REST}, 267*d2201f2fSdrahn { "banzd", 2,2,2,0x6E00, 0xFF00, {OP_pmad,OP_Sind}, B_BRANCH|FL_DELAY|FL_NR, REST}, 2685f210c2aSfgsch { "bc", 2,2,4,0xF800, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 269*d2201f2fSdrahn B_BRANCH|FL_NR, REST}, 2705f210c2aSfgsch { "bcd", 2,2,4,0xFA00, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 271*d2201f2fSdrahn B_BRANCH|FL_DELAY|FL_NR, REST}, 272*d2201f2fSdrahn { "bit", 1,2,2,0x9600, 0xFF00, {OP_Xmem,OP_BITC}, 0, REST}, 273*d2201f2fSdrahn { "bitf", 2,2,2,0x6100, 0xFF00, {OP_Smem,OP_lk}, FL_SMR, REST}, 274*d2201f2fSdrahn { "bitt", 1,1,1,0x3400, 0xFF00, {OP_Smem}, FL_SMR, REST}, 275*d2201f2fSdrahn { "cala", 1,1,1,0xF4E3, 0xFEFF, {OP_SRC1}, B_BACC|FL_NR, REST}, 276*d2201f2fSdrahn { "calad", 1,1,1,0xF6E3, 0xFEFF, {OP_SRC1}, B_BACC|FL_DELAY|FL_NR, REST}, 277*d2201f2fSdrahn { "call", 2,1,1,0xF074, 0xFFFF, {OP_pmad}, B_BRANCH|FL_NR, REST}, 278*d2201f2fSdrahn { "calld", 2,1,1,0xF274, 0xFFFF, {OP_pmad}, B_BRANCH|FL_DELAY|FL_NR, REST}, 2795f210c2aSfgsch { "cc", 2,2,4,0xF900, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 280*d2201f2fSdrahn B_BRANCH|FL_NR, REST}, 2815f210c2aSfgsch { "ccd", 2,2,4,0xFB00, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 282*d2201f2fSdrahn B_BRANCH|FL_DELAY|FL_NR, REST}, 283*d2201f2fSdrahn { "cmpl", 1,1,2,0xF493, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 284*d2201f2fSdrahn { "cmpm", 2,2,2,0x6000, 0xFF00, {OP_Smem,OP_lk}, FL_SMR, REST}, 285*d2201f2fSdrahn { "cmpr", 1,2,2,0xF4A8, 0xFCF8, {OP_CC3,OP_ARX}, FL_NR, REST}, 286*d2201f2fSdrahn { "cmps", 1,2,2,0x8E00, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST}, 287*d2201f2fSdrahn { "dadd", 1,2,3,0x5000, 0xFC00, {OP_Lmem,OP_SRC,OPT|OP_DST}, 0, REST}, 288*d2201f2fSdrahn { "dadst", 1,2,2,0x5A00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 289*d2201f2fSdrahn { "delay", 1,1,1,0x4D00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 290*d2201f2fSdrahn { "dld", 1,2,2,0x5600, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 291*d2201f2fSdrahn { "drsub", 1,2,2,0x5800, 0xFE00, {OP_Lmem,OP_SRC1}, 0, REST}, 292*d2201f2fSdrahn { "dsadt", 1,2,2,0x5E00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 293*d2201f2fSdrahn { "dst", 1,2,2,0x4E00, 0xFE00, {OP_SRC1,OP_Lmem}, FL_NR, REST}, 294*d2201f2fSdrahn { "dsub", 1,2,2,0x5400, 0xFE00, {OP_Lmem,OP_SRC1}, 0, REST}, 295*d2201f2fSdrahn { "dsubt", 1,2,2,0x5C00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 296*d2201f2fSdrahn { "estop", 1,0,0,0xF4F0, 0xFFFF, {OP_None}, 0, REST}, /* undocumented */ 297*d2201f2fSdrahn { "exp", 1,1,1,0xF48E, 0xFEFF, {OP_SRC1}, 0, REST}, 298*d2201f2fSdrahn { "fbacc", 1,1,1,0xF4E6, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_NR, REST}, 299*d2201f2fSdrahn { "fbaccd",1,1,1,0xF6E6, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_DELAY|FL_NR, REST}, 300*d2201f2fSdrahn { "fcala", 1,1,1,0xF4E7, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_NR, REST}, 301*d2201f2fSdrahn { "fcalad",1,1,1,0xF6E7, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_DELAY|FL_NR, REST}, 302*d2201f2fSdrahn { "firs", 2,3,3,0xE000, 0xFF00, {OP_Xmem,OP_Ymem,OP_pmad}, 0, REST}, 303*d2201f2fSdrahn { "frame", 1,1,1,0xEE00, 0xFF00, {OP_k8}, 0, REST}, 304*d2201f2fSdrahn { "fret", 1,0,0,0xF4E4, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_NR, REST}, 305*d2201f2fSdrahn { "fretd", 1,0,0,0xF6E4, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_DELAY|FL_NR, REST}, 306*d2201f2fSdrahn { "frete", 1,0,0,0xF4E5, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_NR, REST}, 307*d2201f2fSdrahn { "freted",1,0,0,0xF6E5, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_DELAY|FL_NR, REST}, 308*d2201f2fSdrahn { "idle", 1,1,1,0xF4E1, 0xFCFF, {OP_123}, FL_NR, REST}, 309*d2201f2fSdrahn { "intr", 1,1,1,0xF7C0, 0xFFE0, {OP_031}, B_BRANCH|FL_NR, REST}, 310*d2201f2fSdrahn { "ld", 1,2,3,0xF482, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/ 311*d2201f2fSdrahn { "ld", 1,2,3,0xF440, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OP_DST}, 0, REST},/*SRC*/ 3125f210c2aSfgsch /* alternate syntax */ 313*d2201f2fSdrahn { "ld", 1,2,3,0xF440, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 314*d2201f2fSdrahn { "ld", 1,2,2,0xE800, 0xFE00, {OP_k8u,OP_DST}, 0, REST},/*SRC*/ 315*d2201f2fSdrahn { "ld", 1,2,2,0xED00, 0xFFE0, {OP_k5,OP_ASM}, 0, REST},/*SRC*/ 316*d2201f2fSdrahn { "ld", 1,2,2,0xF4A0, 0xFFF8, {OP_k3,OP_ARP}, FL_NR, REST},/*SRC*/ 317*d2201f2fSdrahn { "ld", 1,2,2,0xEA00, 0xFE00, {OP_k9,OP_DP}, FL_NR, REST},/*PREFER */ 318*d2201f2fSdrahn { "ld", 1,2,2,0x3000, 0xFF00, {OP_Smem,OP_T}, FL_SMR, REST},/*SRC*/ 319*d2201f2fSdrahn { "ld", 1,2,2,0x4600, 0xFF00, {OP_Smem,OP_DP}, FL_SMR, REST},/*SRC*/ 320*d2201f2fSdrahn { "ld", 1,2,2,0x3200, 0xFF00, {OP_Smem,OP_ASM}, FL_SMR, REST},/*SRC*/ 321*d2201f2fSdrahn { "ld", 1,2,2,0x1000, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 322*d2201f2fSdrahn { "ld", 1,3,3,0x1400, 0xFE00, {OP_Smem,OP_TS,OP_DST}, FL_SMR, REST}, 323*d2201f2fSdrahn { "ld", 1,3,3,0x4400, 0xFE00, {OP_Smem,OP_16,OP_DST}, FL_SMR, REST}, 324*d2201f2fSdrahn { "ld", 1,3,3,0x9400, 0xFE00, {OP_Xmem,OP_SHFT,OP_DST}, 0, REST},/*PREFER*/ 3255f210c2aSfgsch { "ld", 2,2,3,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_DST}, 326*d2201f2fSdrahn FL_EXT|FL_SMR, 0x0C40, 0xFEE0, XREST}, 327*d2201f2fSdrahn { "ld", 2,2,3,0xF020, 0xFEF0, {OP_lk,OPT|OP_SHFT,OP_DST}, 0, REST}, 328*d2201f2fSdrahn { "ld", 2,3,3,0xF062, 0xFEFF, {OP_lk,OP_16,OP_DST}, 0, REST}, 329*d2201f2fSdrahn { "ldm", 1,2,2,0x4800, 0xFE00, {OP_MMR,OP_DST}, 0, REST}, 330*d2201f2fSdrahn { "ldr", 1,2,2,0x1600, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 331*d2201f2fSdrahn { "ldu", 1,2,2,0x1200, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 332*d2201f2fSdrahn { "ldx", 2,3,3,0xF062, 0xFEFF, {OP_xpmad_ms7,OP_16,OP_DST}, FL_FAR, REST},/*pseudo-op*/ 333*d2201f2fSdrahn { "lms", 1,2,2,0xE100, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 334*d2201f2fSdrahn { "ltd", 1,1,1,0x4C00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 335*d2201f2fSdrahn { "mac", 1,2,2,0x2800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 336*d2201f2fSdrahn { "mac", 1,3,4,0xB000, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST}, 337*d2201f2fSdrahn { "mac", 2,2,3,0xF067, 0xFCFF, {OP_lk,OP_SRC,OPT|OP_DST}, 0, REST}, 338*d2201f2fSdrahn { "mac", 2,3,4,0x6400, 0xFC00, {OP_Smem,OP_lk,OP_SRC,OPT|OP_DST}, FL_SMR, REST}, 339*d2201f2fSdrahn { "macr", 1,2,2,0x2A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 340*d2201f2fSdrahn { "macr", 1,3,4,0xB400, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST},FL_SMR, REST}, 341*d2201f2fSdrahn { "maca", 1,2,3,0xF488, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, FL_SMR, REST},/*SRC*/ 342*d2201f2fSdrahn { "maca", 1,1,2,0x3500, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST}, 343*d2201f2fSdrahn { "macar", 1,2,3,0xF489, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, FL_SMR, REST},/*SRC*/ 344*d2201f2fSdrahn { "macar", 1,1,2,0x3700, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST}, 345*d2201f2fSdrahn { "macd", 2,3,3,0x7A00, 0xFE00, {OP_Smem,OP_pmad,OP_SRC1}, FL_SMR, REST}, 346*d2201f2fSdrahn { "macp", 2,3,3,0x7800, 0xFE00, {OP_Smem,OP_pmad,OP_SRC1}, FL_SMR, REST}, 347*d2201f2fSdrahn { "macsu", 1,3,3,0xA600, 0xFE00, {OP_Xmem,OP_Ymem,OP_SRC1}, 0, REST}, 348*d2201f2fSdrahn { "mar", 1,1,1,0x6D00, 0xFF00, {OP_Smem}, 0, REST}, 349*d2201f2fSdrahn { "mas", 1,2,2,0x2C00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 350*d2201f2fSdrahn { "mas", 1,3,4,0xB800, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST}, 351*d2201f2fSdrahn { "masr", 1,2,2,0x2E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 352*d2201f2fSdrahn { "masr", 1,3,4,0xBC00, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST}, 353*d2201f2fSdrahn { "masa", 1,2,3,0xF48A, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, 0, REST},/*SRC*/ 354*d2201f2fSdrahn { "masa", 1,1,2,0x3300, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST}, 355*d2201f2fSdrahn { "masar", 1,2,3,0xF48B, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, 0, REST}, 356*d2201f2fSdrahn { "max", 1,1,1,0xF486, 0xFEFF, {OP_DST}, 0, REST}, 357*d2201f2fSdrahn { "min", 1,1,1,0xF487, 0xFEFF, {OP_DST}, 0, REST}, 358*d2201f2fSdrahn { "mpy", 1,2,2,0x2000, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 359*d2201f2fSdrahn { "mpy", 1,3,3,0xA400, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST}, 360*d2201f2fSdrahn { "mpy", 2,3,3,0x6200, 0xFE00, {OP_Smem,OP_lk,OP_DST}, FL_SMR, REST}, 361*d2201f2fSdrahn { "mpy", 2,2,2,0xF066, 0xFEFF, {OP_lk,OP_DST}, 0, REST}, 362*d2201f2fSdrahn { "mpyr", 1,2,2,0x2200, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 363*d2201f2fSdrahn { "mpya", 1,1,1,0xF48C, 0xFEFF, {OP_DST}, 0, REST}, /*SRC*/ 364*d2201f2fSdrahn { "mpya", 1,1,1,0x3100, 0xFF00, {OP_Smem}, FL_SMR, REST}, 365*d2201f2fSdrahn { "mpyu", 1,2,2,0x2400, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 366*d2201f2fSdrahn { "mvdd", 1,2,2,0xE500, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 367*d2201f2fSdrahn { "mvdk", 2,2,2,0x7100, 0xFF00, {OP_Smem,OP_dmad}, FL_SMR, REST}, 368*d2201f2fSdrahn { "mvdm", 2,2,2,0x7200, 0xFF00, {OP_dmad,OP_MMR}, 0, REST}, 369*d2201f2fSdrahn { "mvdp", 2,2,2,0x7D00, 0xFF00, {OP_Smem,OP_pmad}, FL_SMR, REST}, 370*d2201f2fSdrahn { "mvkd", 2,2,2,0x7000, 0xFF00, {OP_dmad,OP_Smem}, 0, REST}, 371*d2201f2fSdrahn { "mvmd", 2,2,2,0x7300, 0xFF00, {OP_MMR,OP_dmad}, 0, REST}, 372*d2201f2fSdrahn { "mvmm", 1,2,2,0xE700, 0xFF00, {OP_MMRX,OP_MMRY}, FL_NR, REST}, 373*d2201f2fSdrahn { "mvpd", 2,2,2,0x7C00, 0xFF00, {OP_pmad,OP_Smem}, 0, REST}, 374*d2201f2fSdrahn { "neg", 1,1,2,0xF484, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 375*d2201f2fSdrahn { "nop", 1,0,0,0xF495, 0xFFFF, {OP_None}, 0, REST}, 376*d2201f2fSdrahn { "norm", 1,1,2,0xF48F, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 377*d2201f2fSdrahn { "or", 1,1,3,0xF0A0, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 378*d2201f2fSdrahn { "or", 1,2,2,0x1A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 379*d2201f2fSdrahn { "or", 2,2,4,0xF040, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 380*d2201f2fSdrahn { "or", 2,3,4,0xF064, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 381*d2201f2fSdrahn { "orm", 2,2,2,0x6900, 0xFF00, {OP_lk,OP_Smem}, FL_NR|FL_SMR, REST}, 382*d2201f2fSdrahn { "poly", 1,1,1,0x3600, 0xFF00, {OP_Smem}, FL_SMR, REST}, 383*d2201f2fSdrahn { "popd", 1,1,1,0x8B00, 0xFF00, {OP_Smem}, 0, REST}, 384*d2201f2fSdrahn { "popm", 1,1,1,0x8A00, 0xFF00, {OP_MMR}, 0, REST}, 385*d2201f2fSdrahn { "portr", 2,2,2,0x7400, 0xFF00, {OP_PA,OP_Smem}, 0, REST}, 386*d2201f2fSdrahn { "portw", 2,2,2,0x7500, 0xFF00, {OP_Smem,OP_PA}, FL_SMR, REST}, 387*d2201f2fSdrahn { "pshd", 1,1,1,0x4B00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 388*d2201f2fSdrahn { "pshm", 1,1,1,0x4A00, 0xFF00, {OP_MMR}, 0, REST}, 389*d2201f2fSdrahn { "ret", 1,0,0,0xFC00, 0xFFFF, {OP_None}, B_RET|FL_NR, REST}, 390*d2201f2fSdrahn { "retd", 1,0,0,0xFE00, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST}, 3915f210c2aSfgsch { "rc", 1,1,3,0xFC00, 0xFF00, {OP_CC,OPT|OP_CC,OPT|OP_CC}, 392*d2201f2fSdrahn B_RET|FL_NR, REST}, 3935f210c2aSfgsch { "rcd", 1,1,3,0xFE00, 0xFF00, {OP_CC,OPT|OP_CC,OPT|OP_CC}, 394*d2201f2fSdrahn B_RET|FL_DELAY|FL_NR, REST}, 395*d2201f2fSdrahn { "reada", 1,1,1,0x7E00, 0xFF00, {OP_Smem}, 0, REST}, 396*d2201f2fSdrahn { "reset", 1,0,0,0xF7E0, 0xFFFF, {OP_None}, FL_NR, REST}, 397*d2201f2fSdrahn { "rete", 1,0,0,0xF4EB, 0xFFFF, {OP_None}, B_RET|FL_NR, REST}, 398*d2201f2fSdrahn { "reted", 1,0,0,0xF6EB, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST}, 399*d2201f2fSdrahn { "retf", 1,0,0,0xF49B, 0xFFFF, {OP_None}, B_RET|FL_NR, REST}, 400*d2201f2fSdrahn { "retfd", 1,0,0,0xF69B, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST}, 401*d2201f2fSdrahn { "rnd", 1,1,2,0xF49F, 0xFCFF, {OP_SRC,OPT|OP_DST}, FL_LP|FL_NR, REST}, 402*d2201f2fSdrahn { "rol", 1,1,1,0xF491, 0xFEFF, {OP_SRC1}, 0, REST}, 403*d2201f2fSdrahn { "roltc", 1,1,1,0xF492, 0xFEFF, {OP_SRC1}, 0, REST}, 404*d2201f2fSdrahn { "ror", 1,1,1,0xF490, 0xFEFF, {OP_SRC1}, 0, REST}, 405*d2201f2fSdrahn { "rpt", 1,1,1,0x4700, 0xFF00, {OP_Smem}, B_REPEAT|FL_NR|FL_SMR, REST}, 406*d2201f2fSdrahn { "rpt", 1,1,1,0xEC00, 0xFF00, {OP_k8u}, B_REPEAT|FL_NR, REST}, 407*d2201f2fSdrahn { "rpt", 2,1,1,0xF070, 0xFFFF, {OP_lku}, B_REPEAT|FL_NR, REST}, 408*d2201f2fSdrahn { "rptb", 2,1,1,0xF072, 0xFFFF, {OP_pmad}, FL_NR, REST}, 409*d2201f2fSdrahn { "rptbd", 2,1,1,0xF272, 0xFFFF, {OP_pmad}, FL_DELAY|FL_NR, REST}, 410*d2201f2fSdrahn { "rptz", 2,2,2,0xF071, 0xFEFF, {OP_DST,OP_lku}, B_REPEAT|FL_NR, REST}, 411*d2201f2fSdrahn { "rsbx", 1,1,2,0xF4B0, 0xFDF0, {OPT|OP_N,OP_SBIT}, FL_NR, REST}, 412*d2201f2fSdrahn { "saccd", 1,3,3,0x9E00, 0xFE00, {OP_SRC1,OP_Xmem,OP_CC2}, 0, REST}, 413*d2201f2fSdrahn { "sat", 1,1,1,0xF483, 0xFEFF, {OP_SRC1}, 0, REST}, 414*d2201f2fSdrahn { "sfta", 1,2,3,0xF460, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST}, 415*d2201f2fSdrahn { "sftc", 1,1,1,0xF494, 0xFEFF, {OP_SRC1}, 0, REST}, 416*d2201f2fSdrahn { "sftl", 1,2,3,0xF0E0, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST}, 417*d2201f2fSdrahn { "sqdst", 1,2,2,0xE200, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 418*d2201f2fSdrahn { "squr", 1,2,2,0xF48D, 0xFEFF, {OP_A,OP_DST}, 0, REST},/*SRC*/ 419*d2201f2fSdrahn { "squr", 1,2,2,0x2600, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 420*d2201f2fSdrahn { "squra", 1,2,2,0x3800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 421*d2201f2fSdrahn { "squrs", 1,2,2,0x3A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 422*d2201f2fSdrahn { "srccd", 1,2,2,0x9D00, 0xFF00, {OP_Xmem,OP_CC2}, 0, REST}, 423*d2201f2fSdrahn { "ssbx", 1,1,2,0xF5B0, 0xFDF0, {OPT|OP_N,OP_SBIT}, FL_NR, REST}, 424*d2201f2fSdrahn { "st", 1,2,2,0x8C00, 0xFF00, {OP_T,OP_Smem}, 0, REST}, 425*d2201f2fSdrahn { "st", 1,2,2,0x8D00, 0xFF00, {OP_TRN,OP_Smem}, 0, REST}, 426*d2201f2fSdrahn { "st", 2,2,2,0x7600, 0xFF00, {OP_lk,OP_Smem}, 0, REST}, 427*d2201f2fSdrahn { "sth", 1,2,2,0x8200, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST}, 428*d2201f2fSdrahn { "sth", 1,3,3,0x8600, 0xFE00, {OP_SRC1,OP_ASM,OP_Smem}, 0, REST}, 429*d2201f2fSdrahn { "sth", 1,3,3,0x9A00, 0xFE00, {OP_SRC1,OP_SHFT,OP_Xmem}, 0, REST}, 4305f210c2aSfgsch { "sth", 2,2,3,0x6F00, 0xFF00, {OP_SRC1,OPT|OP_SHIFT,OP_Smem}, 431*d2201f2fSdrahn FL_EXT, 0x0C60, 0xFEE0, XREST}, 432*d2201f2fSdrahn { "stl", 1,2,2,0x8000, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST}, 433*d2201f2fSdrahn { "stl", 1,3,3,0x8400, 0xFE00, {OP_SRC1,OP_ASM,OP_Smem}, 0, REST}, 434*d2201f2fSdrahn { "stl", 1,3,3,0x9800, 0xFE00, {OP_SRC1,OP_SHFT,OP_Xmem}, 0, REST}, 4355f210c2aSfgsch { "stl", 2,2,3,0x6F00, 0xFF00, {OP_SRC1,OPT|OP_SHIFT,OP_Smem}, 436*d2201f2fSdrahn FL_EXT, 0x0C80, 0xFEE0, XREST }, 437*d2201f2fSdrahn { "stlm", 1,2,2,0x8800, 0xFE00, {OP_SRC1,OP_MMR}, 0, REST}, 438*d2201f2fSdrahn { "stm", 2,2,2,0x7700, 0xFF00, {OP_lk,OP_MMR}, 0, REST}, 439*d2201f2fSdrahn { "strcd", 1,2,2,0x9C00, 0xFF00, {OP_Xmem,OP_CC2}, 0, REST}, 440*d2201f2fSdrahn { "sub", 1,1,3,0xF420, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 441*d2201f2fSdrahn { "sub", 1,2,3,0xF481, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/ 442*d2201f2fSdrahn { "sub", 1,2,2,0x0800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 443*d2201f2fSdrahn { "sub", 1,3,3,0x0C00, 0xFE00, {OP_Smem,OP_TS,OP_SRC1}, FL_SMR, REST}, 444*d2201f2fSdrahn { "sub", 1,3,4,0x4000, 0xFC00, {OP_Smem,OP_16,OP_SRC,OPT|OP_DST}, FL_SMR, REST}, 445*d2201f2fSdrahn { "sub", 1,3,3,0x9200, 0xFE00, {OP_Xmem,OP_SHFT,OP_SRC1}, 0, REST}, /*PREFER*/ 4465f210c2aSfgsch { "sub", 2,2,4,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 447*d2201f2fSdrahn FL_EXT|FL_SMR, 0x0C20, 0xFCE0, XREST}, 448*d2201f2fSdrahn { "sub", 1,3,3,0xA200, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST}, 449*d2201f2fSdrahn { "sub", 2,2,4,0xF010, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 450*d2201f2fSdrahn { "sub", 2,3,4,0xF061, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 451*d2201f2fSdrahn { "subb", 1,2,2,0x0E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 452*d2201f2fSdrahn { "subc", 1,2,2,0x1E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 453*d2201f2fSdrahn { "subs", 1,2,2,0x0A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 454*d2201f2fSdrahn { "trap", 1,1,1,0xF4C0, 0xFFE0, {OP_031}, B_BRANCH|FL_NR, REST}, 455*d2201f2fSdrahn { "writa", 1,1,1,0x7F00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 456*d2201f2fSdrahn { "xc", 1,2,4,0xFD00, 0xFD00, {OP_12,OP_CC,OPT|OP_CC,OPT|OP_CC}, FL_NR, REST}, 457*d2201f2fSdrahn { "xor", 1,1,3,0xF0C0, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 458*d2201f2fSdrahn { "xor", 1,2,2,0x1C00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 459*d2201f2fSdrahn { "xor", 2,2,4,0xF050, 0xFCF0, {OP_lku,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 460*d2201f2fSdrahn { "xor", 2,3,4,0xF065, 0xFCFF, {OP_lku,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 461*d2201f2fSdrahn { "xorm", 2,2,2,0x6A00, 0xFF00, {OP_lku,OP_Smem}, FL_NR|FL_SMR, REST}, 462*d2201f2fSdrahn { NULL, 0,0,0,0,0, {}, 0, REST}, 4635f210c2aSfgsch }; 4645f210c2aSfgsch 4655f210c2aSfgsch /* assume all parallel instructions have at least three operands */ 466*d2201f2fSdrahn const template tic54x_paroptab[] = { 467*d2201f2fSdrahn { "ld",1,1,2,0xA800, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 468*d2201f2fSdrahn "mac", {OP_Ymem,OPT|OP_RND},}, 469*d2201f2fSdrahn { "ld",1,1,2,0xAA00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 470*d2201f2fSdrahn "macr", {OP_Ymem,OPT|OP_RND},}, 471*d2201f2fSdrahn { "ld",1,1,2,0xAC00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 472*d2201f2fSdrahn "mas", {OP_Ymem,OPT|OP_RND},}, 473*d2201f2fSdrahn { "ld",1,1,2,0xAE00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 474*d2201f2fSdrahn "masr", {OP_Ymem,OPT|OP_RND},}, 475*d2201f2fSdrahn { "st",1,2,2,0xC000, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 476*d2201f2fSdrahn "add", {OP_Xmem,OP_DST}, }, 477*d2201f2fSdrahn { "st",1,2,2,0xC800, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 478*d2201f2fSdrahn "ld", {OP_Xmem,OP_DST}, }, 479*d2201f2fSdrahn { "st",1,2,2,0xE400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 480*d2201f2fSdrahn "ld", {OP_Xmem,OP_T}, }, 481*d2201f2fSdrahn { "st",1,2,2,0xD000, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 482*d2201f2fSdrahn "mac", {OP_Xmem,OP_DST}, }, 483*d2201f2fSdrahn { "st",1,2,2,0xD400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 484*d2201f2fSdrahn "macr", {OP_Xmem,OP_DST}, }, 485*d2201f2fSdrahn { "st",1,2,2,0xD800, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 486*d2201f2fSdrahn "mas", {OP_Xmem,OP_DST}, }, 487*d2201f2fSdrahn { "st",1,2,2,0xDC00, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 488*d2201f2fSdrahn "masr", {OP_Xmem,OP_DST}, }, 489*d2201f2fSdrahn { "st",1,2,2,0xCC00, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 490*d2201f2fSdrahn "mpy", {OP_Xmem,OP_DST}, }, 491*d2201f2fSdrahn { "st",1,2,2,0xC400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 492*d2201f2fSdrahn "sub", {OP_Xmem,OP_DST}, }, 493*d2201f2fSdrahn { NULL, 0, 0, 0, 0, 0, {0,0,0,0}, 0, REST }, 4945f210c2aSfgsch }; 495