1 /* $OpenBSD: inphyreg.h,v 1.5 2008/06/26 05:42:16 ray Exp $ */ 2 /* $NetBSD: inphyreg.h,v 1.1 1998/08/11 00:00:28 thorpej Exp $ */ 3 4 /*- 5 * Copyright (c) 1998 The NetBSD Foundation, Inc. 6 * All rights reserved. 7 * 8 * This code is derived from software contributed to The NetBSD Foundation 9 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 10 * NASA Ames Research Center. 11 * 12 * Redistribution and use in source and binary forms, with or without 13 * modification, are permitted provided that the following conditions 14 * are met: 15 * 1. Redistributions of source code must retain the above copyright 16 * notice, this list of conditions and the following disclaimer. 17 * 2. Redistributions in binary form must reproduce the above copyright 18 * notice, this list of conditions and the following disclaimer in the 19 * documentation and/or other materials provided with the distribution. 20 * 21 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 22 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 23 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 24 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 25 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 26 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 27 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 28 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 31 * POSSIBILITY OF SUCH DAMAGE. 32 */ 33 34 #ifndef _DEV_MII_INPHYREG_H_ 35 #define _DEV_MII_INPHYREG_H_ 36 37 /* 38 * Intel 82555, 82562EM, and 82562ET registers. 39 * Note that the 82562 chips are basically 82555 with a few extra registers 40 * and all of the 100baseT4 support removed. Bits in the SCR register do 41 * overlap however. 42 */ 43 44 #define MII_INPHY_SCR 0x10 /* Status and Control */ 45 #define SCR_FLOWCTL 0x8000 /* PHY Base flow control enabled */ 46 #define SCR_CSDC 0x2000 /* Carrier sense disconnect control */ 47 #define SCR_TFCD 0x1000 /* Transmit flow control disable */ 48 #define SCR_RDSI 0x0800 /* Receive deserializer in-sync */ 49 #define SCR_100TXPD 0x0400 /* 100baseTX is powered down */ 50 #define SCR_10TPD 0x0200 /* 10baseT is powered down */ 51 #define SCR_POLARITY 0x0100 /* reverse 10baseT polarity */ 52 #define SCR_T4 0x0004 /* autoneg resulted in 100baseT4 */ 53 #define SCR_S100 0x0002 /* autoneg resulted in 100baseTX */ 54 #define SCR_FDX 0x0001 /* autoneg resulted in full-duplex */ 55 /* 82562E[MT] only */ 56 #define SCR_PHYADDR_M 0x007c /* phy address mask */ 57 #define SCR_PHYADDR_S 2 /* shift to normalize */ 58 59 #define MII_INPHY_SCTRL 0x11 /* Special Control Bit */ 60 #define SCTRL_SCRBYPASS 0x8000 /* scrambler bypass */ 61 #define SCTRL_4B5BNYPASS 0x4000 /* 4bit to 5bit bypass */ 62 #define SCTRL_FTHP 0x2000 /* force transmit H-pattern */ 63 #define SCTRL_F34TP 0x1000 /* force 34 transmit patter */ 64 #define SCTRL_GOODLINK 0x0800 /* 100baseTX link good */ 65 #define SCTRL_TCSD 0x0200 /* transmit carrier sense disable */ 66 #define SCTRL_DDPD 0x0100 /* disable dynamic power-down */ 67 #define SCTRL_ANEGLOOP 0x0080 /* autonegotiation loopback */ 68 #define SCTRL_MDITRISTATE 0x0040 /* MDI Tri-state */ 69 #define SCTRL_FILTERBYPASS 0x0020 /* Filter bypass */ 70 #define SCTRL_AUTOPOLDIS 0x0010 /* auto-polarity disable */ 71 #define SCTRL_SQUELCHDIS 0x0008 /* squlch test disable */ 72 #define SCTRL_EXTSQUELCH 0x0004 /* extended sequelch enable */ 73 #define SCTRL_LINKINTDIS 0x0002 /* link integrity disable */ 74 #define SCTRL_JABBERDIS 0x0001 /* jabber disabled */ 75 /* 82562E[MT] only */ 76 #define SCTRL_SRE 0x0400 /* symbol error enable */ 77 #define SCTRL_FORCEPOL 0x0020 /* force polarity, 0 = normal */ 78 79 /* 82562E[MT] only */ 80 #define MII_INPHY_PHYADDR 0x12 /* phy address register, 82562 only */ 81 82 /* 82562E[MT] only */ 83 #define MII_INPHY_100TXFCC 0x13 /* false carrier counter */ 84 85 #define MII_INPHY_100TXRDC 0x14 /* 100baseTX Receive Disconnect Cntr */ 86 87 #define MII_INPHY_100TXREFC 0x15 /* 100baseTX Receive Error Frame Ctr */ 88 89 #define MII_INPHY_RSEC 0x16 /* Receive Symbol Error Counter */ 90 91 #define MII_INPHY_100TXRPEOFC 0x17 /* 100baseTX Rcv Premature EOF Ctr */ 92 93 #define MII_INPHY_10TREOFC 0x18 /* 10baseT Rcv EOF Ctr */ 94 95 #define MII_INPHY_10TTJDC 0x19 /* 10baseT Tx Jabber Detect Ctr */ 96 97 #define MII_INPHY_SCTRL2 0x1b /* 82555 Special Control */ 98 #define SCTRL2_LEDMASK 0x0007 /* mask of LEDs control: see below */ 99 100 #define LEDMASK_ACTLINK 0x0000 /* A = Activity, L = Link */ 101 #define LEDMASK_SPDCOLL 0x0001 /* A = Speed, L = Collision */ 102 #define LEDMASK_SPDLINK 0x0002 /* A = Speed, L = Link */ 103 #define LEDMASK_ACTCOLL 0x0003 /* A = Activity, L = Collision */ 104 #define LEDMASK_OFFOFF 0x0004 /* A = off, L = off */ 105 #define LEDMASK_OFFON 0x0005 /* A = off, L = on */ 106 #define LEDMASK_ONOFF 0x0006 /* A = on, L = off */ 107 #define LESMASK_ONON 0x0007 /* A = on, L = on */ 108 109 #endif /* _DEV_MII_INPHYREG_H_ */ 110