1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2019 Advanced Micro Devices, Inc.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice shall be included in
12c349dbc7Sjsg  * all copies or substantial portions of the Software.
13c349dbc7Sjsg  *
14c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c349dbc7Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c349dbc7Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c349dbc7Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c349dbc7Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21c349dbc7Sjsg  */
22c349dbc7Sjsg #include <linux/module.h>
23c349dbc7Sjsg #include <linux/fdtable.h>
24c349dbc7Sjsg #include <linux/uaccess.h>
25c349dbc7Sjsg #include <linux/firmware.h>
26c349dbc7Sjsg #include "amdgpu.h"
27c349dbc7Sjsg #include "amdgpu_amdkfd.h"
285ca02815Sjsg #include "amdgpu_amdkfd_arcturus.h"
29*f005ef32Sjsg #include "amdgpu_reset.h"
30c349dbc7Sjsg #include "sdma0/sdma0_4_2_2_offset.h"
31c349dbc7Sjsg #include "sdma0/sdma0_4_2_2_sh_mask.h"
32c349dbc7Sjsg #include "sdma1/sdma1_4_2_2_offset.h"
33c349dbc7Sjsg #include "sdma1/sdma1_4_2_2_sh_mask.h"
34c349dbc7Sjsg #include "sdma2/sdma2_4_2_2_offset.h"
35c349dbc7Sjsg #include "sdma2/sdma2_4_2_2_sh_mask.h"
36c349dbc7Sjsg #include "sdma3/sdma3_4_2_2_offset.h"
37c349dbc7Sjsg #include "sdma3/sdma3_4_2_2_sh_mask.h"
38c349dbc7Sjsg #include "sdma4/sdma4_4_2_2_offset.h"
39c349dbc7Sjsg #include "sdma4/sdma4_4_2_2_sh_mask.h"
40c349dbc7Sjsg #include "sdma5/sdma5_4_2_2_offset.h"
41c349dbc7Sjsg #include "sdma5/sdma5_4_2_2_sh_mask.h"
42c349dbc7Sjsg #include "sdma6/sdma6_4_2_2_offset.h"
43c349dbc7Sjsg #include "sdma6/sdma6_4_2_2_sh_mask.h"
44c349dbc7Sjsg #include "sdma7/sdma7_4_2_2_offset.h"
45c349dbc7Sjsg #include "sdma7/sdma7_4_2_2_sh_mask.h"
46c349dbc7Sjsg #include "v9_structs.h"
47c349dbc7Sjsg #include "soc15.h"
48c349dbc7Sjsg #include "soc15d.h"
49c349dbc7Sjsg #include "amdgpu_amdkfd_gfx_v9.h"
50c349dbc7Sjsg #include "gfxhub_v1_0.h"
51c349dbc7Sjsg #include "mmhub_v9_4.h"
52*f005ef32Sjsg #include "gc/gc_9_0_offset.h"
53*f005ef32Sjsg #include "gc/gc_9_0_sh_mask.h"
54c349dbc7Sjsg 
55c349dbc7Sjsg #define HQD_N_REGS 56
56c349dbc7Sjsg #define DUMP_REG(addr) do {				\
57c349dbc7Sjsg 		if (WARN_ON_ONCE(i >= HQD_N_REGS))	\
58c349dbc7Sjsg 			break;				\
59c349dbc7Sjsg 		(*dump)[i][0] = (addr) << 2;		\
60c349dbc7Sjsg 		(*dump)[i++][1] = RREG32(addr);		\
61c349dbc7Sjsg 	} while (0)
62c349dbc7Sjsg 
get_sdma_mqd(void * mqd)63c349dbc7Sjsg static inline struct v9_sdma_mqd *get_sdma_mqd(void *mqd)
64c349dbc7Sjsg {
65c349dbc7Sjsg 	return (struct v9_sdma_mqd *)mqd;
66c349dbc7Sjsg }
67c349dbc7Sjsg 
get_sdma_rlc_reg_offset(struct amdgpu_device * adev,unsigned int engine_id,unsigned int queue_id)68c349dbc7Sjsg static uint32_t get_sdma_rlc_reg_offset(struct amdgpu_device *adev,
69c349dbc7Sjsg 				unsigned int engine_id,
70c349dbc7Sjsg 				unsigned int queue_id)
71c349dbc7Sjsg {
72c349dbc7Sjsg 	uint32_t sdma_engine_reg_base = 0;
73c349dbc7Sjsg 	uint32_t sdma_rlc_reg_offset;
74c349dbc7Sjsg 
75c349dbc7Sjsg 	switch (engine_id) {
76c349dbc7Sjsg 	default:
77c349dbc7Sjsg 		dev_warn(adev->dev,
78c349dbc7Sjsg 			 "Invalid sdma engine id (%d), using engine id 0\n",
79c349dbc7Sjsg 			 engine_id);
80c349dbc7Sjsg 		fallthrough;
81c349dbc7Sjsg 	case 0:
82c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA0, 0,
83c349dbc7Sjsg 				mmSDMA0_RLC0_RB_CNTL) - mmSDMA0_RLC0_RB_CNTL;
84c349dbc7Sjsg 		break;
85c349dbc7Sjsg 	case 1:
86c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA1, 0,
87c349dbc7Sjsg 				mmSDMA1_RLC0_RB_CNTL) - mmSDMA1_RLC0_RB_CNTL;
88c349dbc7Sjsg 		break;
89c349dbc7Sjsg 	case 2:
90c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA2, 0,
91c349dbc7Sjsg 				mmSDMA2_RLC0_RB_CNTL) - mmSDMA2_RLC0_RB_CNTL;
92c349dbc7Sjsg 		break;
93c349dbc7Sjsg 	case 3:
94c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA3, 0,
95c349dbc7Sjsg 				mmSDMA3_RLC0_RB_CNTL) - mmSDMA3_RLC0_RB_CNTL;
96c349dbc7Sjsg 		break;
97c349dbc7Sjsg 	case 4:
98c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA4, 0,
99c349dbc7Sjsg 				mmSDMA4_RLC0_RB_CNTL) - mmSDMA4_RLC0_RB_CNTL;
100c349dbc7Sjsg 		break;
101c349dbc7Sjsg 	case 5:
102c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA5, 0,
103c349dbc7Sjsg 				mmSDMA5_RLC0_RB_CNTL) - mmSDMA5_RLC0_RB_CNTL;
104c349dbc7Sjsg 		break;
105c349dbc7Sjsg 	case 6:
106c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA6, 0,
107c349dbc7Sjsg 				mmSDMA6_RLC0_RB_CNTL) - mmSDMA6_RLC0_RB_CNTL;
108c349dbc7Sjsg 		break;
109c349dbc7Sjsg 	case 7:
110c349dbc7Sjsg 		sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA7, 0,
111c349dbc7Sjsg 				mmSDMA7_RLC0_RB_CNTL) - mmSDMA7_RLC0_RB_CNTL;
112c349dbc7Sjsg 		break;
113c349dbc7Sjsg 	}
114c349dbc7Sjsg 
115c349dbc7Sjsg 	sdma_rlc_reg_offset = sdma_engine_reg_base
116c349dbc7Sjsg 		+ queue_id * (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL);
117c349dbc7Sjsg 
118c349dbc7Sjsg 	pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id,
119c349dbc7Sjsg 			queue_id, sdma_rlc_reg_offset);
120c349dbc7Sjsg 
121c349dbc7Sjsg 	return sdma_rlc_reg_offset;
122c349dbc7Sjsg }
123c349dbc7Sjsg 
kgd_arcturus_hqd_sdma_load(struct amdgpu_device * adev,void * mqd,uint32_t __user * wptr,struct mm_struct * mm)1241bb76ff1Sjsg int kgd_arcturus_hqd_sdma_load(struct amdgpu_device *adev, void *mqd,
125c349dbc7Sjsg 			     uint32_t __user *wptr, struct mm_struct *mm)
126c349dbc7Sjsg {
127c349dbc7Sjsg 	struct v9_sdma_mqd *m;
128c349dbc7Sjsg 	uint32_t sdma_rlc_reg_offset;
129c349dbc7Sjsg 	unsigned long end_jiffies;
130c349dbc7Sjsg 	uint32_t data;
131c349dbc7Sjsg 	uint64_t data64;
132c349dbc7Sjsg 	uint64_t __user *wptr64 = (uint64_t __user *)wptr;
133c349dbc7Sjsg 
134c349dbc7Sjsg 	m = get_sdma_mqd(mqd);
135c349dbc7Sjsg 	sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
136c349dbc7Sjsg 					    m->sdma_queue_id);
137c349dbc7Sjsg 
138c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
139c349dbc7Sjsg 		m->sdmax_rlcx_rb_cntl & (~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK));
140c349dbc7Sjsg 
141c349dbc7Sjsg 	end_jiffies = msecs_to_jiffies(2000) + jiffies;
142c349dbc7Sjsg 	while (true) {
143c349dbc7Sjsg 		data = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
144c349dbc7Sjsg 		if (data & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
145c349dbc7Sjsg 			break;
146c349dbc7Sjsg 		if (time_after(jiffies, end_jiffies)) {
147c349dbc7Sjsg 			pr_err("SDMA RLC not idle in %s\n", __func__);
148c349dbc7Sjsg 			return -ETIME;
149c349dbc7Sjsg 		}
150c349dbc7Sjsg 		usleep_range(500, 1000);
151c349dbc7Sjsg 	}
152c349dbc7Sjsg 
153c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL_OFFSET,
154c349dbc7Sjsg 	       m->sdmax_rlcx_doorbell_offset);
155c349dbc7Sjsg 
156c349dbc7Sjsg 	data = REG_SET_FIELD(m->sdmax_rlcx_doorbell, SDMA0_RLC0_DOORBELL,
157c349dbc7Sjsg 			     ENABLE, 1);
158c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, data);
159c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR,
160c349dbc7Sjsg 				m->sdmax_rlcx_rb_rptr);
161c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_HI,
162c349dbc7Sjsg 				m->sdmax_rlcx_rb_rptr_hi);
163c349dbc7Sjsg 
164c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_MINOR_PTR_UPDATE, 1);
165c349dbc7Sjsg 	if (read_user_wptr(mm, wptr64, data64)) {
166c349dbc7Sjsg 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
167c349dbc7Sjsg 		       lower_32_bits(data64));
168c349dbc7Sjsg 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR_HI,
169c349dbc7Sjsg 		       upper_32_bits(data64));
170c349dbc7Sjsg 	} else {
171c349dbc7Sjsg 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
172c349dbc7Sjsg 		       m->sdmax_rlcx_rb_rptr);
173c349dbc7Sjsg 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR_HI,
174c349dbc7Sjsg 		       m->sdmax_rlcx_rb_rptr_hi);
175c349dbc7Sjsg 	}
176c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_MINOR_PTR_UPDATE, 0);
177c349dbc7Sjsg 
178c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base);
179c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE_HI,
180c349dbc7Sjsg 			m->sdmax_rlcx_rb_base_hi);
181c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
182c349dbc7Sjsg 			m->sdmax_rlcx_rb_rptr_addr_lo);
183c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
184c349dbc7Sjsg 			m->sdmax_rlcx_rb_rptr_addr_hi);
185c349dbc7Sjsg 
186c349dbc7Sjsg 	data = REG_SET_FIELD(m->sdmax_rlcx_rb_cntl, SDMA0_RLC0_RB_CNTL,
187c349dbc7Sjsg 			     RB_ENABLE, 1);
188c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, data);
189c349dbc7Sjsg 
190c349dbc7Sjsg 	return 0;
191c349dbc7Sjsg }
192c349dbc7Sjsg 
kgd_arcturus_hqd_sdma_dump(struct amdgpu_device * adev,uint32_t engine_id,uint32_t queue_id,uint32_t (** dump)[2],uint32_t * n_regs)1931bb76ff1Sjsg int kgd_arcturus_hqd_sdma_dump(struct amdgpu_device *adev,
194c349dbc7Sjsg 			     uint32_t engine_id, uint32_t queue_id,
195c349dbc7Sjsg 			     uint32_t (**dump)[2], uint32_t *n_regs)
196c349dbc7Sjsg {
197c349dbc7Sjsg 	uint32_t sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev,
198c349dbc7Sjsg 			engine_id, queue_id);
199c349dbc7Sjsg 	uint32_t i = 0, reg;
200c349dbc7Sjsg #undef HQD_N_REGS
201c349dbc7Sjsg #define HQD_N_REGS (19+6+7+10)
202c349dbc7Sjsg 
203c349dbc7Sjsg 	*dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
204c349dbc7Sjsg 	if (*dump == NULL)
205c349dbc7Sjsg 		return -ENOMEM;
206c349dbc7Sjsg 
207c349dbc7Sjsg 	for (reg = mmSDMA0_RLC0_RB_CNTL; reg <= mmSDMA0_RLC0_DOORBELL; reg++)
208c349dbc7Sjsg 		DUMP_REG(sdma_rlc_reg_offset + reg);
209c349dbc7Sjsg 	for (reg = mmSDMA0_RLC0_STATUS; reg <= mmSDMA0_RLC0_CSA_ADDR_HI; reg++)
210c349dbc7Sjsg 		DUMP_REG(sdma_rlc_reg_offset + reg);
211c349dbc7Sjsg 	for (reg = mmSDMA0_RLC0_IB_SUB_REMAIN;
212c349dbc7Sjsg 	     reg <= mmSDMA0_RLC0_MINOR_PTR_UPDATE; reg++)
213c349dbc7Sjsg 		DUMP_REG(sdma_rlc_reg_offset + reg);
214c349dbc7Sjsg 	for (reg = mmSDMA0_RLC0_MIDCMD_DATA0;
215c349dbc7Sjsg 	     reg <= mmSDMA0_RLC0_MIDCMD_CNTL; reg++)
216c349dbc7Sjsg 		DUMP_REG(sdma_rlc_reg_offset + reg);
217c349dbc7Sjsg 
218c349dbc7Sjsg 	WARN_ON_ONCE(i != HQD_N_REGS);
219c349dbc7Sjsg 	*n_regs = i;
220c349dbc7Sjsg 
221c349dbc7Sjsg 	return 0;
222c349dbc7Sjsg }
223c349dbc7Sjsg 
kgd_arcturus_hqd_sdma_is_occupied(struct amdgpu_device * adev,void * mqd)2241bb76ff1Sjsg bool kgd_arcturus_hqd_sdma_is_occupied(struct amdgpu_device *adev,
2251bb76ff1Sjsg 				void *mqd)
226c349dbc7Sjsg {
227c349dbc7Sjsg 	struct v9_sdma_mqd *m;
228c349dbc7Sjsg 	uint32_t sdma_rlc_reg_offset;
229c349dbc7Sjsg 	uint32_t sdma_rlc_rb_cntl;
230c349dbc7Sjsg 
231c349dbc7Sjsg 	m = get_sdma_mqd(mqd);
232c349dbc7Sjsg 	sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
233c349dbc7Sjsg 					    m->sdma_queue_id);
234c349dbc7Sjsg 
235c349dbc7Sjsg 	sdma_rlc_rb_cntl = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
236c349dbc7Sjsg 
237c349dbc7Sjsg 	if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
238c349dbc7Sjsg 		return true;
239c349dbc7Sjsg 
240c349dbc7Sjsg 	return false;
241c349dbc7Sjsg }
242c349dbc7Sjsg 
kgd_arcturus_hqd_sdma_destroy(struct amdgpu_device * adev,void * mqd,unsigned int utimeout)2431bb76ff1Sjsg int kgd_arcturus_hqd_sdma_destroy(struct amdgpu_device *adev, void *mqd,
244c349dbc7Sjsg 				unsigned int utimeout)
245c349dbc7Sjsg {
246c349dbc7Sjsg 	struct v9_sdma_mqd *m;
247c349dbc7Sjsg 	uint32_t sdma_rlc_reg_offset;
248c349dbc7Sjsg 	uint32_t temp;
249c349dbc7Sjsg 	unsigned long end_jiffies = (utimeout * HZ / 1000) + jiffies;
250c349dbc7Sjsg 
251c349dbc7Sjsg 	m = get_sdma_mqd(mqd);
252c349dbc7Sjsg 	sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
253c349dbc7Sjsg 					    m->sdma_queue_id);
254c349dbc7Sjsg 
255c349dbc7Sjsg 	temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
256c349dbc7Sjsg 	temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
257c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, temp);
258c349dbc7Sjsg 
259c349dbc7Sjsg 	while (true) {
260c349dbc7Sjsg 		temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
261c349dbc7Sjsg 		if (temp & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
262c349dbc7Sjsg 			break;
263c349dbc7Sjsg 		if (time_after(jiffies, end_jiffies)) {
264c349dbc7Sjsg 			pr_err("SDMA RLC not idle in %s\n", __func__);
265c349dbc7Sjsg 			return -ETIME;
266c349dbc7Sjsg 		}
267c349dbc7Sjsg 		usleep_range(500, 1000);
268c349dbc7Sjsg 	}
269c349dbc7Sjsg 
270c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, 0);
271c349dbc7Sjsg 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
272c349dbc7Sjsg 		RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL) |
273c349dbc7Sjsg 		SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK);
274c349dbc7Sjsg 
275c349dbc7Sjsg 	m->sdmax_rlcx_rb_rptr = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR);
276c349dbc7Sjsg 	m->sdmax_rlcx_rb_rptr_hi =
277c349dbc7Sjsg 		RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_HI);
278c349dbc7Sjsg 
279c349dbc7Sjsg 	return 0;
280c349dbc7Sjsg }
281c349dbc7Sjsg 
282*f005ef32Sjsg /*
283*f005ef32Sjsg  * Helper used to suspend/resume gfx pipe for image post process work to set
284*f005ef32Sjsg  * barrier behaviour.
285*f005ef32Sjsg  */
suspend_resume_compute_scheduler(struct amdgpu_device * adev,bool suspend)286*f005ef32Sjsg static int suspend_resume_compute_scheduler(struct amdgpu_device *adev, bool suspend)
287*f005ef32Sjsg {
288*f005ef32Sjsg 	int i, r = 0;
289*f005ef32Sjsg 
290*f005ef32Sjsg 	for (i = 0; i < adev->gfx.num_compute_rings; i++) {
291*f005ef32Sjsg 		struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
292*f005ef32Sjsg 
293*f005ef32Sjsg 		if (!(ring && ring->sched.thread))
294*f005ef32Sjsg 			continue;
295*f005ef32Sjsg 
296*f005ef32Sjsg 		/* stop secheduler and drain ring. */
297*f005ef32Sjsg 		if (suspend) {
298*f005ef32Sjsg 			drm_sched_stop(&ring->sched, NULL);
299*f005ef32Sjsg 			r = amdgpu_fence_wait_empty(ring);
300*f005ef32Sjsg 			if (r)
301*f005ef32Sjsg 				goto out;
302*f005ef32Sjsg 		} else {
303*f005ef32Sjsg 			drm_sched_start(&ring->sched, false);
304*f005ef32Sjsg 		}
305*f005ef32Sjsg 	}
306*f005ef32Sjsg 
307*f005ef32Sjsg out:
308*f005ef32Sjsg 	/* return on resume or failure to drain rings. */
309*f005ef32Sjsg 	if (!suspend || r)
310*f005ef32Sjsg 		return r;
311*f005ef32Sjsg 
312*f005ef32Sjsg 	return amdgpu_device_ip_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GFX);
313*f005ef32Sjsg }
314*f005ef32Sjsg 
set_barrier_auto_waitcnt(struct amdgpu_device * adev,bool enable_waitcnt)315*f005ef32Sjsg static void set_barrier_auto_waitcnt(struct amdgpu_device *adev, bool enable_waitcnt)
316*f005ef32Sjsg {
317*f005ef32Sjsg 	uint32_t data;
318*f005ef32Sjsg 
319*f005ef32Sjsg 	WRITE_ONCE(adev->barrier_has_auto_waitcnt, enable_waitcnt);
320*f005ef32Sjsg 
321*f005ef32Sjsg 	if (!down_read_trylock(&adev->reset_domain->sem))
322*f005ef32Sjsg 		return;
323*f005ef32Sjsg 
324*f005ef32Sjsg 	amdgpu_amdkfd_suspend(adev, false);
325*f005ef32Sjsg 
326*f005ef32Sjsg 	if (suspend_resume_compute_scheduler(adev, true))
327*f005ef32Sjsg 		goto out;
328*f005ef32Sjsg 
329*f005ef32Sjsg 	data = RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_CONFIG));
330*f005ef32Sjsg 	data = REG_SET_FIELD(data, SQ_CONFIG, DISABLE_BARRIER_WAITCNT,
331*f005ef32Sjsg 						!enable_waitcnt);
332*f005ef32Sjsg 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_CONFIG), data);
333*f005ef32Sjsg 
334*f005ef32Sjsg out:
335*f005ef32Sjsg 	suspend_resume_compute_scheduler(adev, false);
336*f005ef32Sjsg 
337*f005ef32Sjsg 	amdgpu_amdkfd_resume(adev, false);
338*f005ef32Sjsg 
339*f005ef32Sjsg 	up_read(&adev->reset_domain->sem);
340*f005ef32Sjsg }
341*f005ef32Sjsg 
342*f005ef32Sjsg /*
343*f005ef32Sjsg  * restore_dbg_registers is ignored here but is a general interface requirement
344*f005ef32Sjsg  * for devices that support GFXOFF and where the RLC save/restore list
345*f005ef32Sjsg  * does not support hw registers for debugging i.e. the driver has to manually
346*f005ef32Sjsg  * initialize the debug mode registers after it has disabled GFX off during the
347*f005ef32Sjsg  * debug session.
348*f005ef32Sjsg  */
kgd_arcturus_enable_debug_trap(struct amdgpu_device * adev,bool restore_dbg_registers,uint32_t vmid)349*f005ef32Sjsg static uint32_t kgd_arcturus_enable_debug_trap(struct amdgpu_device *adev,
350*f005ef32Sjsg 				bool restore_dbg_registers,
351*f005ef32Sjsg 				uint32_t vmid)
352*f005ef32Sjsg {
353*f005ef32Sjsg 	mutex_lock(&adev->grbm_idx_mutex);
354*f005ef32Sjsg 
355*f005ef32Sjsg 	kgd_gfx_v9_set_wave_launch_stall(adev, vmid, true);
356*f005ef32Sjsg 
357*f005ef32Sjsg 	set_barrier_auto_waitcnt(adev, true);
358*f005ef32Sjsg 
359*f005ef32Sjsg 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), 0);
360*f005ef32Sjsg 
361*f005ef32Sjsg 	kgd_gfx_v9_set_wave_launch_stall(adev, vmid, false);
362*f005ef32Sjsg 
363*f005ef32Sjsg 	mutex_unlock(&adev->grbm_idx_mutex);
364*f005ef32Sjsg 
365*f005ef32Sjsg 	return 0;
366*f005ef32Sjsg }
367*f005ef32Sjsg 
368*f005ef32Sjsg /*
369*f005ef32Sjsg  * keep_trap_enabled is ignored here but is a general interface requirement
370*f005ef32Sjsg  * for devices that support multi-process debugging where the performance
371*f005ef32Sjsg  * overhead from trap temporary setup needs to be bypassed when the debug
372*f005ef32Sjsg  * session has ended.
373*f005ef32Sjsg  */
kgd_arcturus_disable_debug_trap(struct amdgpu_device * adev,bool keep_trap_enabled,uint32_t vmid)374*f005ef32Sjsg static uint32_t kgd_arcturus_disable_debug_trap(struct amdgpu_device *adev,
375*f005ef32Sjsg 					bool keep_trap_enabled,
376*f005ef32Sjsg 					uint32_t vmid)
377*f005ef32Sjsg {
378*f005ef32Sjsg 
379*f005ef32Sjsg 	mutex_lock(&adev->grbm_idx_mutex);
380*f005ef32Sjsg 
381*f005ef32Sjsg 	kgd_gfx_v9_set_wave_launch_stall(adev, vmid, true);
382*f005ef32Sjsg 
383*f005ef32Sjsg 	set_barrier_auto_waitcnt(adev, false);
384*f005ef32Sjsg 
385*f005ef32Sjsg 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), 0);
386*f005ef32Sjsg 
387*f005ef32Sjsg 	kgd_gfx_v9_set_wave_launch_stall(adev, vmid, false);
388*f005ef32Sjsg 
389*f005ef32Sjsg 	mutex_unlock(&adev->grbm_idx_mutex);
390*f005ef32Sjsg 
391*f005ef32Sjsg 	return 0;
392*f005ef32Sjsg }
393c349dbc7Sjsg const struct kfd2kgd_calls arcturus_kfd2kgd = {
394c349dbc7Sjsg 	.program_sh_mem_settings = kgd_gfx_v9_program_sh_mem_settings,
395c349dbc7Sjsg 	.set_pasid_vmid_mapping = kgd_gfx_v9_set_pasid_vmid_mapping,
396c349dbc7Sjsg 	.init_interrupts = kgd_gfx_v9_init_interrupts,
397c349dbc7Sjsg 	.hqd_load = kgd_gfx_v9_hqd_load,
398c349dbc7Sjsg 	.hiq_mqd_load = kgd_gfx_v9_hiq_mqd_load,
3995ca02815Sjsg 	.hqd_sdma_load = kgd_arcturus_hqd_sdma_load,
400c349dbc7Sjsg 	.hqd_dump = kgd_gfx_v9_hqd_dump,
4015ca02815Sjsg 	.hqd_sdma_dump = kgd_arcturus_hqd_sdma_dump,
402c349dbc7Sjsg 	.hqd_is_occupied = kgd_gfx_v9_hqd_is_occupied,
4035ca02815Sjsg 	.hqd_sdma_is_occupied = kgd_arcturus_hqd_sdma_is_occupied,
404c349dbc7Sjsg 	.hqd_destroy = kgd_gfx_v9_hqd_destroy,
4055ca02815Sjsg 	.hqd_sdma_destroy = kgd_arcturus_hqd_sdma_destroy,
406c349dbc7Sjsg 	.wave_control_execute = kgd_gfx_v9_wave_control_execute,
407c349dbc7Sjsg 	.get_atc_vmid_pasid_mapping_info =
408c349dbc7Sjsg 				kgd_gfx_v9_get_atc_vmid_pasid_mapping_info,
409ad8b1aafSjsg 	.set_vm_context_page_table_base =
410ad8b1aafSjsg 				kgd_gfx_v9_set_vm_context_page_table_base,
411*f005ef32Sjsg 	.enable_debug_trap = kgd_arcturus_enable_debug_trap,
412*f005ef32Sjsg 	.disable_debug_trap = kgd_arcturus_disable_debug_trap,
413*f005ef32Sjsg 	.validate_trap_override_request = kgd_gfx_v9_validate_trap_override_request,
414*f005ef32Sjsg 	.set_wave_launch_trap_override = kgd_gfx_v9_set_wave_launch_trap_override,
415*f005ef32Sjsg 	.set_wave_launch_mode = kgd_gfx_v9_set_wave_launch_mode,
416*f005ef32Sjsg 	.set_address_watch = kgd_gfx_v9_set_address_watch,
417*f005ef32Sjsg 	.clear_address_watch = kgd_gfx_v9_clear_address_watch,
418*f005ef32Sjsg 	.get_iq_wait_times = kgd_gfx_v9_get_iq_wait_times,
419*f005ef32Sjsg 	.build_grace_period_packet_info = kgd_gfx_v9_build_grace_period_packet_info,
4205ca02815Sjsg 	.get_cu_occupancy = kgd_gfx_v9_get_cu_occupancy,
4215ca02815Sjsg 	.program_trap_handler_settings = kgd_gfx_v9_program_trap_handler_settings
422c349dbc7Sjsg };
423