1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 29 /** 30 * DOC: Interrupt Handling 31 * 32 * Interrupts generated within GPU hardware raise interrupt requests that are 33 * passed to amdgpu IRQ handler which is responsible for detecting source and 34 * type of the interrupt and dispatching matching handlers. If handling an 35 * interrupt requires calling kernel functions that may sleep processing is 36 * dispatched to work handlers. 37 * 38 * If MSI functionality is not disabled by module parameter then MSI 39 * support will be enabled. 40 * 41 * For GPU interrupt sources that may be driven by another driver, IRQ domain 42 * support is used (with mapping between virtual and hardware IRQs). 43 */ 44 45 #include <linux/irq.h> 46 #include <linux/pci.h> 47 48 #include <drm/drm_crtc_helper.h> 49 #include <drm/drm_irq.h> 50 #include <drm/drm_vblank.h> 51 #include <drm/amdgpu_drm.h> 52 #include "amdgpu.h" 53 #include "amdgpu_ih.h" 54 #include "atom.h" 55 #include "amdgpu_connectors.h" 56 #include "amdgpu_trace.h" 57 #include "amdgpu_amdkfd.h" 58 #include "amdgpu_ras.h" 59 60 #include <linux/pm_runtime.h> 61 62 #ifdef CONFIG_DRM_AMD_DC 63 #include "amdgpu_dm_irq.h" 64 #endif 65 66 #define AMDGPU_WAIT_IDLE_TIMEOUT 200 67 68 /** 69 * amdgpu_hotplug_work_func - work handler for display hotplug event 70 * 71 * @work: work struct pointer 72 * 73 * This is the hotplug event work handler (all ASICs). 74 * The work gets scheduled from the IRQ handler if there 75 * was a hotplug interrupt. It walks through the connector table 76 * and calls hotplug handler for each connector. After this, it sends 77 * a DRM hotplug event to alert userspace. 78 * 79 * This design approach is required in order to defer hotplug event handling 80 * from the IRQ handler to a work handler because hotplug handler has to use 81 * mutexes which cannot be locked in an IRQ handler (since &mutex_lock may 82 * sleep). 83 */ 84 static void amdgpu_hotplug_work_func(struct work_struct *work) 85 { 86 struct amdgpu_device *adev = container_of(work, struct amdgpu_device, 87 hotplug_work); 88 struct drm_device *dev = adev_to_drm(adev); 89 struct drm_mode_config *mode_config = &dev->mode_config; 90 struct drm_connector *connector; 91 struct drm_connector_list_iter iter; 92 93 mutex_lock(&mode_config->mutex); 94 drm_connector_list_iter_begin(dev, &iter); 95 drm_for_each_connector_iter(connector, &iter) 96 amdgpu_connector_hotplug(connector); 97 drm_connector_list_iter_end(&iter); 98 mutex_unlock(&mode_config->mutex); 99 /* Just fire off a uevent and let userspace tell us what to do */ 100 drm_helper_hpd_irq_event(dev); 101 } 102 103 /** 104 * amdgpu_irq_disable_all - disable *all* interrupts 105 * 106 * @adev: amdgpu device pointer 107 * 108 * Disable all types of interrupts from all sources. 109 */ 110 void amdgpu_irq_disable_all(struct amdgpu_device *adev) 111 { 112 unsigned long irqflags; 113 unsigned i, j, k; 114 int r; 115 116 spin_lock_irqsave(&adev->irq.lock, irqflags); 117 for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) { 118 if (!adev->irq.client[i].sources) 119 continue; 120 121 for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) { 122 struct amdgpu_irq_src *src = adev->irq.client[i].sources[j]; 123 124 if (!src || !src->funcs->set || !src->num_types) 125 continue; 126 127 for (k = 0; k < src->num_types; ++k) { 128 atomic_set(&src->enabled_types[k], 0); 129 r = src->funcs->set(adev, src, k, 130 AMDGPU_IRQ_STATE_DISABLE); 131 if (r) 132 DRM_ERROR("error disabling interrupt (%d)\n", 133 r); 134 } 135 } 136 } 137 spin_unlock_irqrestore(&adev->irq.lock, irqflags); 138 } 139 140 /** 141 * amdgpu_irq_handler - IRQ handler 142 * 143 * @irq: IRQ number (unused) 144 * @arg: pointer to DRM device 145 * 146 * IRQ handler for amdgpu driver (all ASICs). 147 * 148 * Returns: 149 * result of handling the IRQ, as defined by &irqreturn_t 150 */ 151 irqreturn_t amdgpu_irq_handler(void *arg) 152 { 153 struct drm_device *dev = (struct drm_device *) arg; 154 struct amdgpu_device *adev = drm_to_adev(dev); 155 irqreturn_t ret; 156 157 if (!adev->irq.installed) 158 return 0; 159 160 ret = amdgpu_ih_process(adev, &adev->irq.ih); 161 if (ret == IRQ_HANDLED) 162 pm_runtime_mark_last_busy(dev->dev); 163 164 /* For the hardware that cannot enable bif ring for both ras_controller_irq 165 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status 166 * register to check whether the interrupt is triggered or not, and properly 167 * ack the interrupt if it is there 168 */ 169 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF)) { 170 if (adev->nbio.funcs && 171 adev->nbio.funcs->handle_ras_controller_intr_no_bifring) 172 adev->nbio.funcs->handle_ras_controller_intr_no_bifring(adev); 173 174 if (adev->nbio.funcs && 175 adev->nbio.funcs->handle_ras_err_event_athub_intr_no_bifring) 176 adev->nbio.funcs->handle_ras_err_event_athub_intr_no_bifring(adev); 177 } 178 179 return ret; 180 } 181 182 /** 183 * amdgpu_irq_handle_ih1 - kick of processing for IH1 184 * 185 * @work: work structure in struct amdgpu_irq 186 * 187 * Kick of processing IH ring 1. 188 */ 189 static void amdgpu_irq_handle_ih1(struct work_struct *work) 190 { 191 struct amdgpu_device *adev = container_of(work, struct amdgpu_device, 192 irq.ih1_work); 193 194 amdgpu_ih_process(adev, &adev->irq.ih1); 195 } 196 197 /** 198 * amdgpu_irq_handle_ih2 - kick of processing for IH2 199 * 200 * @work: work structure in struct amdgpu_irq 201 * 202 * Kick of processing IH ring 2. 203 */ 204 static void amdgpu_irq_handle_ih2(struct work_struct *work) 205 { 206 struct amdgpu_device *adev = container_of(work, struct amdgpu_device, 207 irq.ih2_work); 208 209 amdgpu_ih_process(adev, &adev->irq.ih2); 210 } 211 212 /** 213 * amdgpu_msi_ok - check whether MSI functionality is enabled 214 * 215 * @adev: amdgpu device pointer (unused) 216 * 217 * Checks whether MSI functionality has been disabled via module parameter 218 * (all ASICs). 219 * 220 * Returns: 221 * *true* if MSIs are allowed to be enabled or *false* otherwise 222 */ 223 bool amdgpu_msi_ok(struct amdgpu_device *adev) 224 { 225 if (amdgpu_msi == 1) 226 return true; 227 else if (amdgpu_msi == 0) 228 return false; 229 230 return true; 231 } 232 233 /** 234 * amdgpu_irq_init - initialize interrupt handling 235 * 236 * @adev: amdgpu device pointer 237 * 238 * Sets up work functions for hotplug and reset interrupts, enables MSI 239 * functionality, initializes vblank, hotplug and reset interrupt handling. 240 * 241 * Returns: 242 * 0 on success or error code on failure 243 */ 244 int amdgpu_irq_init(struct amdgpu_device *adev) 245 { 246 int r = 0; 247 248 mtx_init(&adev->irq.lock, IPL_TTY); 249 250 #ifdef notyet 251 /* Enable MSI if not disabled by module parameter */ 252 adev->irq.msi_enabled = false; 253 254 if (amdgpu_msi_ok(adev)) { 255 int nvec = pci_msix_vec_count(adev->pdev); 256 unsigned int flags; 257 258 if (nvec <= 0) { 259 flags = PCI_IRQ_MSI; 260 } else { 261 flags = PCI_IRQ_MSI | PCI_IRQ_MSIX; 262 } 263 /* we only need one vector */ 264 nvec = pci_alloc_irq_vectors(adev->pdev, 1, 1, flags); 265 if (nvec > 0) { 266 adev->irq.msi_enabled = true; 267 dev_dbg(adev->dev, "using MSI/MSI-X.\n"); 268 } 269 } 270 #endif 271 272 if (!amdgpu_device_has_dc_support(adev)) { 273 if (!adev->enable_virtual_display) 274 /* Disable vblank IRQs aggressively for power-saving */ 275 /* XXX: can this be enabled for DC? */ 276 adev_to_drm(adev)->vblank_disable_immediate = true; 277 278 r = drm_vblank_init(adev_to_drm(adev), adev->mode_info.num_crtc); 279 if (r) 280 return r; 281 282 /* Pre-DCE11 */ 283 INIT_WORK(&adev->hotplug_work, 284 amdgpu_hotplug_work_func); 285 } 286 287 INIT_WORK(&adev->irq.ih1_work, amdgpu_irq_handle_ih1); 288 INIT_WORK(&adev->irq.ih2_work, amdgpu_irq_handle_ih2); 289 290 adev->irq.installed = true; 291 /* Use vector 0 for MSI-X */ 292 r = drm_irq_install(adev_to_drm(adev), pci_irq_vector(adev->pdev, 0)); 293 if (r) { 294 adev->irq.installed = false; 295 if (!amdgpu_device_has_dc_support(adev)) 296 flush_work(&adev->hotplug_work); 297 return r; 298 } 299 adev_to_drm(adev)->max_vblank_count = 0x00ffffff; 300 301 DRM_DEBUG("amdgpu: irq initialized.\n"); 302 return 0; 303 } 304 305 /** 306 * amdgpu_irq_fini - shut down interrupt handling 307 * 308 * @adev: amdgpu device pointer 309 * 310 * Tears down work functions for hotplug and reset interrupts, disables MSI 311 * functionality, shuts down vblank, hotplug and reset interrupt handling, 312 * turns off interrupts from all sources (all ASICs). 313 */ 314 void amdgpu_irq_fini(struct amdgpu_device *adev) 315 { 316 unsigned i, j; 317 318 if (adev->irq.installed) { 319 drm_irq_uninstall(adev_to_drm(adev)); 320 adev->irq.installed = false; 321 if (adev->irq.msi_enabled) 322 pci_free_irq_vectors(adev->pdev); 323 if (!amdgpu_device_has_dc_support(adev)) 324 flush_work(&adev->hotplug_work); 325 } 326 327 for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) { 328 if (!adev->irq.client[i].sources) 329 continue; 330 331 for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) { 332 struct amdgpu_irq_src *src = adev->irq.client[i].sources[j]; 333 334 if (!src) 335 continue; 336 337 kfree(src->enabled_types); 338 src->enabled_types = NULL; 339 if (src->data) { 340 kfree(src->data); 341 kfree(src); 342 adev->irq.client[i].sources[j] = NULL; 343 } 344 } 345 kfree(adev->irq.client[i].sources); 346 adev->irq.client[i].sources = NULL; 347 } 348 } 349 350 /** 351 * amdgpu_irq_add_id - register IRQ source 352 * 353 * @adev: amdgpu device pointer 354 * @client_id: client id 355 * @src_id: source id 356 * @source: IRQ source pointer 357 * 358 * Registers IRQ source on a client. 359 * 360 * Returns: 361 * 0 on success or error code otherwise 362 */ 363 int amdgpu_irq_add_id(struct amdgpu_device *adev, 364 unsigned client_id, unsigned src_id, 365 struct amdgpu_irq_src *source) 366 { 367 if (client_id >= AMDGPU_IRQ_CLIENTID_MAX) 368 return -EINVAL; 369 370 if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) 371 return -EINVAL; 372 373 if (!source->funcs) 374 return -EINVAL; 375 376 if (!adev->irq.client[client_id].sources) { 377 adev->irq.client[client_id].sources = 378 kcalloc(AMDGPU_MAX_IRQ_SRC_ID, 379 sizeof(struct amdgpu_irq_src *), 380 GFP_KERNEL); 381 if (!adev->irq.client[client_id].sources) 382 return -ENOMEM; 383 } 384 385 if (adev->irq.client[client_id].sources[src_id] != NULL) 386 return -EINVAL; 387 388 if (source->num_types && !source->enabled_types) { 389 atomic_t *types; 390 391 types = kcalloc(source->num_types, sizeof(atomic_t), 392 GFP_KERNEL); 393 if (!types) 394 return -ENOMEM; 395 396 source->enabled_types = types; 397 } 398 399 adev->irq.client[client_id].sources[src_id] = source; 400 return 0; 401 } 402 403 /** 404 * amdgpu_irq_dispatch - dispatch IRQ to IP blocks 405 * 406 * @adev: amdgpu device pointer 407 * @ih: interrupt ring instance 408 * 409 * Dispatches IRQ to IP blocks. 410 */ 411 void amdgpu_irq_dispatch(struct amdgpu_device *adev, 412 struct amdgpu_ih_ring *ih) 413 { 414 u32 ring_index = ih->rptr >> 2; 415 struct amdgpu_iv_entry entry; 416 unsigned client_id, src_id; 417 struct amdgpu_irq_src *src; 418 bool handled = false; 419 int r; 420 421 entry.iv_entry = (const uint32_t *)&ih->ring[ring_index]; 422 amdgpu_ih_decode_iv(adev, &entry); 423 424 trace_amdgpu_iv(ih - &adev->irq.ih, &entry); 425 426 client_id = entry.client_id; 427 src_id = entry.src_id; 428 429 if (client_id >= AMDGPU_IRQ_CLIENTID_MAX) { 430 DRM_DEBUG("Invalid client_id in IV: %d\n", client_id); 431 432 } else if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) { 433 DRM_DEBUG("Invalid src_id in IV: %d\n", src_id); 434 435 } else if (adev->irq.virq[src_id]) { 436 STUB(); 437 #ifdef notyet 438 generic_handle_irq(irq_find_mapping(adev->irq.domain, src_id)); 439 #endif 440 441 } else if (!adev->irq.client[client_id].sources) { 442 DRM_DEBUG("Unregistered interrupt client_id: %d src_id: %d\n", 443 client_id, src_id); 444 445 } else if ((src = adev->irq.client[client_id].sources[src_id])) { 446 r = src->funcs->process(adev, src, &entry); 447 if (r < 0) 448 DRM_ERROR("error processing interrupt (%d)\n", r); 449 else if (r) 450 handled = true; 451 452 } else { 453 DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id); 454 } 455 456 /* Send it to amdkfd as well if it isn't already handled */ 457 if (!handled) 458 amdgpu_amdkfd_interrupt(adev, entry.iv_entry); 459 } 460 461 /** 462 * amdgpu_irq_update - update hardware interrupt state 463 * 464 * @adev: amdgpu device pointer 465 * @src: interrupt source pointer 466 * @type: type of interrupt 467 * 468 * Updates interrupt state for the specific source (all ASICs). 469 */ 470 int amdgpu_irq_update(struct amdgpu_device *adev, 471 struct amdgpu_irq_src *src, unsigned type) 472 { 473 unsigned long irqflags; 474 enum amdgpu_interrupt_state state; 475 int r; 476 477 spin_lock_irqsave(&adev->irq.lock, irqflags); 478 479 /* We need to determine after taking the lock, otherwise 480 we might disable just enabled interrupts again */ 481 if (amdgpu_irq_enabled(adev, src, type)) 482 state = AMDGPU_IRQ_STATE_ENABLE; 483 else 484 state = AMDGPU_IRQ_STATE_DISABLE; 485 486 r = src->funcs->set(adev, src, type, state); 487 spin_unlock_irqrestore(&adev->irq.lock, irqflags); 488 return r; 489 } 490 491 /** 492 * amdgpu_irq_gpu_reset_resume_helper - update interrupt states on all sources 493 * 494 * @adev: amdgpu device pointer 495 * 496 * Updates state of all types of interrupts on all sources on resume after 497 * reset. 498 */ 499 void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev) 500 { 501 int i, j, k; 502 503 for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) { 504 if (!adev->irq.client[i].sources) 505 continue; 506 507 for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) { 508 struct amdgpu_irq_src *src = adev->irq.client[i].sources[j]; 509 510 if (!src || !src->funcs || !src->funcs->set) 511 continue; 512 for (k = 0; k < src->num_types; k++) 513 amdgpu_irq_update(adev, src, k); 514 } 515 } 516 } 517 518 /** 519 * amdgpu_irq_get - enable interrupt 520 * 521 * @adev: amdgpu device pointer 522 * @src: interrupt source pointer 523 * @type: type of interrupt 524 * 525 * Enables specified type of interrupt on the specified source (all ASICs). 526 * 527 * Returns: 528 * 0 on success or error code otherwise 529 */ 530 int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src, 531 unsigned type) 532 { 533 if (!adev_to_drm(adev)->irq_enabled) 534 return -ENOENT; 535 536 if (type >= src->num_types) 537 return -EINVAL; 538 539 if (!src->enabled_types || !src->funcs->set) 540 return -EINVAL; 541 542 if (atomic_inc_return(&src->enabled_types[type]) == 1) 543 return amdgpu_irq_update(adev, src, type); 544 545 return 0; 546 } 547 548 /** 549 * amdgpu_irq_put - disable interrupt 550 * 551 * @adev: amdgpu device pointer 552 * @src: interrupt source pointer 553 * @type: type of interrupt 554 * 555 * Enables specified type of interrupt on the specified source (all ASICs). 556 * 557 * Returns: 558 * 0 on success or error code otherwise 559 */ 560 int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src, 561 unsigned type) 562 { 563 if (!adev_to_drm(adev)->irq_enabled) 564 return -ENOENT; 565 566 if (type >= src->num_types) 567 return -EINVAL; 568 569 if (!src->enabled_types || !src->funcs->set) 570 return -EINVAL; 571 572 if (atomic_dec_and_test(&src->enabled_types[type])) 573 return amdgpu_irq_update(adev, src, type); 574 575 return 0; 576 } 577 578 /** 579 * amdgpu_irq_enabled - check whether interrupt is enabled or not 580 * 581 * @adev: amdgpu device pointer 582 * @src: interrupt source pointer 583 * @type: type of interrupt 584 * 585 * Checks whether the given type of interrupt is enabled on the given source. 586 * 587 * Returns: 588 * *true* if interrupt is enabled, *false* if interrupt is disabled or on 589 * invalid parameters 590 */ 591 bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src, 592 unsigned type) 593 { 594 if (!adev_to_drm(adev)->irq_enabled) 595 return false; 596 597 if (type >= src->num_types) 598 return false; 599 600 if (!src->enabled_types || !src->funcs->set) 601 return false; 602 603 return !!atomic_read(&src->enabled_types[type]); 604 } 605 606 #ifdef __linux__ 607 /* XXX: Generic IRQ handling */ 608 static void amdgpu_irq_mask(struct irq_data *irqd) 609 { 610 /* XXX */ 611 } 612 613 static void amdgpu_irq_unmask(struct irq_data *irqd) 614 { 615 /* XXX */ 616 } 617 618 /* amdgpu hardware interrupt chip descriptor */ 619 static struct irq_chip amdgpu_irq_chip = { 620 .name = "amdgpu-ih", 621 .irq_mask = amdgpu_irq_mask, 622 .irq_unmask = amdgpu_irq_unmask, 623 }; 624 #endif 625 626 #ifdef __linux__ 627 /** 628 * amdgpu_irqdomain_map - create mapping between virtual and hardware IRQ numbers 629 * 630 * @d: amdgpu IRQ domain pointer (unused) 631 * @irq: virtual IRQ number 632 * @hwirq: hardware irq number 633 * 634 * Current implementation assigns simple interrupt handler to the given virtual 635 * IRQ. 636 * 637 * Returns: 638 * 0 on success or error code otherwise 639 */ 640 static int amdgpu_irqdomain_map(struct irq_domain *d, 641 unsigned int irq, irq_hw_number_t hwirq) 642 { 643 if (hwirq >= AMDGPU_MAX_IRQ_SRC_ID) 644 return -EPERM; 645 646 irq_set_chip_and_handler(irq, 647 &amdgpu_irq_chip, handle_simple_irq); 648 return 0; 649 } 650 651 /* Implementation of methods for amdgpu IRQ domain */ 652 static const struct irq_domain_ops amdgpu_hw_irqdomain_ops = { 653 .map = amdgpu_irqdomain_map, 654 }; 655 #endif 656 657 /** 658 * amdgpu_irq_add_domain - create a linear IRQ domain 659 * 660 * @adev: amdgpu device pointer 661 * 662 * Creates an IRQ domain for GPU interrupt sources 663 * that may be driven by another driver (e.g., ACP). 664 * 665 * Returns: 666 * 0 on success or error code otherwise 667 */ 668 int amdgpu_irq_add_domain(struct amdgpu_device *adev) 669 { 670 #ifdef __linux__ 671 adev->irq.domain = irq_domain_add_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID, 672 &amdgpu_hw_irqdomain_ops, adev); 673 if (!adev->irq.domain) { 674 DRM_ERROR("GPU irq add domain failed\n"); 675 return -ENODEV; 676 } 677 #endif 678 679 return 0; 680 } 681 682 /** 683 * amdgpu_irq_remove_domain - remove the IRQ domain 684 * 685 * @adev: amdgpu device pointer 686 * 687 * Removes the IRQ domain for GPU interrupt sources 688 * that may be driven by another driver (e.g., ACP). 689 */ 690 void amdgpu_irq_remove_domain(struct amdgpu_device *adev) 691 { 692 STUB(); 693 #if 0 694 if (adev->irq.domain) { 695 irq_domain_remove(adev->irq.domain); 696 adev->irq.domain = NULL; 697 } 698 #endif 699 } 700 701 /** 702 * amdgpu_irq_create_mapping - create mapping between domain Linux IRQs 703 * 704 * @adev: amdgpu device pointer 705 * @src_id: IH source id 706 * 707 * Creates mapping between a domain IRQ (GPU IH src id) and a Linux IRQ 708 * Use this for components that generate a GPU interrupt, but are driven 709 * by a different driver (e.g., ACP). 710 * 711 * Returns: 712 * Linux IRQ 713 */ 714 unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id) 715 { 716 STUB(); 717 return 0; 718 #if 0 719 adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id); 720 721 return adev->irq.virq[src_id]; 722 #endif 723 } 724