xref: /openbsd/sys/dev/pci/drm/amd/amdgpu/mmhub_v2_3.c (revision f005ef32)
15ca02815Sjsg /*
25ca02815Sjsg  * Copyright 2019 Advanced Micro Devices, Inc.
35ca02815Sjsg  *
45ca02815Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
55ca02815Sjsg  * copy of this software and associated documentation files (the "Software"),
65ca02815Sjsg  * to deal in the Software without restriction, including without limitation
75ca02815Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
85ca02815Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
95ca02815Sjsg  * Software is furnished to do so, subject to the following conditions:
105ca02815Sjsg  *
115ca02815Sjsg  * The above copyright notice and this permission notice shall be included in
125ca02815Sjsg  * all copies or substantial portions of the Software.
135ca02815Sjsg  *
145ca02815Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
155ca02815Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
165ca02815Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
175ca02815Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
185ca02815Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
195ca02815Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
205ca02815Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
215ca02815Sjsg  *
225ca02815Sjsg  */
235ca02815Sjsg 
245ca02815Sjsg #include "amdgpu.h"
255ca02815Sjsg #include "mmhub_v2_3.h"
265ca02815Sjsg 
275ca02815Sjsg #include "mmhub/mmhub_2_3_0_offset.h"
285ca02815Sjsg #include "mmhub/mmhub_2_3_0_sh_mask.h"
295ca02815Sjsg #include "mmhub/mmhub_2_3_0_default.h"
305ca02815Sjsg #include "navi10_enum.h"
315ca02815Sjsg 
325ca02815Sjsg #include "soc15_common.h"
335ca02815Sjsg 
345ca02815Sjsg static const char *mmhub_client_ids_vangogh[][2] = {
355ca02815Sjsg 	[0][0] = "MP0",
365ca02815Sjsg 	[1][0] = "MP1",
375ca02815Sjsg 	[2][0] = "DCEDMC",
385ca02815Sjsg 	[3][0] = "DCEVGA",
395ca02815Sjsg 	[13][0] = "UTCL2",
405ca02815Sjsg 	[26][0] = "OSS",
415ca02815Sjsg 	[27][0] = "HDP",
425ca02815Sjsg 	[28][0] = "VCN",
435ca02815Sjsg 	[29][0] = "VCNU",
445ca02815Sjsg 	[30][0] = "JPEG",
455ca02815Sjsg 	[0][1] = "MP0",
465ca02815Sjsg 	[1][1] = "MP1",
475ca02815Sjsg 	[2][1] = "DCEDMC",
485ca02815Sjsg 	[3][1] = "DCEVGA",
495ca02815Sjsg 	[4][1] = "DCEDWB",
505ca02815Sjsg 	[5][1] = "XDP",
515ca02815Sjsg 	[26][1] = "OSS",
525ca02815Sjsg 	[27][1] = "HDP",
535ca02815Sjsg 	[28][1] = "VCN",
545ca02815Sjsg 	[29][1] = "VCNU",
555ca02815Sjsg 	[30][1] = "JPEG",
565ca02815Sjsg };
575ca02815Sjsg 
mmhub_v2_3_get_invalidate_req(unsigned int vmid,uint32_t flush_type)585ca02815Sjsg static uint32_t mmhub_v2_3_get_invalidate_req(unsigned int vmid,
595ca02815Sjsg 					      uint32_t flush_type)
605ca02815Sjsg {
615ca02815Sjsg 	u32 req = 0;
625ca02815Sjsg 
635ca02815Sjsg 	/* invalidate using legacy mode on vmid*/
645ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ,
655ca02815Sjsg 			    PER_VMID_INVALIDATE_REQ, 1 << vmid);
665ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, flush_type);
675ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
685ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
695ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
705ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
715ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
725ca02815Sjsg 	req = REG_SET_FIELD(req, MMVM_INVALIDATE_ENG0_REQ,
735ca02815Sjsg 			    CLEAR_PROTECTION_FAULT_STATUS_ADDR,	0);
745ca02815Sjsg 
755ca02815Sjsg 	return req;
765ca02815Sjsg }
775ca02815Sjsg 
785ca02815Sjsg static void
mmhub_v2_3_print_l2_protection_fault_status(struct amdgpu_device * adev,uint32_t status)795ca02815Sjsg mmhub_v2_3_print_l2_protection_fault_status(struct amdgpu_device *adev,
805ca02815Sjsg 					     uint32_t status)
815ca02815Sjsg {
825ca02815Sjsg 	uint32_t cid, rw;
835ca02815Sjsg 	const char *mmhub_cid = NULL;
845ca02815Sjsg 
855ca02815Sjsg 	cid = REG_GET_FIELD(status,
865ca02815Sjsg 			    MMVM_L2_PROTECTION_FAULT_STATUS, CID);
875ca02815Sjsg 	rw = REG_GET_FIELD(status,
885ca02815Sjsg 			   MMVM_L2_PROTECTION_FAULT_STATUS, RW);
895ca02815Sjsg 
905ca02815Sjsg 	dev_err(adev->dev,
915ca02815Sjsg 		"MMVM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
925ca02815Sjsg 		status);
931bb76ff1Sjsg 	switch (adev->ip_versions[MMHUB_HWIP][0]) {
941bb76ff1Sjsg 	case IP_VERSION(2, 3, 0):
951bb76ff1Sjsg 	case IP_VERSION(2, 4, 0):
961bb76ff1Sjsg 	case IP_VERSION(2, 4, 1):
975ca02815Sjsg 		mmhub_cid = mmhub_client_ids_vangogh[cid][rw];
985ca02815Sjsg 		break;
995ca02815Sjsg 	default:
1005ca02815Sjsg 		mmhub_cid = NULL;
1015ca02815Sjsg 		break;
1025ca02815Sjsg 	}
1035ca02815Sjsg 	dev_err(adev->dev, "\t Faulty UTCL2 client ID: %s (0x%x)\n",
1045ca02815Sjsg 		mmhub_cid ? mmhub_cid : "unknown", cid);
1055ca02815Sjsg 	dev_err(adev->dev, "\t MORE_FAULTS: 0x%lx\n",
1065ca02815Sjsg 		REG_GET_FIELD(status,
1075ca02815Sjsg 		MMVM_L2_PROTECTION_FAULT_STATUS, MORE_FAULTS));
1085ca02815Sjsg 	dev_err(adev->dev, "\t WALKER_ERROR: 0x%lx\n",
1095ca02815Sjsg 		REG_GET_FIELD(status,
1105ca02815Sjsg 		MMVM_L2_PROTECTION_FAULT_STATUS, WALKER_ERROR));
1115ca02815Sjsg 	dev_err(adev->dev, "\t PERMISSION_FAULTS: 0x%lx\n",
1125ca02815Sjsg 		REG_GET_FIELD(status,
1135ca02815Sjsg 		MMVM_L2_PROTECTION_FAULT_STATUS, PERMISSION_FAULTS));
1145ca02815Sjsg 	dev_err(adev->dev, "\t MAPPING_ERROR: 0x%lx\n",
1155ca02815Sjsg 		REG_GET_FIELD(status,
1165ca02815Sjsg 		MMVM_L2_PROTECTION_FAULT_STATUS, MAPPING_ERROR));
1175ca02815Sjsg 	dev_err(adev->dev, "\t RW: 0x%x\n", rw);
1185ca02815Sjsg }
1195ca02815Sjsg 
mmhub_v2_3_setup_vm_pt_regs(struct amdgpu_device * adev,uint32_t vmid,uint64_t page_table_base)1205ca02815Sjsg static void mmhub_v2_3_setup_vm_pt_regs(struct amdgpu_device *adev,
1215ca02815Sjsg 					uint32_t vmid,
1225ca02815Sjsg 					uint64_t page_table_base)
1235ca02815Sjsg {
124*f005ef32Sjsg 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
1255ca02815Sjsg 
1265ca02815Sjsg 	WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
1275ca02815Sjsg 			    hub->ctx_addr_distance * vmid, lower_32_bits(page_table_base));
1285ca02815Sjsg 
1295ca02815Sjsg 	WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
1305ca02815Sjsg 			    hub->ctx_addr_distance * vmid, upper_32_bits(page_table_base));
1315ca02815Sjsg }
1325ca02815Sjsg 
mmhub_v2_3_init_gart_aperture_regs(struct amdgpu_device * adev)1335ca02815Sjsg static void mmhub_v2_3_init_gart_aperture_regs(struct amdgpu_device *adev)
1345ca02815Sjsg {
1355ca02815Sjsg 	uint64_t pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1365ca02815Sjsg 
1375ca02815Sjsg 	mmhub_v2_3_setup_vm_pt_regs(adev, 0, pt_base);
1385ca02815Sjsg 
1395ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
1405ca02815Sjsg 		     (u32)(adev->gmc.gart_start >> 12));
1415ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
1425ca02815Sjsg 		     (u32)(adev->gmc.gart_start >> 44));
1435ca02815Sjsg 
1445ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
1455ca02815Sjsg 		     (u32)(adev->gmc.gart_end >> 12));
1465ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
1475ca02815Sjsg 		     (u32)(adev->gmc.gart_end >> 44));
1485ca02815Sjsg }
1495ca02815Sjsg 
mmhub_v2_3_init_system_aperture_regs(struct amdgpu_device * adev)1505ca02815Sjsg static void mmhub_v2_3_init_system_aperture_regs(struct amdgpu_device *adev)
1515ca02815Sjsg {
1525ca02815Sjsg 	uint64_t value;
1535ca02815Sjsg 	uint32_t tmp;
1545ca02815Sjsg 
1555ca02815Sjsg 	/* Disable AGP. */
1565ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_AGP_BASE, 0);
1575ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_AGP_BOT, adev->gmc.agp_start >> 24);
1585ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_AGP_TOP, adev->gmc.agp_end >> 24);
1595ca02815Sjsg 
1605ca02815Sjsg 	/* Program the system aperture low logical page number. */
1615ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_SYSTEM_APERTURE_LOW_ADDR,
1625ca02815Sjsg 		     min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18);
1635ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1645ca02815Sjsg 		     max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18);
1655ca02815Sjsg 
1665ca02815Sjsg 	/* Set default page address. */
167*f005ef32Sjsg 	value = amdgpu_gmc_vram_mc2pa(adev, adev->mem_scratch.gpu_addr);
1685ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
1695ca02815Sjsg 		     (u32)(value >> 12));
1705ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
1715ca02815Sjsg 		     (u32)(value >> 44));
1725ca02815Sjsg 
1735ca02815Sjsg 	/* Program "protection fault". */
1745ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
1755ca02815Sjsg 		     (u32)(adev->dummy_page_addr >> 12));
1765ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
1775ca02815Sjsg 		     (u32)((u64)adev->dummy_page_addr >> 44));
1785ca02815Sjsg 
1795ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_CNTL2);
1805ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL2,
1815ca02815Sjsg 			    ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
1825ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_CNTL2, tmp);
1835ca02815Sjsg }
1845ca02815Sjsg 
mmhub_v2_3_init_tlb_regs(struct amdgpu_device * adev)1855ca02815Sjsg static void mmhub_v2_3_init_tlb_regs(struct amdgpu_device *adev)
1865ca02815Sjsg {
1875ca02815Sjsg 	uint32_t tmp;
1885ca02815Sjsg 
1895ca02815Sjsg 	/* Setup TLB control */
1905ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMMC_VM_MX_L1_TLB_CNTL);
1915ca02815Sjsg 
1925ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
1935ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
1945ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL,
1955ca02815Sjsg 			    ENABLE_ADVANCED_DRIVER_MODEL, 1);
1965ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL,
1975ca02815Sjsg 			    SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
1985ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL,
1995ca02815Sjsg 			    MTYPE, MTYPE_UC); /* UC, uncached */
2005ca02815Sjsg 
2015ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_MX_L1_TLB_CNTL, tmp);
2025ca02815Sjsg }
2035ca02815Sjsg 
mmhub_v2_3_init_cache_regs(struct amdgpu_device * adev)2045ca02815Sjsg static void mmhub_v2_3_init_cache_regs(struct amdgpu_device *adev)
2055ca02815Sjsg {
2065ca02815Sjsg 	uint32_t tmp;
2075ca02815Sjsg 
2085ca02815Sjsg 	/* Setup L2 cache */
2095ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL);
2105ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, ENABLE_L2_CACHE, 1);
2115ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 0);
2125ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL,
2135ca02815Sjsg 			    ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
2145ca02815Sjsg 	/* XXX for emulation, Refer to closed source code.*/
2155ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
2165ca02815Sjsg 			    0);
2175ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 0);
2185ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
2195ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
2205ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL, tmp);
2215ca02815Sjsg 
2225ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL2);
2235ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
2245ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
2255ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL2, tmp);
2265ca02815Sjsg 
2275ca02815Sjsg 	tmp = mmMMVM_L2_CNTL3_DEFAULT;
2285ca02815Sjsg 	if (adev->gmc.translate_further) {
2295ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL3, BANK_SELECT, 12);
2305ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL3,
2315ca02815Sjsg 				    L2_CACHE_BIGK_FRAGMENT_SIZE, 9);
2325ca02815Sjsg 	} else {
2335ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL3, BANK_SELECT, 9);
2345ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL3,
2355ca02815Sjsg 				    L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
2365ca02815Sjsg 	}
2375ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL3, tmp);
2385ca02815Sjsg 
2395ca02815Sjsg 	tmp = mmMMVM_L2_CNTL4_DEFAULT;
2405ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
2415ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
2425ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL4, tmp);
2435ca02815Sjsg 
2445ca02815Sjsg 	tmp = mmMMVM_L2_CNTL5_DEFAULT;
2455ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL5, L2_CACHE_SMALLK_FRAGMENT_SIZE, 0);
246d7e3b165Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL5, tmp);
2475ca02815Sjsg }
2485ca02815Sjsg 
mmhub_v2_3_enable_system_domain(struct amdgpu_device * adev)2495ca02815Sjsg static void mmhub_v2_3_enable_system_domain(struct amdgpu_device *adev)
2505ca02815Sjsg {
2515ca02815Sjsg 	uint32_t tmp;
2525ca02815Sjsg 
2535ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMVM_CONTEXT0_CNTL);
2545ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
2555ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
2565ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT0_CNTL,
2575ca02815Sjsg 			    RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
2585ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_CONTEXT0_CNTL, tmp);
2595ca02815Sjsg }
2605ca02815Sjsg 
mmhub_v2_3_disable_identity_aperture(struct amdgpu_device * adev)2615ca02815Sjsg static void mmhub_v2_3_disable_identity_aperture(struct amdgpu_device *adev)
2625ca02815Sjsg {
2635ca02815Sjsg 	WREG32_SOC15(MMHUB, 0,
2645ca02815Sjsg 		     mmMMVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
2655ca02815Sjsg 		     0xFFFFFFFF);
2665ca02815Sjsg 	WREG32_SOC15(MMHUB, 0,
2675ca02815Sjsg 		     mmMMVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
2685ca02815Sjsg 		     0x0000000F);
2695ca02815Sjsg 
2705ca02815Sjsg 	WREG32_SOC15(MMHUB, 0,
2715ca02815Sjsg 		     mmMMVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32, 0);
2725ca02815Sjsg 	WREG32_SOC15(MMHUB, 0,
2735ca02815Sjsg 		     mmMMVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32, 0);
2745ca02815Sjsg 
2755ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32,
2765ca02815Sjsg 		     0);
2775ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32,
2785ca02815Sjsg 		     0);
2795ca02815Sjsg }
2805ca02815Sjsg 
mmhub_v2_3_setup_vmid_config(struct amdgpu_device * adev)2815ca02815Sjsg static void mmhub_v2_3_setup_vmid_config(struct amdgpu_device *adev)
2825ca02815Sjsg {
283*f005ef32Sjsg 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
2845ca02815Sjsg 	int i;
2855ca02815Sjsg 	uint32_t tmp;
2865ca02815Sjsg 
2875ca02815Sjsg 	for (i = 0; i <= 14; i++) {
2885ca02815Sjsg 		tmp = RREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT1_CNTL, i);
2895ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
2905ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
2915ca02815Sjsg 				    adev->vm_manager.num_level);
2925ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
2935ca02815Sjsg 				    RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
2945ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
2955ca02815Sjsg 				    DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT,
2965ca02815Sjsg 				    1);
2975ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
2985ca02815Sjsg 				    PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
2995ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
3005ca02815Sjsg 				    VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
3015ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
3025ca02815Sjsg 				    READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
3035ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
3045ca02815Sjsg 				    WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
3055ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
3065ca02815Sjsg 				    EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
3075ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
3085ca02815Sjsg 				    PAGE_TABLE_BLOCK_SIZE,
3095ca02815Sjsg 				    adev->vm_manager.block_size - 9);
3105ca02815Sjsg 		/* Send no-retry XNACK on fault to suppress VM fault storm. */
3115ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_CONTEXT1_CNTL,
3125ca02815Sjsg 				    RETRY_PERMISSION_OR_INVALID_PAGE_FAULT,
3135ca02815Sjsg 				    !adev->gmc.noretry);
3145ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT1_CNTL,
3155ca02815Sjsg 				    i * hub->ctx_distance, tmp);
3165ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32,
3175ca02815Sjsg 				    i * hub->ctx_addr_distance, 0);
3185ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32,
3195ca02815Sjsg 				    i * hub->ctx_addr_distance, 0);
3205ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32,
3215ca02815Sjsg 				    i * hub->ctx_addr_distance,
3225ca02815Sjsg 				    lower_32_bits(adev->vm_manager.max_pfn - 1));
3235ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32,
3245ca02815Sjsg 				    i * hub->ctx_addr_distance,
3255ca02815Sjsg 				    upper_32_bits(adev->vm_manager.max_pfn - 1));
3265ca02815Sjsg 	}
3271bb76ff1Sjsg 
3281bb76ff1Sjsg 	hub->vm_cntx_cntl = tmp;
3295ca02815Sjsg }
3305ca02815Sjsg 
mmhub_v2_3_program_invalidation(struct amdgpu_device * adev)3315ca02815Sjsg static void mmhub_v2_3_program_invalidation(struct amdgpu_device *adev)
3325ca02815Sjsg {
333*f005ef32Sjsg 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
334*f005ef32Sjsg 	unsigned int i;
3355ca02815Sjsg 
3365ca02815Sjsg 	for (i = 0; i < 18; ++i) {
3375ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0,
3385ca02815Sjsg 				    mmMMVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
3395ca02815Sjsg 				    i * hub->eng_addr_distance, 0xffffffff);
3405ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0,
3415ca02815Sjsg 				    mmMMVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
3425ca02815Sjsg 				    i * hub->eng_addr_distance, 0x1f);
3435ca02815Sjsg 	}
3445ca02815Sjsg }
3455ca02815Sjsg 
mmhub_v2_3_gart_enable(struct amdgpu_device * adev)3465ca02815Sjsg static int mmhub_v2_3_gart_enable(struct amdgpu_device *adev)
3475ca02815Sjsg {
3485ca02815Sjsg 	if (amdgpu_sriov_vf(adev)) {
3495ca02815Sjsg 		/*
3505ca02815Sjsg 		 * MMMC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
3515ca02815Sjsg 		 * VF copy registers so vbios post doesn't program them, for
3525ca02815Sjsg 		 * SRIOV driver need to program them
3535ca02815Sjsg 		 */
3545ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmMMMC_VM_FB_LOCATION_BASE,
3555ca02815Sjsg 			     adev->gmc.vram_start >> 24);
3565ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmMMMC_VM_FB_LOCATION_TOP,
3575ca02815Sjsg 			     adev->gmc.vram_end >> 24);
3585ca02815Sjsg 	}
3595ca02815Sjsg 
3605ca02815Sjsg 	/* GART Enable. */
3615ca02815Sjsg 	mmhub_v2_3_init_gart_aperture_regs(adev);
3625ca02815Sjsg 	mmhub_v2_3_init_system_aperture_regs(adev);
3635ca02815Sjsg 	mmhub_v2_3_init_tlb_regs(adev);
3645ca02815Sjsg 	mmhub_v2_3_init_cache_regs(adev);
3655ca02815Sjsg 
3665ca02815Sjsg 	mmhub_v2_3_enable_system_domain(adev);
3675ca02815Sjsg 	mmhub_v2_3_disable_identity_aperture(adev);
3685ca02815Sjsg 	mmhub_v2_3_setup_vmid_config(adev);
3695ca02815Sjsg 	mmhub_v2_3_program_invalidation(adev);
3705ca02815Sjsg 
3715ca02815Sjsg 	return 0;
3725ca02815Sjsg }
3735ca02815Sjsg 
mmhub_v2_3_gart_disable(struct amdgpu_device * adev)3745ca02815Sjsg static void mmhub_v2_3_gart_disable(struct amdgpu_device *adev)
3755ca02815Sjsg {
376*f005ef32Sjsg 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
3775ca02815Sjsg 	u32 tmp;
3785ca02815Sjsg 	u32 i;
3795ca02815Sjsg 
3805ca02815Sjsg 	/* Disable all tables */
3815ca02815Sjsg 	for (i = 0; i < AMDGPU_NUM_VMID; i++)
3825ca02815Sjsg 		WREG32_SOC15_OFFSET(MMHUB, 0, mmMMVM_CONTEXT0_CNTL,
3835ca02815Sjsg 				    i * hub->ctx_distance, 0);
3845ca02815Sjsg 
3855ca02815Sjsg 	/* Setup TLB control */
3865ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMMC_VM_MX_L1_TLB_CNTL);
3875ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
3885ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMMC_VM_MX_L1_TLB_CNTL,
3895ca02815Sjsg 			    ENABLE_ADVANCED_DRIVER_MODEL, 0);
3905ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMMC_VM_MX_L1_TLB_CNTL, tmp);
3915ca02815Sjsg 
3925ca02815Sjsg 	/* Setup L2 cache */
3935ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL);
3945ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, ENABLE_L2_CACHE, 0);
3955ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL, tmp);
3965ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL3, 0);
3975ca02815Sjsg }
3985ca02815Sjsg 
3995ca02815Sjsg /**
4005ca02815Sjsg  * mmhub_v2_3_set_fault_enable_default - update GART/VM fault handling
4015ca02815Sjsg  *
4025ca02815Sjsg  * @adev: amdgpu_device pointer
4035ca02815Sjsg  * @value: true redirects VM faults to the default page
4045ca02815Sjsg  */
mmhub_v2_3_set_fault_enable_default(struct amdgpu_device * adev,bool value)4055ca02815Sjsg static void mmhub_v2_3_set_fault_enable_default(struct amdgpu_device *adev,
4065ca02815Sjsg 						bool value)
4075ca02815Sjsg {
4085ca02815Sjsg 	u32 tmp;
409*f005ef32Sjsg 
4105ca02815Sjsg 	tmp = RREG32_SOC15(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_CNTL);
4115ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4125ca02815Sjsg 			    RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4135ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4145ca02815Sjsg 			    PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4155ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4165ca02815Sjsg 			    PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4175ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4185ca02815Sjsg 			    PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4195ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4205ca02815Sjsg 			    TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
4215ca02815Sjsg 			    value);
4225ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4235ca02815Sjsg 			    NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4245ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4255ca02815Sjsg 			    DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4265ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4275ca02815Sjsg 			    VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4285ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4295ca02815Sjsg 			    READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4305ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4315ca02815Sjsg 			    WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4325ca02815Sjsg 	tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4335ca02815Sjsg 			    EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
4345ca02815Sjsg 	if (!value) {
4355ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4365ca02815Sjsg 				CRASH_ON_NO_RETRY_FAULT, 1);
4375ca02815Sjsg 		tmp = REG_SET_FIELD(tmp, MMVM_L2_PROTECTION_FAULT_CNTL,
4385ca02815Sjsg 				CRASH_ON_RETRY_FAULT, 1);
4395ca02815Sjsg 	}
4405ca02815Sjsg 	WREG32_SOC15(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_CNTL, tmp);
4415ca02815Sjsg }
4425ca02815Sjsg 
4435ca02815Sjsg static const struct amdgpu_vmhub_funcs mmhub_v2_3_vmhub_funcs = {
4445ca02815Sjsg 	.print_l2_protection_fault_status = mmhub_v2_3_print_l2_protection_fault_status,
4455ca02815Sjsg 	.get_invalidate_req = mmhub_v2_3_get_invalidate_req,
4465ca02815Sjsg };
4475ca02815Sjsg 
mmhub_v2_3_init(struct amdgpu_device * adev)4485ca02815Sjsg static void mmhub_v2_3_init(struct amdgpu_device *adev)
4495ca02815Sjsg {
450*f005ef32Sjsg 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
4515ca02815Sjsg 
4525ca02815Sjsg 	hub->ctx0_ptb_addr_lo32 =
4535ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0,
4545ca02815Sjsg 				 mmMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
4555ca02815Sjsg 	hub->ctx0_ptb_addr_hi32 =
4565ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0,
4575ca02815Sjsg 				 mmMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
4585ca02815Sjsg 	hub->vm_inv_eng0_sem =
4595ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0,
4605ca02815Sjsg 				 mmMMVM_INVALIDATE_ENG0_SEM);
4615ca02815Sjsg 	hub->vm_inv_eng0_req =
4625ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0, mmMMVM_INVALIDATE_ENG0_REQ);
4635ca02815Sjsg 	hub->vm_inv_eng0_ack =
4645ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0, mmMMVM_INVALIDATE_ENG0_ACK);
4655ca02815Sjsg 	hub->vm_context0_cntl =
4665ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0, mmMMVM_CONTEXT0_CNTL);
4675ca02815Sjsg 	hub->vm_l2_pro_fault_status =
4685ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_STATUS);
4695ca02815Sjsg 	hub->vm_l2_pro_fault_cntl =
4705ca02815Sjsg 		SOC15_REG_OFFSET(MMHUB, 0, mmMMVM_L2_PROTECTION_FAULT_CNTL);
4715ca02815Sjsg 
4725ca02815Sjsg 	hub->ctx_distance = mmMMVM_CONTEXT1_CNTL - mmMMVM_CONTEXT0_CNTL;
4735ca02815Sjsg 	hub->ctx_addr_distance = mmMMVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32 -
4745ca02815Sjsg 		mmMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32;
4755ca02815Sjsg 	hub->eng_distance = mmMMVM_INVALIDATE_ENG1_REQ -
4765ca02815Sjsg 		mmMMVM_INVALIDATE_ENG0_REQ;
4775ca02815Sjsg 	hub->eng_addr_distance = mmMMVM_INVALIDATE_ENG1_ADDR_RANGE_LO32 -
4785ca02815Sjsg 		mmMMVM_INVALIDATE_ENG0_ADDR_RANGE_LO32;
4795ca02815Sjsg 
4805ca02815Sjsg 	hub->vm_cntx_cntl_vm_fault = MMVM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
4815ca02815Sjsg 		MMVM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
4825ca02815Sjsg 		MMVM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
4835ca02815Sjsg 		MMVM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
4845ca02815Sjsg 		MMVM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
4855ca02815Sjsg 		MMVM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
4865ca02815Sjsg 		MMVM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
4875ca02815Sjsg 
4885ca02815Sjsg 	hub->vmhub_funcs = &mmhub_v2_3_vmhub_funcs;
4895ca02815Sjsg }
4905ca02815Sjsg 
4915ca02815Sjsg static void
mmhub_v2_3_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)4925ca02815Sjsg mmhub_v2_3_update_medium_grain_clock_gating(struct amdgpu_device *adev,
4935ca02815Sjsg 					    bool enable)
4945ca02815Sjsg {
4955ca02815Sjsg 	uint32_t def, data, def1, data1;
4965ca02815Sjsg 
4975ca02815Sjsg 	def  = data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL);
4985ca02815Sjsg 	def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
4995ca02815Sjsg 
5005ca02815Sjsg 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
5015ca02815Sjsg 		data &= ~MM_ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK;
5025ca02815Sjsg 		data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
5035ca02815Sjsg 			   DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
5045ca02815Sjsg 			   DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
5055ca02815Sjsg 			   DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
5065ca02815Sjsg 			   DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
5075ca02815Sjsg 			   DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
5085ca02815Sjsg 
5095ca02815Sjsg 	} else {
5105ca02815Sjsg 		data |= MM_ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK;
5115ca02815Sjsg 		data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
5125ca02815Sjsg 			  DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
5135ca02815Sjsg 			  DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
5145ca02815Sjsg 			  DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
5155ca02815Sjsg 			  DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
5165ca02815Sjsg 			  DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
5175ca02815Sjsg 	}
5185ca02815Sjsg 
5195ca02815Sjsg 	if (def != data)
5205ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL, data);
5215ca02815Sjsg 	if (def1 != data1)
5225ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2, data1);
5235ca02815Sjsg }
5245ca02815Sjsg 
5255ca02815Sjsg static void
mmhub_v2_3_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)5265ca02815Sjsg mmhub_v2_3_update_medium_grain_light_sleep(struct amdgpu_device *adev,
5275ca02815Sjsg 					   bool enable)
5285ca02815Sjsg {
5295ca02815Sjsg 	uint32_t def, data, def1, data1, def2, data2;
5305ca02815Sjsg 
5315ca02815Sjsg 	def  = data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL);
5325ca02815Sjsg 	def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_WR_CGTT_CLK_CTRL);
5335ca02815Sjsg 	def2 = data2 = RREG32_SOC15(MMHUB, 0, mmDAGB0_RD_CGTT_CLK_CTRL);
5345ca02815Sjsg 
5355ca02815Sjsg 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
5365ca02815Sjsg 		data &= ~MM_ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK;
5375ca02815Sjsg 		data1 &= ~(DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK |
5385ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK |
5395ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK |
5405ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK |
5415ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK);
5425ca02815Sjsg 		data2 &= ~(DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK |
5435ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK |
5445ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK |
5455ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK |
5465ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK);
5475ca02815Sjsg 	} else {
5485ca02815Sjsg 		data |= MM_ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK;
5495ca02815Sjsg 		data1 |= (DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK |
5505ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK |
5515ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK |
5525ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK |
5535ca02815Sjsg 			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK);
5545ca02815Sjsg 		data2 |= (DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK |
5555ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK |
5565ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK |
5575ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK |
5585ca02815Sjsg 			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK);
5595ca02815Sjsg 	}
5605ca02815Sjsg 
5615ca02815Sjsg 	if (def != data)
5625ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL, data);
5635ca02815Sjsg 	if (def1 != data1)
5645ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmDAGB0_WR_CGTT_CLK_CTRL, data1);
5655ca02815Sjsg 	if (def2 != data2)
5665ca02815Sjsg 		WREG32_SOC15(MMHUB, 0, mmDAGB0_RD_CGTT_CLK_CTRL, data2);
5675ca02815Sjsg }
5685ca02815Sjsg 
mmhub_v2_3_set_clockgating(struct amdgpu_device * adev,enum amd_clockgating_state state)5695ca02815Sjsg static int mmhub_v2_3_set_clockgating(struct amdgpu_device *adev,
5705ca02815Sjsg 				      enum amd_clockgating_state state)
5715ca02815Sjsg {
5725ca02815Sjsg 	if (amdgpu_sriov_vf(adev))
5735ca02815Sjsg 		return 0;
5745ca02815Sjsg 
5755ca02815Sjsg 	mmhub_v2_3_update_medium_grain_clock_gating(adev,
5765ca02815Sjsg 				state == AMD_CG_STATE_GATE);
5775ca02815Sjsg 	mmhub_v2_3_update_medium_grain_light_sleep(adev,
5785ca02815Sjsg 				state == AMD_CG_STATE_GATE);
5795ca02815Sjsg 
5805ca02815Sjsg 	return 0;
5815ca02815Sjsg }
5825ca02815Sjsg 
mmhub_v2_3_get_clockgating(struct amdgpu_device * adev,u64 * flags)5831bb76ff1Sjsg static void mmhub_v2_3_get_clockgating(struct amdgpu_device *adev, u64 *flags)
5845ca02815Sjsg {
5855ca02815Sjsg 	int data, data1, data2, data3;
5865ca02815Sjsg 
5875ca02815Sjsg 	if (amdgpu_sriov_vf(adev))
5885ca02815Sjsg 		*flags = 0;
5895ca02815Sjsg 
5905ca02815Sjsg 	data = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
5915ca02815Sjsg 	data1  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL);
5925ca02815Sjsg 	data2 = RREG32_SOC15(MMHUB, 0, mmDAGB0_WR_CGTT_CLK_CTRL);
5935ca02815Sjsg 	data3 = RREG32_SOC15(MMHUB, 0, mmDAGB0_RD_CGTT_CLK_CTRL);
5945ca02815Sjsg 
5955ca02815Sjsg 	/* AMD_CG_SUPPORT_MC_MGCG */
5965ca02815Sjsg 	if (!(data & (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
5975ca02815Sjsg 			DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
5985ca02815Sjsg 			DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
5995ca02815Sjsg 			DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
6005ca02815Sjsg 			DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
6015ca02815Sjsg 			DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK))
6025ca02815Sjsg 		&& !(data1 & MM_ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK)) {
6035ca02815Sjsg 		*flags |= AMD_CG_SUPPORT_MC_MGCG;
6045ca02815Sjsg 	}
6055ca02815Sjsg 
6065ca02815Sjsg 	/* AMD_CG_SUPPORT_MC_LS */
6075ca02815Sjsg 	if (!(data1 & MM_ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK)
6085ca02815Sjsg 		&& !(data2 & (DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK |
6095ca02815Sjsg 				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK |
6105ca02815Sjsg 				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK |
6115ca02815Sjsg 				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK |
6125ca02815Sjsg 				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK))
6135ca02815Sjsg 		&& !(data3 & (DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK |
6145ca02815Sjsg 				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK |
6155ca02815Sjsg 				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK |
6165ca02815Sjsg 				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK |
6175ca02815Sjsg 				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK)))
6185ca02815Sjsg 		*flags |= AMD_CG_SUPPORT_MC_LS;
6195ca02815Sjsg }
6205ca02815Sjsg 
6215ca02815Sjsg const struct amdgpu_mmhub_funcs mmhub_v2_3_funcs = {
6225ca02815Sjsg 	.init = mmhub_v2_3_init,
6235ca02815Sjsg 	.gart_enable = mmhub_v2_3_gart_enable,
6245ca02815Sjsg 	.set_fault_enable_default = mmhub_v2_3_set_fault_enable_default,
6255ca02815Sjsg 	.gart_disable = mmhub_v2_3_gart_disable,
6265ca02815Sjsg 	.set_clockgating = mmhub_v2_3_set_clockgating,
6275ca02815Sjsg 	.get_clockgating = mmhub_v2_3_get_clockgating,
6285ca02815Sjsg 	.setup_vm_pt_regs = mmhub_v2_3_setup_vm_pt_regs,
6295ca02815Sjsg };
630